## Computer Architecture HW2 B07303024 李品樺

|      | Register Name            | <br>  Type           | W             | <br>idth    | Bus          | 1   | MB        | I       | AR        | <br>   | AS       | <br>   | SR        | <br>   | SS        |         | ST        | 1      |
|------|--------------------------|----------------------|---------------|-------------|--------------|-----|-----------|---------|-----------|--------|----------|--------|-----------|--------|-----------|---------|-----------|--------|
| ===: | ==========<br>alu_in_reg | =======<br>Flip-flop | ====<br> <br> | =====<br>32 | =====<br>  Y | ==: | ====<br>N | ===<br> | ====<br>Y | ==<br> | ===<br>N | ==<br> | ====<br>N | ==<br> | ====<br>N | :=:<br> | ====<br>N | :=<br> |
|      | rdy_reg                  | Flip-flop            |               | 1           | N            |     | N         |         | Υ         | ĺ      | N        |        | N         |        | N         |         | N         |        |
|      | state_reg                | Flip-flop            |               | 3           | Y            |     | N         |         | Υ         |        | N        |        | N         |        | N         |         | N         |        |
|      | counter_reg              | Flip-flop            |               | 5           | Y            |     | N         |         | Υ         |        | N        |        | N         |        | N         |         | N         |        |
|      | shreg_reg                | Flip-flop            |               | 64 Î        | l V          |     | Ν         |         | Υ         | i      | N        |        | N         |        | N         |         | N         |        |