# MICROPROCESSOR AND COMPUTER ARCHITECTURE LABORATORY UE19CS256

4th Semester, Academic Year 2020-21

Name: Atul Anurag SRN: PES2UG19CS075 Section: B

Date: 21-04-2021

Week#9

Program Number: \_\_\_\_1\_

Consider a direct mapped cache of size 16 bytes with block size 4 bytes. The size of main memory is 256 bytes. Find Number of bits in tag, index and offset. The processor generates requests as follows

Find hit rate and miss rate.

- a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor
- b) Screenshot showing the Cache Table



c) Screenshot showing hit and miss rates



| Program | Number: | 2 |
|---------|---------|---|
|         |         |   |

Consider a direct mapped cache of size 16 KB with block size 256 bytes. The size of main memory is 128 KB. Find Number of bits in tag. Randomly generate 10 addresses and find hit rate and miss rate.

a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor

| חו ע <del>ר</del> | struction | Breakdown |        |
|-------------------|-----------|-----------|--------|
|                   | TAG       | INDEX     | OFFSET |
|                   | 3 bit     | 6 bit     | 8 bit  |

b) Screenshot showing the Cache Table

| che Ta | ble   |     |            |           |
|--------|-------|-----|------------|-----------|
| Index  | Valid | Tag | Data (Hex) | Dirty Bit |
| 0      | 0     | -   | 0          | 0         |
| 1      | 0     | -   | 0          | 0         |
| 2      | 0     | -   | 0          | 0         |
| 3      | 0     | -   | 0          | 0         |
| 4      | 0     | -   | 0          | 0         |
| 5      | 0     | -   | 0          | 0         |
| 6      | 0     | -   | 0          | 0         |
| 7      | 0     | -   | 0          | 0         |
| 8      | 0     | -   | 0          | 0         |
| 9      | 0     | -   | 0          | 0         |
| 10     | 0     | -   | 0          | 0         |
| 11     | 0     | -   | 0          | 0         |
| 12     | 0     | -   | 0          | 0         |
| 13     | 0     | -   | 0          | 0         |
| 14     | 0     | -   | 0          | 0         |
| 15     | 0     | -   | 0          | 0         |
| 16     | 0     | -   | 0          | 0         |
| 17     | 0     | -   | 0          | 0         |
| 18     | 0     | -   | 0          | 0         |
| 19     | 0     | -   | 0          | 0         |
| 20     | 0     | -   | 0          | 0         |
| 21     | 0     | -   | 0          | 0         |
| 22     | 0     | -   | 0          | 0         |
| 23     | 0     | -   | 0          | 0         |
| 24     | 0     | -   | 0          | 0         |
| 25     | 0     | -   | 0          | 0         |
| 26     | 0     | -   | 0          | 0         |
| 27     | 0     | -   | 0          | 0         |

| 00 | 0 |   |   |   |
|----|---|---|---|---|
| 28 | 0 | - | 0 | 0 |
| 29 | 0 | - | 0 | 0 |
| 30 | 0 | - | 0 | 0 |
| 31 | 0 | - | 0 | 0 |
| 32 | 0 | - | 0 | 0 |
| 33 | 0 | - | 0 | 0 |
| 34 | 0 | - | 0 | 0 |
| 35 | 0 | - | 0 | 0 |
| 36 | 0 | - | 0 | 0 |
| 37 | 0 | - | 0 | 0 |
| 38 | 0 | - | 0 | 0 |
| 39 | 0 | - | 0 | 0 |
| 40 | 0 | - | 0 | 0 |
| 41 | 0 | - | 0 | 0 |
| 42 | 0 | - | 0 | 0 |
| 43 | 0 | - | 0 | 0 |
| 44 | 0 | - | 0 | 0 |
| 45 | 0 | - | 0 | 0 |
| 46 | 0 | - | Q | 0 |
| 47 | 0 | - | 0 | 0 |
| 48 | 0 | - | 0 | 0 |
| 49 | 0 | - | 0 | 0 |
| 50 | 0 | - | 0 | 0 |
| 51 | 0 | - | 0 | 0 |
| 52 | 0 | - | 0 | 0 |
| 53 | 0 | - | 0 | 0 |
| 54 | 0 | - | 0 | 0 |
| 55 | 0 | - | 0 | 0 |
| 56 | 0 | - | 0 | 0 |
| 57 | 0 | - | 0 | 0 |
| 58 | 0 |   | 0 | 0 |
| 59 | 0 | - | 0 | 0 |
| 60 | 0 | - | 0 | 0 |
| 61 | 0 |   | 0 | 0 |
| 62 | 0 |   | 0 | 0 |
| 63 | 0 | - | 0 | 0 |
|    | - |   |   | _ |

# c) Screenshot showing hit and miss rates

```
Statistics
  Hit Rate
                                  6%
  Miss Rate:
List of Previous Instructions:

    Load 1 [Miss]

    Load 4 [Hit]

    Load 8 [Hit]

    Load 5 [Hit]

    Load 14 [Hit]

    Load 11 [Hit]

    Load 13 [Hit]

    Load 38 [Hit]

    Load 9 [Hit]

        · Load B [Hit]

    Load 4 [Hit]

    Load 2B [Hit]

    Load 5 [Hit]

        · Load 6 [Hit]
        · Load 9 [Hit]

    Load 11 [Hit]
```

| Program | Num | ber: | 3 |
|---------|-----|------|---|
|         |     |      |   |

A computer system uses 16-bit memory addresses. It has a 2K-byte cache organized in a direct-mapped manner with 64 bytes per cache block. Assume that the size of each memory word is 1 byte.

- a) Calculate the number of bits in each of the Tag, Block, and Word fields of the memory address.
- (b) When a program is executed, the processor reads data sequentially from the following word addresses: 128, 144, 2176, 2180, 128, 2176 All the above addresses are shown in decimal values. Assume that the cache is initially empty. For each of the above addresses, indicate whether the cache access will result in a hit or a miss.
- a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor

| <b>→</b> | Instruction | Breakdown |        |
|----------|-------------|-----------|--------|
|          | TAG         | INDEX     | OFFSET |
|          | 5 bit       | 5 bit     | 6 bit  |
|          |             | •         |        |

# b) Screenshot showing the Cache Table

| che Ta | Valid | Tag | Data (Hex) | Dirty Bit |
|--------|-------|-----|------------|-----------|
| 0      | 0     | -   | 0          | 0         |
| 1      | 0     | -   | 0          | 0         |
| 2      | 0     | -   | 0          | 0         |
| 3      | 0     | -   | 0          | 0         |
| 4      | 0     | -   | 0          | 0         |
| 5      | 0     | -   | 0          | 0         |
| 6      | 0     | -   | 0          | 0         |
| 7      | 0     | -   | 0          | 0         |
| 8      | 0     | -   | 0          | 0         |
| 9      | 0     | -   | 0          | 0         |
| 10     | 0     | -   | 0          | 0         |
| 11     | 0     | -   | 0          | 0         |
| 12     | 0     | -   | 0          | 0         |
| 13     | 0     |     | 0          | 0         |
| 14     | 0     | -   | 0          | 0         |
| 15     | 0     | -   | 0          | 0         |
| 16     | 0     | -   | 0          | 0         |
| 17     | 0     | _   | 0          | 0         |
| 18     | 0     | -   | 0          | 0         |
| 19     | 0     | -   | 0          | 0         |
| 20     | 0     | -   | 0          | 0         |
| 21     | 0     |     | 0          | 0         |
| 22     | 0     | -   | 0          | 0         |
| 23     | 0     | -   | 0          | 0         |
| 24     | 0     | -   | 0          | 0         |
| 25     | 0     | -   | 0          | 0         |
| 26     | 0     | -   | 0          | 0         |
| 27     | 0     | -   | 0          | 0         |
| 28     | 0     | -   | 0          | 0         |
| 29     | 0     | -   | 0          | 0         |
| 30     | 0     | -   | 0          | 0         |

## c) Screenshot showing hit and miss rates



| Program | Number: | 4 |
|---------|---------|---|
|         |         |   |

Consider a 2-way set associative cache of size 16 KB with block size 256 bytes. The size of main memory is 128 KB. Find Number of bits in tag. Randomly generate 10 addresses and find hit rate and miss rate.

a) Cache Address Table showing the splitup of the address fields for the requests generated by the processor

| •> | Instruction | Breakdown |        |
|----|-------------|-----------|--------|
|    | TAG         | INDEX     | OFFSET |
|    | 4 bit       | 5 bit     | 8 bit  |

b) Screenshot showing the Cache Table

| ndex | Valid | Tag | Data (Hex) | Dirty Bit | Ind | x Valid | Tag | Data (Hex) | Dirty Bit |
|------|-------|-----|------------|-----------|-----|---------|-----|------------|-----------|
| 0    | 0     | -   | 0          | 0         | 0   | 0       | -   | 0          | 0         |
| 1    | 0     | -   | 0          | 0         | 1   | 0       | -   | 0          | 0         |
| 2    | 0     | -   | 0          | 0         | 2   | 0       | -   | 0          | 0         |
| 3    | 0     | -   | 0          | 0         | 3   | 0       | -   | 0          | 0         |
| 4    | 0     | -   | 0          | 0         | 4   | 0       | -   | 0          | 0         |
| 5    | 0     | -   | 0          | 0         | 5   | 0       | -   | 0          | 0         |
| 6    | 0     | -   | 0          | 0         | 6   | 0       | -   | 0          | 0         |
| 7    | 0     | -   | 0          | 0         | 7   | 0       | -   | 0          | 0         |
| 8    | 0     | -   | 0          | 0         | 8   | 0       | -   | 0          | 0         |
| 9    | 0     | -   | 0          | 0         | 9   | 0       | -   | 0          | 0         |
| 10   | 0     | -   | 0          | 0         | 10  |         | -   | 0          | 0         |
| 11   | 0     | -   | 0          | 0         | 11  | 0       | -   | 0          | 0         |
| 12   | 0     | -   | 0          | 0         | 12  |         | -   | 0          | 0         |
| 13   | 0     | -   | 0          | 0         | 13  |         | -   | 0          | 0         |
| 14   | 0     | -   | 0          | 0         | 14  | _       | -   | 0          | 0         |
| 15   | 0     | -   | 0          | 0         | 15  |         | -   | 0          | 0         |
| 16   | 0     | -   | 0          | 0         | 16  |         | -   | 0          | 0         |
| 17   | 0     | -   | 0          | 0         | 17  |         | -   | 0          | 0         |
| 18   | 0     | -   | 0          | 0         | 18  | _       | -   | 0          | 0         |
| 19   | 0     | -   | 0          | 0         | 19  | -       | -   | 0          | 0         |
| 20   | 0     | -   | 0          | 0         | 20  |         | -   | 0          | 0         |
| 21   | 0     | -   | 0          | 0         | 2   |         | -   | 0          | 0         |
| 22   | 0     | -   | 0          | 0         | 22  | _       | -   | 0          | 0         |
| 23   | 0     | -   | 0          | 0         | 23  | 0       | -   | 0          | 0         |
| 24   | 0     | -   | 0          | 0         | 24  | 0       | -   | 0          | 0         |
| 25   | 0     | -   | 0          | 0         | 25  | 0       | -   | 0          | 0         |
| 26   | 0     | -   | 0          | 0         | 26  | 0       | -   | 0          | 0         |
| 27   | 0     | -   | 0          | 0         | 2   | 0       | -   | 0          | 0         |
| 28   | 0     | -   | 0          | 0         | 28  |         | -   | 0          | 0         |
| 29   | 0     | -   | 0          | 0         | 29  | _       | _   | 0          | 0         |
| _    |       |     | 0          | 0         | 30  | _       |     | 0          | 0         |
| 30   | 0     | -   | 0          | 0         | 3.  | _       | -   | U          | U         |

## c) Screenshot showing hit and miss rates

Statistics

Hit Rate : 0%

Miss Rate : 100%

List of Previous Instructions :

• Load E62D [Miss]

• Load 19538 [Miss]

• Load 1294D [Miss]

• Load 66E [Miss]

• Load 1881 [Miss]

• Load F975 [Miss]

• Load 4BF8 [Miss]

• Load 4BF8 [Miss]

• Load C2A [Miss]

• Load 15836 [Miss]

## Program Number: \_\_\_\_5\_\_

Consider a main memory having 64 byte capacity and cache memory of 8 bytes initially empty .The following addresses are generated by the CPU. All values in hexadecimal. Clearly label data that is replaced in cache lines

Show the cache memory table and filled data in the cache lines of block size 1 byte. LRU Policy is used.

The cache is mapped as

#### a) Direct Mapped



| Statistics                         |     |
|------------------------------------|-----|
| Hit Rate :                         | 13% |
| Miss Rate :                        | 87% |
| List of Previous Instructions :    |     |
| <ul> <li>Load 1 [Miss]</li> </ul>  |     |
| <ul> <li>Load 4 [Miss]</li> </ul>  |     |
| <ul> <li>Load 8 [Miss]</li> </ul>  |     |
| <ul> <li>Load 5 [Miss]</li> </ul>  |     |
| <ul> <li>Load 14 [Miss]</li> </ul> |     |
| <ul> <li>Load 11 [Miss]</li> </ul> |     |
| <ul> <li>Load 13 [Miss]</li> </ul> |     |
| <ul> <li>Load 38 [Miss]</li> </ul> |     |
| <ul> <li>Load 9 [Miss]</li> </ul>  |     |
| <ul> <li>Load B [Miss]</li> </ul>  |     |
| <ul> <li>Load 4 [Miss]</li> </ul>  |     |
| <ul> <li>Load 2B [Miss]</li> </ul> |     |
| <ul> <li>Load 5 [Hit]</li> </ul>   |     |
| <ul> <li>Load 6 [Miss]</li> </ul>  |     |
| <ul> <li>Load 9 [Hit]</li> </ul>   |     |
|                                    |     |
|                                    |     |

## b) Two way set Associative





## c) Four Way Set associative





# d) Fully Associative

|   | duction               | Breakdov         | VII    | <b>##</b> Memory Block |                      |   |
|---|-----------------------|------------------|--------|------------------------|----------------------|---|
|   | BLOCK                 |                  | OFFSET |                        | . 0 W. 0             |   |
|   | 6 bit                 |                  | 0 bit  |                        | . 1 W. 0             |   |
|   |                       |                  |        |                        | . 2 W. 0<br>. 3 W. 0 |   |
|   |                       |                  |        |                        | 4 W. 0               |   |
|   |                       |                  |        | В                      | .5 W. 0              |   |
| Г | lndex                 | Valid            | Tag    | Data (Hex)             | P. J. P.             | , |
|   |                       |                  |        |                        |                      |   |
| - |                       |                  |        |                        | Dirty Bit            | - |
| - | 0                     | 0                | -      | 0                      | 0                    |   |
| - | 0                     | 0                |        | 0                      | 0                    |   |
| - |                       | 0                | -      | 0                      | 0                    |   |
|   | 0<br>1<br>2           | 0<br>0<br>0      | -      | 0 0 0                  | 0 0                  | - |
|   | 0<br>1<br>2<br>3      | 0<br>0<br>0<br>0 | -      | 0<br>0<br>0<br>0       | 0 0 0 0              |   |
| - | 0<br>1<br>2<br>3<br>4 | 0<br>0<br>0<br>0 | -      | 0<br>0<br>0<br>0<br>0  | 0<br>0<br>0<br>0     |   |



#### **Disclaimer:**

- The programs and output submitted is duly written, verified and executed by me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

Signature: Atul Anurag

Name: Atul Anurag

SRN: PES2UG19CS075

Section: B

Date: 21-04-2021