### VT-SBC-RK3568-NXP24-ARK-GEN2

Table of Content

01.Cover 02.Block Diagram 03.Power Tree 04.Power Sequence 05.IO Power Domain Map 06.24VDC IN 07.Power PMIC 08.Power Ext/RTC/EEPROM/WG 09.Power\_Flash Power Manage 10.RK3568\_Power/GND 11.RK3568\_DDR PHY 12.RK3568\_OSC/PLL/PMUIO 13.RK3568\_Flash/SD Controller 14.RK3568\_USB/PCIe/SATA PHY 15.RK3568\_SARADC/GPIO 16.RK3568\_VI Interface 17.RK3568\_VO Interface\_1 18.RK3568\_VO Interface\_2 19.RK3568\_Audio Interface 20.DRAM-LPDDR4\_1X32bit\_200P 21.eMMC 22.EEPROM/RTC 23.Buzzer/WTD 24.MIPI to eDP 25.VO\_eDP TX 26.VO-HDMI2.0 TX 27.Load Switch 28.RS485 29.SPI\_FLASH 30.CPU SD CARD 31.Ethernet-GEPHY YT8511H 32.MiniPCle2.0 Slot 33.USB3.0 34.USB2.0\_USB\_HUB\_A 35.USB2.0\_USB\_HUB\_B 36.USB2.0\_USB\_HUB\_C 37.AUDIO OUT 38.KEY Array/SARADC 39.Uart Debug 40.MIC/Headphone 41.User COMMS 42.MCU\_RT1024 43.CPU\_CAN0/1 44.MCU\_Motor 45.Reset Switch 46.Weigh\_ADC 47.Printer Sensor 48.Printhead\_Driver 49.ACCEL 50.CUTTER

Revisioc History

|          |            | -2  |       |                 |
|----------|------------|-----|-------|-----------------|
| Rev.Code | Date       | Ву  | Check | Description     |
| V1.0     | 2022-07-27 | HYR |       | Initial Version |
|          |            |     |       |                 |
|          |            |     |       |                 |

PWB1 YYBAGG20R2

| Onespha Varioro Technology, JTD | Ones





### **Power Sequence** +12V +5V VCC5V0\_USB VDDA0V9\_PMU VDDA\_0V9 VDD\_LOGIC VDD\_GPU VCCA1V8\_PMU VCCA\_1V8 VCC\_1V8 VCC3V3\_PMU VCC\_DDR VDD\_CPU VCC\_DDR VCC\_3V3/VCC\_3V3\_M.2 VCCIO\_SD RESETn $VDD_NPU$ VDDA0V9\_IMAGE VCCA1V8\_IMAGE VCCIO\_ACODEC

## Power description

| Power<br>Supply | PMIC<br>Channel | Supply<br>Limit | Power<br>Name | Time<br>Slot | Default<br>Voltage    | Default<br>ON/OFF | Work<br>Voltage | Peak<br>Current | Sleep<br>Curren |
|-----------------|-----------------|-----------------|---------------|--------------|-----------------------|-------------------|-----------------|-----------------|-----------------|
| +5V             | RK809_BUCK1     | 2.5A            | VDD_LOGIC     | Slot:1       | 0.9V                  | ON                | 0.9V            | TBD             | TBD             |
| +5V             | RK809_BUCK2     | 2.5A            | VDD_GPU       | Slot:2       | 0.9V                  | ON                | DVFS            | TBD             | TBD             |
| +5V             | RK809_BUCK3     | 1.5A            | VCC_DDR       | Slot:3       | <b>ADJ</b><br>FB=0.8V | ON                | 1.1V<br>(DDR4X) | TBD             | TBD             |
| +5V             | RK809_BUCK4     | 1.5A            | VDD_NPU       | N/A          | 0V                    | OFF               | DVFS            | TBD             | TBD             |
|                 | RK809_LD01      | 0.4A            | VDDA0V9_IMAGE | N/A          | OV                    | OFF               | 0.9V            | TBD             | TBD             |
| +5V             | RK809_LD02      | 0.4A            | VDDA_0V9      | Slot:1       | 0.9V                  | ON                | 0.9V            | TBD             | TBD             |
|                 | RK809_LD03      | 0.1A            | VDDA0V9_PMU   | Slot:1       | 0.9V                  | ON                | 0.9V            | TBD             | TBD             |
|                 | RK809_LD04      | 0.4A            | VCCIO_ACODEC  | N/A          | OV                    | OFF               | 3.3V            | TBD             | TBD             |
| +5V             | RK809_LD05      | 0.4A            | VCCIO_SD      | Slot:4       | 3.3V                  | ON                | 3.3V or 1.8V    | TBD             | TBD             |
|                 | RK809_LD06      | 0.4A            | VCC3V3_PMU    | Slot:2       | 3.3V                  | ON                | 3.3V            | TBD             | TBD             |
|                 | RK809_LD07      | 0.4A            | VCCA_1V8      | Slot:2       | 1.8V                  | ON                | 1.8V            | TBD             | TBD             |
| +5V             | RK809_LD08      | 0.4A            | VCCA1V8_PMU   | Slot:2       | 1.8V                  | ON                | 1.8V            | TBD             | TBD             |
|                 | RK809_LD09      | 0.4A            | VCCA1V8_IMAGE | N/A          | OV                    | OFF               | 1.8V            | TBD             | TBD             |
| +5V             | RK809_SW2       | 2.1A            | VCC_3V3_M.2   | Slot:4       | 3.3V                  | ON                | 3.3V            |                 |                 |
| +5V             | RK809_SW1       | 2.1A            | VCC_3V3       | Slot:4       | 3.3V                  | ON                | 3.3V            | TBD             | TBD             |
| +5V             | RK809_BUCK5     | 2.5A            | VCC_1V8       | Slot:2       | 1.8V                  | ON                | 1.8V            | TBD             | TBD             |
|                 | RK809_RESETn    |                 |               | Slot:4+5     | 11/10                 |                   |                 |                 |                 |
| +24V            | EXT BUCK        | 3.0A            | +12V          | Slot:0       | 12V                   | ON                | 12V             | TBD             | TBD             |
| +24V            | EXT BUCK        | 3.0A            | +5V           | Slot:0       | 5.0V                  | ON                | 5.0V            | TBD             | TBD             |
| +5V             | EXT BUCK        | 6.0A            | VDD_CPU       | Slot:2A      | 1.025V                | ON                | DVFS            | TBD             | TBD             |
| < 1             |                 |                 |               |              |                       |                   |                 |                 |                 |

### IO Power Domain Map

If IO domain power voltage is adjusted, the software DTS configuration must be updated synchronously, otherwise the IO may be damaged!

|                             |                                                                                                                                                                                     | Support<br>10 Voltage<br>3.3V 1.8V |                                                                                                                                                    |                                                                                                                                                                                                 | Default IO Domain Voltage |                 |        |  |  |  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|--------|--|--|--|
| IO<br>Domain                | Pin Num                                                                                                                                                                             |                                    |                                                                                                                                                    | Notes                                                                                                                                                                                           | Supply Power<br>Net Name  | Power<br>Source | Voltag |  |  |  |
| PMUIOO<br>(PMUPLL_AVDD_1V8) | Pin Y21                                                                                                                                                                             | ×                                  | <b>/</b>                                                                                                                                           | PMUIO0 are fixed 1.8V level mode, which cannot be configured.                                                                                                                                   | VCCA1V8_PMU               | VCCA1V8_PMU     | 1.8V   |  |  |  |
| PMUIO1                      | Pin Y20                                                                                                                                                                             | <b>/</b>                           | X                                                                                                                                                  | PMUIO1 are fixed 3.3V level mode, which cannot be configured.                                                                                                                                   | VCC3V3_PMU                | VCC3V3_PMU      | 3.3V   |  |  |  |
| PMUIO2                      | Pin W19                                                                                                                                                                             | <b>/</b>                           | <b>/</b>                                                                                                                                           | PMUIO2 supports 1.8V or 3.3V level mode Support configurable but require that their hardware power supply voltages must be consistent with the software configuration correspondingly.[2]       | VCC3V3_PMU                | VCC3V3_PMU      | 3.3V   |  |  |  |
| VCCIO1                      | Pin H17                                                                                                                                                                             |                                    |                                                                                                                                                    | VCCIO1 supports 1.8V or 3.3V level mode<br>Support configurable but require that their hardware power supply<br>voltages must be consistent with the software configuration correspondingly.[2] | VCCIO_ACODEC              | VCCIO_ACODEC    | 3.3V   |  |  |  |
| VCCIO2                      | Pin H18                                                                                                                                                                             | <b>/</b>                           | VCCIO2 supports 1.8V or 3.3V level mode Default is configured by hardware,namely PIN "FLASH_VOL_SEL" state determines which mode to work in.[1][2] |                                                                                                                                                                                                 |                           | VCC_1V8         | 1.8V   |  |  |  |
| VCCI03                      | Pin L22                                                                                                                                                                             | <b>/</b>                           | <b>/</b>                                                                                                                                           | VCCIO3 supports 1.8V or 3.3V level mode Support configurable but require that their hardware power supply voltages must be consistent with the software configuration correspondingly.[2][3]    | VCCIO_SD                  | VCCIO_SD        | 3.3V   |  |  |  |
| VCCIO4                      | VCCIO4 Pin J21                                                                                                                                                                      |                                    | <b>/</b>                                                                                                                                           | VCCIO4 supports 1.8V or 3.3V level mode Support configurable but require that their hardware power supply voltages must be consistent with the software configuration correspondingly.[2]       | VCCIO4                    | VCCIO_SD        | 3.3V   |  |  |  |
| VCCIO5                      | VCCIO5         Pin V10 Pin V11         ✓           VCCIO6         Pin R9 Pin U9         ✓                                                                                           |                                    | <b>/</b>                                                                                                                                           | VCCIO5 supports 1.8V or 3.3V level mode Support configurable but require that their hardware power supply voltages must be consistent with the software configuration correspondingly.[2]       | VCC_3V3                   | VCC_3V3         | 3.3V   |  |  |  |
| VCCIO6                      |                                                                                                                                                                                     |                                    | <b>/</b>                                                                                                                                           | VCCIO6 supports 1.8V or 3.3V level mode Support configurable but require that their hardware power supply voltages must be consistent with the software configuration correspondingly.[2]       | VCCIO6                    | VCC_3V3         | 3.3V   |  |  |  |
| VCCIO7                      | VCCIO7 supports 1.8V or 3.3V level mode Support configurable but require that their hardware power supply voltages must be consistent with the software configuration corresponding |                                    |                                                                                                                                                    |                                                                                                                                                                                                 | VCCI07                    | VCC_1V8         | 1.8V   |  |  |  |

For example, the VCCIO4 hardware has been modified to 3.3V power supply, and the corresponding DTS must be modified to 3.3V configuration, otherwise the IO of VCCIO4 will be damaged.

If a board needs to be compatible with two voltage choices, recommended to enable BOM ID

#### Notes

[1]:When VCCIO2 voltage is connected to 1.8V, FLASH\_VOL\_SEL must be high
When VCCIO2 voltage is connected to 3.3V, FLASH\_VOL\_SEL must be low
If VCCIO2 power supply voltage and FLASH\_VOL\_SEL fails to meet the above relationship, its function will be abnormally(for example, it cannot be started normally) or IO will be damaged.

[2]: When the IO domain power supply voltage is 1.8V, the IO domain voltage configuration in DTS must be set to 1.8V mode. If it is misconfigured to 3.3V mode, the IO function of this power domain will be abnormally: When the IO domain power supply voltage is 3.3V, the IO domain voltage configuration in DTS must be set to 3.3V mode. If it is misconfigured to 1.8V mode, the IO in this power domain will be in overvoltage state, and the IO will be damaged after long-term operation.

[3]: When VCCIO3 IO domain is assigned as SD card function,: If SD3.0 mode is to be supported, VCCIO3 power supply voltage must be support configurable, 3.3V in SD2.0 mode and 1.8V in SD3.0 mode. If only SD2.0 mode is supported (SD3.0 card only works in SD2.0 mode), VCCIO3 only needs fixed power supply of 3.3V. When VCCIO3 IO domain is assigned as other function,: Such as uart5 and uart6, then note [2] should be followed

> Vantron 05.IO Power Domain Map A3 640BBAGG2RNK2\_SBC-RK3568-NXP24-ARK-GEN2







# - FLASH\_VOL\_SEL [12] Flash Power Manage

|            | VCCIO2 domain voltage: Recommend voltage value (VCCIO_FLASH) | FLASH_VOL_SEL state decided to VCCIO2 domain IO driven by default |
|------------|--------------------------------------------------------------|-------------------------------------------------------------------|
| eMMC       | 1.8V                                                         | FLASH_VOL_SEL> Logic=H                                            |
| Nand flash | Default 3.3V, Optional 1.8V                                  | FLASH_VOL_SEL> Logic=L(Default)                                   |
| SPI flash  | Default 1.8V, Optional 3.3V                                  | FLASH_VOL_SEL> Logic=H(Default)                                   |

#### Note:

According to the actual choice of mounted Cannot be mounted at the same time





FLASH VOL SEL state decided to VCCIO2 domain IO driven by default Logic=L: 3.3V IO driven Logic=H: 1.8V IO driven

When VCCIO2 voltage is connected to 1.8V, FLASH\_VOL\_SEL must be high When VCCIO2 voltage is connected to 3.3V, FLASH\_VOL\_SEL must be low If VCCIO2 power supply voltage and FLASH\_VOL\_SEL fails to meet the above relationship, its function will be abnormally(for example, it cannot be started normally) or IO will be damaged.

| Title<br>09.Pow | er_Flash Power Manage                   | Vantron             | ChengDu Vantron Technology<br>6th Floor, 1st Building,No.9,<br>3rd WuKe East Street,<br>WuHou District ,ChengDu , Ct<br>86-28-8512-3930 |    |                     |  |
|-----------------|-----------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----|---------------------|--|
| Size<br>A4      | Document Number<br>640BBAGG2RNK2 SBC-RK | 3568-NXP24-ARK-GEN2 |                                                                                                                                         |    | <b>Rev</b><br><2.0> |  |
| Date:           | Monday, April 17,                       | 2023 Sheet          | 9                                                                                                                                       | of | 50                  |  |









Vantron

3.RK3568\_Flash/SD Controlle

Size Document Number
A3 640BBAGG2RNK2 SBC-RK3568-NXP24-ARK-GEN2

If a board needs to be compatible with two voltage choices,

recommended to enable BOM ID

#### RK3568\_U(USB3.0/SATA/QSGMII/PCIe2.0 x1) Diff 90 Ohm ±10% USB3.0 OTGO HS/FS/LS \_\_\_\_\_\_\_\_USB3\_OTG0\_VBUSDET [34] (USB Download) C415 0.1uF/16V Diff 90 Ohm ±10% USB3.0 HOST1 HS/FS/LS MISB3 HOSTI DM [33] USB3.0 USB AVDD 1V8 USB AVDD 1V8 OTG0/HOST1 HS/FS/LS R132 Power 10K/1%/0402 VCC 3V3 USB3\_OTG0\_ID1 R138 100R/1%/0402 - c428 —— c435 — C438 0.1uF/16V 0.1uF/16V 0.1uF/16V MULTI\_PHY0/1/2 P131 10K/1%/0402 USB3.0 OTG0 SS and SATAO Mux USB3 OTG0 SSTXN/SATA0 TXN **MULTI PHYO** USB3.0 HOST1 SS and SATA1 and QSGMII MO Mux Diff 90 Ohm ±10% USB3\_HOST1\_SSTXP [33] USB3\_HOST1\_SSTXP/SATA1\_TXP/QSGMII\_TXP\_M( USB3\_HOST1\_SSTXN/SATA1\_TXN/QSGMII\_TXN\_M( USB3 HOST1 SSTXN [33] USB3 HOST1 SSRXP/SATA1 RXP/QSGMII RXP M USB3 HOST1 SSRXN/SATA1 RXN/QSGMII RXN M USB3 HOST1 SSRXN [33] Diff 90 Ohm ±10% **MULTI PHY1** PCIe2.0 and SATA2 and QSGMII M1 Mux PCIE20\_TXP/SATA2\_TXP/QSGMII\_TXP\_M: PCIE20\_TXN/SATA2\_TXN/QSGMII\_TXN\_M: PCIE20\_TXP [32] SPCIE20 TXN [32] //PCTE20 RXP [32] PCIE20\_RXP/SATA2\_RXP/QSGMII\_RXP\_M SPCIE20 REFCLKN [32] **MULTI PHY2** MULTI PHY REFCLK Note: In case of multiplexing, impedance control: Diff 90 Ohm ±10% VCCA 1V8 C455 = C442 0.1uF/16V 0.1uF/16V4.7uF/10V VT\_BGA\_19X19\_P65MMSP\_636P\_H1P68MM Note: Caps of between dashed green lines and U1000 should be placed under the U1000 package. Other caps should be placed close to the U1000 package

### RK3568\_V(USB2.0 HOST)



### RK3568 W(PCIe3.0 x2)







Option1 Sensor1 x4Lane MIPI\_CSI\_RX\_D0-3
MIPI\_CSI\_RX\_CLK0

Sensor1 x2Lane MIPI\_CSI\_RX\_D0-1
MIPI\_CSI\_RX\_CLK0

Option2 +
Sensor2 x2Lane MIPI\_CSI\_RX\_D2-3
MIPI\_CSI\_RX\_CLK1

### RK3568 M(VCCIO6 Domain)



4:REFCLK OUT (24MHz)

Attention to the voltage matching

| GMAC             | Direction | GEPHY                  | GMAC                           | Direction     | FEPHY         |
|------------------|-----------|------------------------|--------------------------------|---------------|---------------|
| GMACx_TXD0       | >         | PHYx_TXD0              | GMACx_TXD0                     | >             | PHYx_TXD0     |
| GMACx_TXD1       | >         | PHYx_TXD1              | GMACx_TXD1                     | >             | PHYx_TXD1     |
| GMACx_TXD2       | >         | PHYx_TXD2              |                                |               |               |
| GMACx_TXD3       | >         | PHYx_TXD3              |                                |               |               |
| GMACx_TXEN       | >         | PHYx_TXEN              | GMACx_TXEN                     | >             | PHYx_TXEN     |
| GMACx_TXCLK      | >         | PHYx_TXCLK             |                                |               |               |
| GMACx_RXD0       | <         | PHYx_RXD0              | GMACx_RXD0                     | <             | PHYx_RXD0     |
| GMACx_RXD1       | <         | PHYx_RXD1              | GMACx_RXD1                     | < <b>-</b>    | PHYx_RXD1     |
| GMACx_RXD2       | <         | PHYx_RXD2              |                                |               |               |
| GMACx_RXD3       | <         | PHYx_RXD3              |                                |               |               |
| GMACx_RXDV       | <         | PHYx_RXDV              | GMACx_RXDV                     | <             | PHYx_CRS_DV   |
| GMACx_RXCLK      | <         | PHYx_RXCLK             |                                |               |               |
| GMACx_RXER       |           |                        | GMACx_RXER                     | < <b>-</b>    | PHYx_RXER     |
| GMACx_MDC        | >         | PHYx_MDC               | GMACx_MDC                      | >             | PHYx_MDC      |
| GMACx_MDIO       | <>        | PHYx_MDIO              | GMACx_MDIO<br>ETHx_REFCLKO_25M | < <b>&gt;</b> | PHYx_MDIO     |
| ETHX_REFCLKO_25M | >         | PHYx OSC               | ETHx_REFCLKO_25M               | >             | PHYx OSC      |
| GMACx_MCLKINOUT  | <         | PHYx_CLKOUT125(Option) | GMACx_MCLKINOUT                | <>            | PHYx_TXC      |
| GPIO             | >         | PHYx_RSTn              | GPIO                           | >             | PHYx_RSTn     |
| GPIO             | <         | PHYx_INT/PMEB          | GPIO                           | <             | PHYx_INT/PMEB |



## RK3568\_R(MIPI\_DSI\_TX0/LVDS\_TX0)



### RK3568\_S(MIPI\_DSI\_TX1)



### RK3568\_T (eDP TX)



### RK3568\_Q(HDMI2.0 TX)





# RK3568 H (VCCIO1 Domain)

/ CAN1 RX M0

U23H

### VCCIO1 Domain

I2C3 SDA MO / UART3 RX MO

Operating Voltage=1.8V/3.3V

| I2C3 SCL M0     | / UART3 TX M0   |               | / CAN1 TX M0 |                       | / AUDIOPWM LOUT | N / ACOI | DEC ADC | CLK   | /   | GPI01 | Al u |
|-----------------|-----------------|---------------|--------------|-----------------------|-----------------|----------|---------|-------|-----|-------|------|
| I2S1 MCLK M0    | / UART3 RTSn M0 |               | / SCR CLK    | / PCIE30X1 PERSTn M2  |                 |          |         |       | /   | GPI01 | A2 d |
| I2S1 SCLK TX MO |                 |               | / SCR_IO     | / PCIE30X1 WAKEn M2   |                 | / ACOI   | DEC DAC | CLK   | /   | GPI01 |      |
| I2S1 SCLK RX M0 | / UART4 RX M0   | / PDM CLK1 M0 |              |                       | / SPDIF TX M0   |          |         |       | _/_ | GPI01 | A4 d |
|                 | / UART4 RTSn M0 |               | / SCR RST    | / PCIE30X1 CLKREQn M2 |                 | / ACOI   | DEC DAC | SYNC  | /   | GPI01 | A5 d |
| I2S1 LRCK RX M0 | / UART4 TX M0   | / PDM CLK0 M0 |              |                       | / AUDIOPWM ROUT | P        |         |       | /   | GPI01 | A6 d |
| I2S1 SDO0 M0    | / UART4 CTSn M0 |               | / SCR DET    |                       | / AUDIOPWM ROUT | N / ACOI | DEC DAC | DATAL | /   | GPI01 | A7 d |
| I2S1 SDO1 M0    | / I2S1 SDI3 M0  | / PDM SDI3 M0 |              | / PCIE20 CLKREQn M2   |                 | / ACOI   | DEC DAC | DATAR | /   | GPI01 | B0 d |
| I2S1 SDO2 M0    | / I2S1 SDI2 M0  | / PDM SDI2 M0 |              | / PCIE20 WAKEn M2     |                 | / ACOI   | DEC ADC | SYNC  | /   | GPI01 | B1 d |
| I2S1 SDO3 M0    | / I2S1 SDI1 M0  | / PDM SDI1 M0 |              | / PCIE20 PERSTn M2    |                 |          |         |       | 7   | GPI01 | B2 d |
|                 | I2S1 SDI0 M0    | / PDM SDI0 M0 |              |                       |                 |          |         |       | /   | GPI01 | B3 d |
|                 |                 |               |              |                       |                 |          |         |       |     |       |      |

VT BGA 19X19 P65MMSP 636P H1P68MM

USBHUB3 RSTn [36] PRTPWR8 [36] 12S1 MCLK MO SOC ->>I2S1\_MCLK\_M0\_RK809 [7] I2S1 SCLK TX M0 SOC R1371 ->>12S1 SCLK TX M0 RK809 [7 I2S1 LRCK TX MO SOC R1351 2 22R/1%/0402 > 12S1 LRCK TX M0 RK809 [7 SPDM CLK0 M0 RK809 [7] >> 12S1 SDO0 M0 RK809 [7] (GPIO MUX0 3 [41] (12S1 SDIO MO/PDM SDIO MO RK809 [7] Default 3.3V If a board needs to be compatible = c436 with two voltage choices, 0.1uF/16V recommended to enable BOM ID

#### Note:

If VCCIO1 domain power voltage is adjusted, the software DTS configuration must be updated synchronously, otherwise the IO may be damaged!

If the VCCIO1 hardware has been modified to 1.8V power supply, and the corresponding DTS must be modified to 1.8V configuration, otherwise the IO function of VCCIO1 will be abnormally.

The VCCIO1 hardware has been modified to 3.3V power supply, if the software DTS configuration is still 1.8V configuration, the IO of VCCIO1 will be damaged!

Caps of between dashed green lines and U1000 should be placed under the U1000 package

ChengDu Vantron Technology.,LTD 6th Floor, 1st Building,No.9, 3rd WuKe East Street, WuHou District ,ChengDu , China 86-28-8512-3930 19.RK3568 Audio Interface Document Number 640BBAGG2RNK2 SBC-RK3568-NXP24-ARK-GEN2

/ AUDIOPWM LOUT P / ACODEC ADC DATA / GPIO1 A0

Monday, April 17, 2023

19 **of** 



















































Vanitro MITAL













