Name: <u>Abubaker khan</u> EE-272L Digital Systems Design

Reg. No.: <u>069</u> Marks Obtained: \_\_\_\_\_

#### Lab Manual

#### **DSD Lab Manual Evaluation Rubrics**

| Assessment                     | Total<br>Marks | Marks<br>Obtained | 0-30%                                                                                                      | 30-60%                                                                                                     | 70-100%                                                                                              |
|--------------------------------|----------------|-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Code<br>Organization<br>(CLO1) | 3              |                   | No Proper<br>Indentation and<br>descriptive<br>naming, no code<br>organization.                            | Proper<br>Indentation or<br>descriptive<br>naming or code<br>organization.                                 | Proper<br>Indentation and<br>descriptive<br>naming, code<br>organization.                            |
|                                |                |                   | Zero to Some<br>understanding but<br>not working                                                           | Mild to Complete<br>understanding but<br>not working                                                       | Complete understanding, and proper working                                                           |
| Simulation (CLO2)              | 5              |                   | Simulation not<br>done or incorrect,<br>without any<br>understanding of<br>waveforms                       | Working simulation with errors, don't cares's(x) and high impedance(z), partial understanding of waveforms | Working<br>simulation<br>without any<br>errors, etc and<br>complete<br>understanding of<br>waveforms |
| FPGA<br>(CLO2)                 | 2              |                   | Not implemented<br>on FPGA and<br>questions related<br>to synthesis and<br>implementation<br>not answered. | Correctly Implemented on FPGA or questions related to synthesis and implementation answered.               | Correctly Implemented on FPGA and questions related to synthesis and implementation answered.        |



#### 1. (a) Truth table of the circuit

| а | b | С | х | У |
|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 |

### (b) Maximum combinational delay in Synthesis

The maximum combinational delay is 6.761 from a to y.



## (c) Resource Utilization:

| 142 |                 |                     |
|-----|-----------------|---------------------|
| 143 | 7. Primitives   |                     |
| 144 | !               |                     |
| 145 | 1               |                     |
| 146 | +               | +                   |
| 147 | Ref Name   Used | Functional Category |
| 148 | ++-             | +                   |
| 149 | IBUF   3        | IO                  |
| 150 | OBUF   2        | IO                  |
| 151 | LUT3   1        | LUT                 |
| 152 | LUT2   1        | LUT                 |
| 153 | ++-             | +                   |
| 154 | I<br>I          |                     |
| 155 | I .             |                     |

As we can see that 3 input and 2 output buffer while 1 LUT3 (3-input Look-Up Table) and 1 LUT2 (2-input Look-Up Table).

# 2. System Verilog code:

```
module project2( input logic a,b,c, output logic x,y ); assign x = (\sim c \land (a \mid b)); assign y = ((a \mid b) \& (\sim (a \& b) \land (a \mid b))); endmodule
```

3. Synthesize the circuit for the starter kit available in the lab.