# GigaDevice Semiconductor Inc.

## GD32F105xx ARM<sup>®</sup> Cortex<sup>™</sup>-M3 32-bit MCU

**Datasheet** 



## **Table of Contents**

| L | ist of | f Figures                                                       | 3  |
|---|--------|-----------------------------------------------------------------|----|
| L | ist of | f Tables                                                        | 4  |
| 1 |        | General description                                             | 5  |
| 2 |        | Device overview                                                 | 6  |
|   | 2.1    | Device information                                              | 6  |
|   | 2.2    | Block diagram                                                   | 8  |
|   | 2.3    | Pinouts and pin assignment                                      | 9  |
|   | 2.4    | Memory map                                                      | 12 |
|   | 2.5    | Clock tree                                                      | 13 |
|   | 2.6    | Pin definitions                                                 | 14 |
| 3 |        | Functional description                                          | 22 |
|   | 3.1    | ARM <sup>®</sup> Cortex™-M3 core                                | 22 |
|   | 3.2    | On-chip memory                                                  | 22 |
|   | 3.3    | Clock, reset and supply management                              | 23 |
|   | 3.4    | Boot modes                                                      | 23 |
|   | 3.5    | Power saving modes                                              | 24 |
|   | 3.6    | Analog to digital converter (ADC)                               | 24 |
|   | 3.7    | Digital to analog converter (DAC)                               | 25 |
|   | 3.8    | DMA                                                             | 25 |
|   | 3.9    | General-purpose inputs/outputs (GPIOs)                          | 25 |
|   | 3.10   | Timers and PWM generation                                       | 26 |
|   | 3.11   | Real time clock (RTC)                                           | 27 |
|   | 3.12   | Inter-integrated circuit (I2C)                                  | 27 |
|   | 3.13   | Serial peripheral interface (SPI)                               | 28 |
|   | 3.14   | Universal synchronous asynchronous receiver transmitter (USART) | 28 |
|   | 3.15   | Inter-IC sound (I2S)                                            | 28 |
|   | 3.16   | Universal serial bus on-the-go full-speed (USB OTG FS)          | 29 |
|   | 3.17   | Controller area network (CAN)                                   | 29 |
|   | 3.18   | External memory controller (EXMC)                               | 29 |
|   | 3.19   | Debug mode                                                      | 30 |
|   | 3.20   | Package and operation temperature                               | 30 |
| 4 |        | Electrical characteristics                                      | 31 |
|   | 4.1    | Absolute maximum ratings                                        | 31 |
|   | 4.2    | Recommended DC characteristics                                  | 31 |
|   | 4.3    | Power consumption                                               | 32 |
|   | 4.4    | EMC characteristics                                             | 33 |
|   | 4.5    | Power supply supervisor characteristics                         | 33 |
|   | 4.6    | Electrical sensitivity                                          | 34 |
|   | 4.7    | External clock characteristics                                  | 34 |
|   |        |                                                                 |    |





| - |      |                                | 0 2 0 2 |
|---|------|--------------------------------|---------|
|   | 4.8  | Internal clock characteristics |         |
|   | 4.9  | PLL characteristics            | 36      |
|   | 4.10 | Memory characteristics         | 36      |
|   | 4.11 | GPIO characteristics           | 36      |
|   | 4.12 | ADC characteristics            | 37      |
|   | 4.13 | DAC characteristics            | 37      |
|   | 4.14 | I2C characteristics            | 37      |
|   | 4.15 | SPI characteristics            | 38      |
| 5 | Pa   | ackage information             | 39      |
| 6 | 0    | rdering Information            | 41      |
| 7 | R    | evision History                | 42      |



## **List of Figures**

| Figure 1. GD32F105xx block diagram   | 8  |
|--------------------------------------|----|
| Figure 2. GD32F105Zx LQFP144 pinouts |    |
| Figure 3. GD32F105Vx LQFP100 pinouts | 10 |
| Figure 4. GD32F105Rx LQFP64 pinouts  | 11 |
| Figure 6. GD32F105xx memory map      | 12 |
| Figure 7. GD32F105xx clock tree      | 13 |
| Figure 8. LQFP package outline       | 39 |



## **List of Tables**

| Table 1. GD32F105xx devices features and peripheral list                                   | 6  |
|--------------------------------------------------------------------------------------------|----|
| Table 2. GD32F105xx pin definitions                                                        | 14 |
| Table 3. Absolute maximum ratings                                                          | 31 |
| Table 4. DC operating conditions                                                           | 31 |
| Table 5. Power consumption characteristics                                                 | 32 |
| Table 6. EMS characteristics                                                               | 33 |
| Table 7. EMI characteristics                                                               | 33 |
| Table 8. Power supply supervisor characteristics                                           | 33 |
| Table 9. ESD characteristics                                                               | 34 |
| Table 10. Static latch-up characteristics                                                  | 34 |
| Table 11. High speed external clock (HSE) generated from a crystal/ceramic characteristics | 34 |
| Table 12. Low speed external clock (LSE) generated from a crystal/ceramic characteristics  | 35 |
| Table 13. High speed internal clock (HSI) characteristics                                  | 35 |
| Table 14. Low speed internal clock (LSI) characteristics                                   | 35 |
| Table 15. PLL characteristics                                                              | 36 |
| Table 16. Flash memory characteristics                                                     | 36 |
| Table 17. I/O port characteristics                                                         | 36 |
| Table 18. ADC characteristics                                                              | 37 |
| Table 19. DAC characteristics                                                              | 37 |
| Table 20. I2C characteristics                                                              | 37 |
| Table 21. SPI characteristics                                                              | 38 |
| Table 22. LQFP package dimensions                                                          | 40 |
| Table 23. Part ordering code for GD32F105xx devices                                        | 41 |
| Table 24. Revision history                                                                 | 42 |



#### 1 General description

The GD32F105xx device belongs to the connectivity line of GD32 MCU Family. It is a 32-bit general-purpose microcontroller based on the ARM<sup>®</sup> Cortex<sup>™</sup>-M3 RISC core with enhanced connectivity performance and best ratio in terms of processing power, reduced power consumption and peripheral set. The Cortex<sup>™</sup>-M3 is a next generation processor core which is tightly coupled with a Nested Vectored Interrupt Controller (NVIC), SysTick timer and advanced debug support.

The GD32F105xx device incorporates the ARM<sup>®</sup> Cortex<sup>™</sup>-M3 32-bit processor core operating at 108 MHz frequency with Flash accesses zero wait states to obtain maximum efficiency. It provides up to 1 MB on-chip Flash memory and up to 96 KB SRAM memory. An extensive range of enhanced I/Os and peripherals connected to two APB buses. The devices offer up to three 12-bit ADCs, up to two 12-bit DACs, up to ten general-purpose 16-bit timers, two basic timers plus two PWM advanced-control timer, as well as standard and advanced communication interfaces: up to three SPIs, two I<sup>2</sup>Cs, three USARTs, two UARTs, two I<sup>2</sup>Ss, two CANs, an USB OTG FS.

The device operates from a 2.6 to 3.6 V power supply and available in -40 to +85 °C temperature range. Several power saving modes provide the flexibility for maximum optimization between wakeup latency and power consumption, an especially important consideration in low power applications.

The above features make the GD32F105xx devices suitable for a wide range of applications, especially in areas such as industrial control, motor drives, power monitor and alarm systems, consumer and handheld equipment, POS, vehicle GPS, LED display and so on.



## 2 Device overview

## 2.1 Device information

Table 1. GD32F105xx devices features and peripheral list

|              | Table 1. GD3/ |    |     |     |       | 32F105 |     |      |     |       |
|--------------|---------------|----|-----|-----|-------|--------|-----|------|-----|-------|
| F            | Part Number   | R8 | RB  | RC  | RD    | RE     | RF  | RG   | V8  | VB    |
|              | Flash (KB)    | 64 | 128 | 256 | 384   | 512    | 768 | 1024 | 64  | 128   |
| ;            | SRAM (KB)     | 64 | 64  | 96  | 96    | 96     | 96  | 96   | 64  | 64    |
|              | GPTM          | 4  | 4   | 4   | 4     | 4      | 10  | 10   | 4   | 4     |
|              | Advanced TM   | 1  | 1   | 1   | 2     | 2      | 2   | 2    | 1   | 1     |
| ers          | SysTick       | 1  | 1   | 1   | 1     | 1      | 1   | 1    | 1   | 1     |
| Timers       | Basic TM      | 2  | 2   | 2   | 2     | 2      | 2   | 2    | 2   | 2     |
|              | Watchdog      | 2  | 2   | 2   | 2     | 2      | 2   | 2    | 2   | 2     |
|              | RTC           | 1  | 1   | 1   | 1     | 1      | 1   | 1    | 1   | 1     |
|              | U(S)ART       | 5  | 5   | 5   | 5     | 5      | 5   | 5    | 5   | 5     |
| <b>&gt;</b>  | I2C           | 2  | 2   | 2   | 2     | 2      | 2   | 2    | 2   | 2     |
| tivit        | SPI           | 3  | 3   | 3   | 3     | 3      | 3   | 3    | 3   | 3     |
| Connectivity | I2S           | 2  | 2   | 2   | 2     | 2      | 2   | 2    | 2   | 2     |
| ပိ           | CAN 2.0B      | 2  | 2   | 2   | 2     | 2      | 2   | 2    | 2   | 2     |
|              | USB OTG FS    | 1  | 1   | 1   | 1     | 1      | 1   | 1    | 1   | 1     |
|              | GPIO          | 51 | 51  | 51  | 51    | 51     | 51  | 51   | 80  | 80    |
|              | EXMC          | 0  | 0   | 0   | 0     | 0      | 0   | 0    | 1   | 1     |
|              | EXTI          | 16 | 16  | 16  | 16    | 16     | 16  | 16   | 16  | 16    |
| ADC          | Units         | 3  | 3   | 3   | 3     | 3      | 3   | 3    | 3   | 3     |
| Αľ           | Channels      | 16 | 16  | 16  | 16    | 16     | 16  | 16   | 16  | 16    |
|              | DAC           | 2  | 2   | 2   | 2     | 2      | 2   | 2    | 2   | 2     |
|              | Package       |    |     | LC  | QFP64 |        |     |      | LQF | FP100 |



Table 1. GD32F105xx devices features and peripheral list (continued)

|              | Part Number |     |     |        |     | GD32F | 105xx |     |        |     |      |
|--------------|-------------|-----|-----|--------|-----|-------|-------|-----|--------|-----|------|
| P            | art Number  | vc  | VD  | VE     | VF  | VG    | ZC    | ZD  | ZE     | ZF  | ZG   |
|              | Flash (KB)  | 256 | 384 | 512    | 768 | 1024  | 256   | 384 | 512    | 768 | 1024 |
| ;            | SRAM (KB)   | 96  | 96  | 96     | 96  | 96    | 96    | 96  | 96     | 96  | 96   |
|              | GPTM        | 4   | 4   | 4      | 10  | 10    | 4     | 4   | 4      | 10  | 10   |
|              | Advanced TM | 1   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
| ers          | SysTick     | 1   | 1   | 1      | 1   | 1     | 1     | 1   | 1      | 1   | 1    |
| Timers       | Basic TM    | 2   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
|              | Watchdog    | 2   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
|              | RTC         | 1   | 1   | 1      | 1   | 1     | 1     | 1   | 1      | 1   | 1    |
|              | U(S)ART     | 5   | 5   | 5      | 5   | 5     | 5     | 5   | 5      | 5   | 5    |
| χ            | I2C         | 2   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
| tivit        | SPI         | 3   | 3   | 3      | 3   | 3     | 3     | 3   | 3      | 3   | 3    |
| Connectivity | 128         | 2   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
| ၓ            | CAN 2.0B    | 2   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
|              | USB OTG FS  | 1   | 1   | 1      | 1   | 1     | 1     | 1   | 1      | 1   | 1    |
|              | GPIO        | 80  | 80  | 80     | 80  | 80    | 112   | 112 | 112    | 112 | 112  |
|              | EXMC        | 1   | 1   | 1      | 1   | 1     | 1     | 1   | 1      | 1   | 1    |
|              | EXTI        | 16  | 16  | 16     | 16  | 16    | 16    | 16  | 16     | 16  | 16   |
| ADC          | Units       | 3   | 3   | 3      | 3   | 3     | 3     | 3   | 3      | 3   | 3    |
| Αľ           | Channels    | 16  | 16  | 16     | 16  | 16    | 21    | 21  | 21     | 21  | 21   |
|              | DAC         | 2   | 2   | 2      | 2   | 2     | 2     | 2   | 2      | 2   | 2    |
|              | Package     |     | l   | _QFP10 | 0   |       |       | L   | QFP144 | ·   |      |



#### 2.2 Block diagram

Figure 1. GD32F105xx block diagram POR/PDR TPIU SW/JTAG PLL Fmax: 144MHz **ICode** Flash Memory Controller 1 Ibus ARM Cortex-M3 LDO Processor Flash Memory Controller 2 **DCode** 1.2V Fmax: 108MHz Dbus HSI FMC Control Registers RST/CLK Control Registers 8MHz System NVIC Slave AHB Peripherals AHB Matrix HSE 4-16MHz EXMC LVD SRAM GP DMA 1 SRAM Controller 7chs Powered By VDDA GP DMA 2 USB OTG FS AHB to APB AHB to APB 5chs Bridge 2 Bridge 1 Interrput request CAN1 USART1 Slave WDG SPI1 GP TM2 ADC1 12-bit GP TM3 ADC2 SAR ADC GP TM4 ADC3 GP TM5 Powered By VDDA **ĞPIOA** GP TM12 **GPIOB** GP TM13 GPIOC GP TM14 GPIOD SPI2/I2S2 GPIOE SPI3/I2S3 **GPIOF** USART2 **GPIOG** USART3 ADV TM1 UART4 ADV TM8 UART5 GP TM9 12C1 BSC TM6 I2C2 GP TM10 BSC TM7 DAC1 GP TM11 DAC2 EXTI CAN2



#### 2.3 Pinouts and pin assignment

Figure 2. GD32F105Zx LQFP144 pinouts





Figure 3. GD32F105Vx LQFP100 pinouts





Figure 4. GD32F105Rx LQFP64 pinouts



0x 5FFF FFFF

0x 5000 0400

0x 5000 0000

0x 4002 3400

0x 4002 3000

reserved

USB OTG FS

reserved

CRC



#### 2.4 Memory map

Figure 5. GD32F105xx memory map





#### 2.5 Clock tree

Figure 6. GD32F105xx clock tree



#### Legend:

HSE = High speed external clock

HSI = High speed internal clock

LSE = Low speed external clock

LSI = Low speed internal clock



#### 2.6 Pin definitions

Table 2. GD32F105xx pin definitions

| Table 2. ODS        | 2. GD32F105xx pin ( |         |        |                         |                          |                                                                                                                           |
|---------------------|---------------------|---------|--------|-------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|
|                     |                     | Pins    | -1118  |                         | <u>e</u>                 |                                                                                                                           |
| Pin Name            | LQFP144             | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                                                                     |
| PE2                 | 1                   | 1       | -      | I/O                     | 5VT                      | Default: PE2<br>Alternate: TRACECK, EXMC_A23                                                                              |
| PE3                 | 2                   | 2       | -      | I/O                     | 5VT                      | Default: PE3<br>Alternate: TRACED0, EXMC_A19                                                                              |
| PE4                 | 3                   | 3       | -      | I/O                     | 5VT                      | Default: PE4 Alternate:TRACED1, EXMC_A20                                                                                  |
| PE5                 | 4                   | 4       | -      | I/O                     | 5VT                      | Default: PE5 Alternate:TRACED2, EXMC_A21 Remap: TM9_CH1 <sup>(4)</sup>                                                    |
| PE6                 | 5                   | 5       | 1      | I/O                     | 5VT                      | Default: PE6 Alternate:TRACED3, EXMC_A22 Remap: TM9_CH2 <sup>(4)</sup>                                                    |
| $V_{BAT}$           | 6                   | 6       | 1      | Р                       |                          | Default: V <sub>BAT</sub>                                                                                                 |
| PC13-TAMPE<br>R-RTC | 7                   | 7       | 2      | I/O                     |                          | Default: PC13<br>Alternate: TAMPER-RTC                                                                                    |
| PC14-OSC32<br>_IN   | 8                   | 8       | 3      | I/O                     |                          | Default: PC14 Alternate: OSC32_IN                                                                                         |
| PC15-<br>OSC32_OUT  | 9                   | 9       | 4      | I/O                     |                          | Default: PC15 Alternate: OSC32_OUT                                                                                        |
| PF0                 | 10                  | -       | -      | I/O                     | 5VT                      | Default: PF0 <sup>(3)</sup> Alternate: EXMC_A0 <sup>(3)</sup>                                                             |
| PF1                 | 11                  | -       | -      | I/O                     | 5VT                      | Default: PF1 <sup>(3)</sup> Alternate: EXMC_A1 <sup>(3)</sup>                                                             |
| PF2                 | 12                  | -       | -      | I/O                     | 5VT                      | Default: PF2 <sup>(3)</sup> Alternate: EXMC_A2 <sup>(3)</sup>                                                             |
| PF3                 | 13                  | -       | -      | I/O                     | 5VT                      | Default: PF3 <sup>(3)</sup> Alternate: EXMC_A3 <sup>(3)</sup>                                                             |
| PF4                 | 14                  | -       | -      | I/O                     | 5VT                      | Default: PF4 <sup>(3)</sup> Alternate: EXMC_A4 <sup>(3)</sup>                                                             |
| PF5                 | 15                  | -       | -      | I/O                     | 5VT                      | Default: PF5 <sup>(3)</sup> Alternate: EXMC_A5 <sup>(3)</sup>                                                             |
| $V_{SS_5}$          | 16                  | 10      | -      | Р                       |                          | Default: V <sub>SS_5</sub>                                                                                                |
| $V_{DD\_5}$         | 17                  | 11      | -      | Р                       |                          | Default: V <sub>DD_5</sub>                                                                                                |
| PF6                 | 18                  | -       | -      | I/O                     |                          | Default: PF6 <sup>(3)</sup> Alternate: ADC3_IN4 <sup>(3)</sup> , EXMC_NIORD <sup>(3)</sup> Remap: TM10_CH1 <sup>(4)</sup> |
| PF7                 | 19                  | -       | -      | I/O                     |                          | Default: PF7 <sup>(3)</sup> Alternate: ADC3_IN5 <sup>(3)</sup> , EXMC_NREG <sup>(3)</sup>                                 |



|             |         | Pins    |        |                         |                          |                                                                                                                                         |  |  |  |
|-------------|---------|---------|--------|-------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name    | LQFP144 | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                                                                                   |  |  |  |
|             |         |         |        |                         |                          | Remap: TM11_CH1 <sup>(4)</sup>                                                                                                          |  |  |  |
| PF8         | 20      | -       | -      | I/O                     |                          | Default: PF8 <sup>(3)</sup> Alternate: ADC3_IN6 <sup>(3)</sup> , EXMC_NIOWR <sup>(3)</sup> Remap: TM13_CH1 <sup>(4)</sup>               |  |  |  |
| PF9         | 21      | -       | -      | I/O                     |                          | Default: PF9 <sup>(3)</sup> Alternate: ADC3_IN7 <sup>(3)</sup> , EXMC_CD <sup>(3)</sup> Remap: TM14_CH1 <sup>(4)</sup>                  |  |  |  |
| PF10        | 22      | -       | -      | I/O                     |                          | Default: PF10 <sup>(3)</sup> Alternate: ADC3_IN8 <sup>(3)</sup> , EXMC_INTR <sup>(3)</sup>                                              |  |  |  |
| OSC_IN      | 23      | 12      | 5      | I                       |                          | Default: OSC_IN Remap: PD0 <sup>(4)</sup>                                                                                               |  |  |  |
| OSC_OUT     | 24      | 13      | 6      | 0                       |                          | Default: OSC_OUT<br>Remap: PD1 <sup>(4)</sup>                                                                                           |  |  |  |
| NRST        | 25      | 14      | 7      | I/O                     |                          | Default: NRST                                                                                                                           |  |  |  |
| PC0         | 26      | 15      | 8      | I/O                     |                          | Default: PC0 Alternate: ADC_IN10                                                                                                        |  |  |  |
| PC1         | 27      | 16      | 9      | I/O                     |                          | Default: PC1 Alternate: ADC_IN11                                                                                                        |  |  |  |
| PC2         | 28      | 17      | 10     | I/O                     |                          | Default: PC2 Alternate: ADC_IN12                                                                                                        |  |  |  |
| PC3         | 29      | 18      | 11     | I/O                     |                          | Default: PC3 Alternate: ADC_IN13                                                                                                        |  |  |  |
| $V_{SSA}$   | 30      | 19      | 12     | Р                       |                          | Default: V <sub>SSA</sub>                                                                                                               |  |  |  |
| $V_{REF}$   | 31      | 20      | -      | Р                       |                          | Default: V <sub>REF-</sub>                                                                                                              |  |  |  |
| $V_{REF+}$  | 32      | 21      | -      | Р                       |                          | Default: V <sub>REF+</sub>                                                                                                              |  |  |  |
| $V_{DDA}$   | 33      | 22      | 13     | Р                       |                          | Default: V <sub>DDA</sub>                                                                                                               |  |  |  |
| PA0-WKUP    | 34      | 23      | 14     | I/O                     |                          | Default: PA0 Alternate: WKUP, USART2_CTS, ADC_IN0, TM2_CH1_ETR, TM5_CH1 <sup>(3)</sup> , TM8_ETR <sup>(3)</sup>                         |  |  |  |
| PA1         | 35      | 24      | 15     | I/O                     |                          | Default: PA1 Alternate: USART2_RTS, ADC_IN1, TM2_CH2, TM5_CH2 <sup>(3)</sup>                                                            |  |  |  |
| PA2         | 36      | 25      | 16     | I/O                     |                          | Default: PA2<br>Alternate: USART2_TX, ADC_IN2, TM2_CH3, TM5_CH3 <sup>(3)</sup> , TM9_CH1 <sup>(4)</sup>                                 |  |  |  |
| PA3         | 37      | 26      | 17     | I/O                     |                          | Default: PA3<br>Alternate: USART2_RX, ADC_IN3, TM2_CH4, TM5_CH4 <sup>(3)</sup> , TM9_CH2 <sup>(4)</sup>                                 |  |  |  |
| $V_{SS\_4}$ | 38      | 27      | 18     | Р                       |                          | Default: V <sub>SS_4</sub>                                                                                                              |  |  |  |
| $V_{DD\_4}$ | 39      | 28      | 19     | Р                       |                          | Default: V <sub>DD_4</sub>                                                                                                              |  |  |  |
| PA4         | 40      | 29      | 20     | I/O                     |                          | Default: PA4 Alternate: SPI1_NSS, USART2_CK, ADC12_IN4; DAC_OUT1 <sup>(3)</sup> Remap: SPI3_NSS <sup>(3)</sup> , I2S3_WS <sup>(3)</sup> |  |  |  |
| PA5         | 41      | 30      | 21     | I/O                     |                          | Default: PA5 Alternate: SPI1_SCK, ADC12_IN5, DAC_OUT2 <sup>(3)</sup>                                                                    |  |  |  |



| Pins              |         |         |        | GD321 103AA             |                          |                                                                                                                          |
|-------------------|---------|---------|--------|-------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Pin Name          | LQFP144 | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                                                                    |
| PA6               | 42      | 31      | 22     | I/O                     |                          | Default: PA6 Alternate: SPI1_MISO, ADC12_IN6, TM3_CH1, TM8_BKIN <sup>(3)</sup> , TM13_CH1 <sup>(4)</sup> Remap: TM1_BKIN |
| PA7               | 43      | 32      | 23     | I/O                     |                          | Default: PA7 Alternate: SPI1_MOSI, ADC12_IN7, TM3_CH2, TM8_CH1N <sup>(3)</sup> , TM14_CH1 <sup>(4)</sup> Remap: TM1_CH1N |
| PC4               | 44      | 33      | 24     | I/O                     |                          | Default: PC4 Alternate: ADC12_IN14                                                                                       |
| PC5               | 45      | 34      | 25     | I/O                     |                          | Default: PC5 Alternate: ADC12_IN15                                                                                       |
| PB0               | 46      | 35      | 26     | I/O                     |                          | Default: PB0 Alternate: ADC12_IN8, TM3_CH3, TM8_CH2N <sup>(3)</sup> Remap: TM1_CH2N                                      |
| PB1               | 47      | 36      | 27     | I/O                     |                          | Default: PB1 Alternate: ADC12_IN9, TM3_CH4, TM8_CH3N <sup>(3)</sup> Remap: TM1_CH3N                                      |
| PB2               | 48      | 37      | 28     | I/O                     | 5VT                      | Default: PB2/BOOT1                                                                                                       |
| PF11              | 49      | -       | -      | I/O                     | 5VT                      | Default: PF11 <sup>(3)</sup> Alternate: EXMC_NIOS16 <sup>(3)</sup>                                                       |
| PF12              | 50      | -       | -      | I/O                     | 5VT                      | Default: PF12 <sup>(3)</sup> Alternate: EXMC_A6 <sup>(3)</sup>                                                           |
| V <sub>SS_6</sub> | 51      | -       | -      | Р                       |                          | Default: V <sub>SS 6</sub>                                                                                               |
| $V_{DD_6}$        | 52      | -       | -      | Р                       |                          | Default: V <sub>DD_6</sub>                                                                                               |
| PF13              | 53      | -       | -      | I/O                     | 5VT                      | Default: PF13 <sup>(3)</sup> Alternate: EXMC_A7 <sup>(3)</sup>                                                           |
| PF14              | 54      | -       | -      | I/O                     | 5VT                      | Default: PF14 <sup>(3)</sup> Alternate: EXMC_A8 <sup>(3)</sup>                                                           |
| PF15              | 55      | -       | -      | I/O                     | 5VT                      | Default: PF15 <sup>(3)</sup> Alternate: EXMC_A9 <sup>(3)</sup>                                                           |
| PG0               | 56      | -       | -      | I/O                     | 5VT                      | Default: PG0 <sup>(3)</sup> Alternate: EXMC_A10 <sup>(3)</sup>                                                           |
| PG1               | 57      | -       | -      | I/O                     | 5VT                      | Default: PG1 <sup>(3)</sup> Alternate: EXMC_A11 <sup>(3)</sup>                                                           |
| PE7               | 58      | 38      | -      | I/O                     | 5VT                      | Default: PE7 Alternate: EXMC_D4 Remap: TM1_ETR                                                                           |
| PE8               | 59      | 39      | -      | I/O                     | 5VT                      | Default: PE8 Alternate: EXMC_D5 Remap: TM1_CH1N                                                                          |
| PE9               | 60      | 40      | -      | I/O                     | 5VT                      | Default: PE9 Alternate: EXMC_D6                                                                                          |



| Gig a Device Pins |          |         |        |                         | GD32F103XX               |                                                                                  |
|-------------------|----------|---------|--------|-------------------------|--------------------------|----------------------------------------------------------------------------------|
| Pin Name          | LQFP144  | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                            |
|                   |          |         |        |                         |                          | Remap: TM1_CH1                                                                   |
| V <sub>SS_7</sub> | 61       | -       | -      | Р                       |                          | Default: V <sub>SS 7</sub>                                                       |
| V <sub>DD_7</sub> | 62       | -       | _      | Р                       |                          | Default: V <sub>DD_7</sub>                                                       |
| 55_1              |          |         |        |                         |                          | Default: PE10                                                                    |
| PE10              | 63       | 41      | _      | I/O                     | 5VT                      | Alternate: EXMC_D7                                                               |
|                   |          |         |        |                         |                          | Remap: TM1_CH2N                                                                  |
|                   |          |         |        |                         |                          | Default: PE11                                                                    |
| PE11              | 64       | 42      | -      | I/O                     | 5VT                      | Alternate: EXMC_D8                                                               |
|                   |          |         |        |                         |                          | Remap: TM1_CH2                                                                   |
|                   |          |         |        |                         |                          | Default: PE12                                                                    |
| PE12              | 65       | 43      | -      | I/O                     | 5VT                      | Alternate: EXMC_D9                                                               |
|                   |          |         |        |                         |                          | Remap: TM1_CH3N                                                                  |
|                   |          |         |        |                         |                          | Default: PE13                                                                    |
| PE13              | 66       | 44      | -      | I/O                     | 5VT                      | Alternate: EXMC_D10                                                              |
|                   |          |         |        |                         |                          | Remap: TM1_CH3                                                                   |
|                   |          |         |        |                         |                          | Default: PE14                                                                    |
| PE14              | 67       | 45      | -      | I/O                     | 5VT                      | Alternate: EXMC_D11                                                              |
|                   |          |         |        |                         |                          | Remap: TM1_CH4                                                                   |
|                   |          |         |        |                         |                          | Default: PE15                                                                    |
| PE15              | 68       | 46      | -      | I/O                     | 5VT                      | Alternate: EXMC_D12                                                              |
|                   |          |         |        |                         |                          | Remap: TM1_BKIN                                                                  |
|                   |          |         |        |                         |                          | Default: PB10                                                                    |
| PB10              | 69       | 47      | 29     | I/O                     | 5VT                      | Alternate: I2C2_SCL, USART3_TX                                                   |
|                   |          |         |        |                         |                          | Remap: TM2_CH3                                                                   |
|                   |          |         |        |                         |                          | Default: PB11                                                                    |
| PB11              | 70       | 48      | 30     | I/O                     | 5VT                      | Alternate: I2C2_SDA, USART3_RX                                                   |
|                   |          |         |        |                         |                          | Remap: TM2_CH4                                                                   |
| V <sub>SS_1</sub> | 71       | 49      | 31     | Р                       |                          | Default: V <sub>SS_1</sub>                                                       |
| $V_{DD_1}$        | 72       | 50      | 32     | Р                       |                          | Default: V <sub>DD_1</sub>                                                       |
|                   |          |         |        |                         |                          | Default: PB12                                                                    |
| PB12              | 73       | 51      | 33     | I/O                     | 5VT                      | Alternate: SPI2_NSS, I2C2_SMBAI, USART3_CK, TM1_BKIN,                            |
|                   |          |         |        |                         |                          | I2S2_WS <sup>(3)</sup> , CAN2_RX                                                 |
| PB13              | 74       | 52      | 34     | I/O                     | 5VT                      | Default: PB13                                                                    |
|                   |          |         |        |                         |                          | Alternate: SPI2_SCK, USART3_CTS, TM1_CH1N, I2S2_CK <sup>(3)</sup> , CAN2_TX      |
| PB14              | 75       | 53      | 35     | I/O                     | 5VT                      | Default: PB14                                                                    |
|                   |          |         |        |                         |                          | Alternate: SPI2_MISO, USART3_RTS, TM1_CH2N, TM12_CH1 <sup>(4)</sup>              |
| PB15              | 76       | 54      | 36     | I/O                     | 5VT                      | Default: PB15                                                                    |
|                   |          |         |        |                         |                          | Alternate: SPI2_MOSI, TM1_CH3N, I2S2_SD <sup>(3)</sup> , TM12_CH2 <sup>(4)</sup> |
| DDG               |          |         |        |                         |                          | Default: PD8                                                                     |
| PD8               | 77       | 55      | -      | I/O                     | 5V I                     | Alternate: EXMC_D13                                                              |
|                   |          |         |        |                         |                          | Remap: USART3_TX                                                                 |
| PD9               | 78       | 56      | -      | I/O                     | 5VT                      | Default: PD9                                                                     |
|                   | <u> </u> |         |        |                         |                          | Alternate: EXMC_D14                                                              |



| GigaDevice        |         | D:      |        |                         |                          | GD32F105XX                                                                              |
|-------------------|---------|---------|--------|-------------------------|--------------------------|-----------------------------------------------------------------------------------------|
|                   |         | Pins    |        | Ξ                       | <u>-</u>                 |                                                                                         |
| Pin Name          | LQFP144 | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                                   |
|                   |         |         |        |                         |                          | Remap: USART3_RX                                                                        |
| PD10              | 79      | 57      | -      | I/O                     | 5VT                      | Default: PD10 Alternate: EXMC_D15 Remap: USART3_CK                                      |
| PD11              | 80      | 58      | -      | I/O                     | 5VT                      | Default: PD11 Alternate: EXMC_A16 Remap: USART3_CTS                                     |
| PD12              | 81      | 59      | -      | I/O                     | 5VT                      | Default: PD12 Alternate: EXMC_A17 Remap: TM4_CH1, USART3_RTS                            |
| PD13              | 82      | 60      | -      | I/O                     | 5VT                      | Default: PD13 Alternate: EXMC_A18 Remap: TM4_CH2                                        |
| V <sub>SS_8</sub> | 83      | -       | -      | Р                       |                          | Default: V <sub>SS_8</sub>                                                              |
| $V_{DD\_8}$       | 84      | -       | -      | Р                       |                          | Default: V <sub>DD_8</sub>                                                              |
| PD14              | 85      | 61      | -      | I/O                     | 5VT                      | Default: PD14 Alternate: EXMC_D0 Remap: TM4_CH3                                         |
| PD15              | 86      | 62      | -      | I/O                     | 5VT                      | Default: PD15 Alternate: EXMC_D1 Remap: TM4_CH4                                         |
| PG2               | 87      | -       | -      | I/O                     | 5VT                      | Default: PG2 <sup>(3)</sup> Alternate: EXMC_A12 <sup>(3)</sup>                          |
| PG3               | 88      | -       | -      | I/O                     | 5VT                      | Default: PG3 <sup>(3)</sup> Alternate: EXMC_A13 <sup>(3)</sup>                          |
| PG4               | 89      | -       | -      | I/O                     | 5VT                      | Default: PG4 <sup>(3)</sup> Alternate: EXMC_A14 <sup>(3)</sup>                          |
| PG5               | 90      | -       | -      | I/O                     | 5VT                      | Default: PG5 <sup>(3)</sup> Alternate: EXMC_A15 <sup>(3)</sup>                          |
| PG6               | 91      | -       | -      | I/O                     | 5VT                      | Default: PG6 <sup>(3)</sup> Alternate: EXMC_INT2 <sup>(3)</sup>                         |
| PG7               | 92      | -       | -      | I/O                     | 5VT                      | Default: PG7 <sup>(3)</sup> Alternate: EXMC_INT3 <sup>(3)</sup>                         |
| PG8               | 93      | -       | -      | I/O                     | 5VT                      | Default: PG8 <sup>(3)</sup>                                                             |
| V <sub>SS_9</sub> | 94      | -       | -      | Р                       |                          | Default: V <sub>SS_9</sub>                                                              |
| $V_{DD_{-9}}$     | 95      | -       | -      | Р                       |                          | Default: V <sub>DD_9</sub>                                                              |
| PC6               | 96      | 63      | 37     | I/O                     | 5VT                      | Default: PC6 Alternate: I2S2_MCK <sup>(3)</sup> ; TM8_CH1 <sup>(3)</sup> Remap: TM3_CH1 |
| PC7               | 97      | 64      | 38     | I/O                     | 5VT                      | Default: PC7 Alternate: I2S3_MCK <sup>(3)</sup> ; TM8_CH2 <sup>(3)</sup> Remap: TM3_CH2 |
| PC8               | 98      | 65      | 39     | I/O                     | 5VT                      | Default: PC8                                                                            |



| Pins       |         |         |        | GD32F103XX              |                          |                                                                                                                     |
|------------|---------|---------|--------|-------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|
| Pin Name   | LQFP144 | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                                                               |
|            |         |         |        |                         |                          | Alternate: TM8_CH3 <sup>(3)</sup>                                                                                   |
|            |         |         |        |                         |                          | Remap: TM3_CH3                                                                                                      |
| PC9        | 99      | 66      | 40     | I/O                     | 5VT                      | Default: PC9 Alternate: TM8_CH4 <sup>(3)</sup> Remap: TM3_CH4                                                       |
| PA8        | 100     | 67      | 41     | I/O                     | 5VT                      | Default: PA8 Alternate: USART1_CK, TM1_CH1, MCO                                                                     |
| PA9        | 101     | 68      | 42     | I/O                     | 5VT                      | Default: PA9 Alternate: USART1_TX, TM1_CH2, OTG_FS_VBUS                                                             |
| PA10       | 102     | 69      | 43     | I/O                     | 5VT                      | Default: PA10<br>Alternate: USART1_RX, TM1_CH3, OTG_FS_ID                                                           |
| PA11       | 103     | 70      | 44     | I/O                     | 5VT                      | Default: PA11 Alternate: USART1_CTS, CANRX, OTG_FS_DM, TM1_CH4                                                      |
| PA12       | 104     | 71      | 45     | I/O                     | 5VT                      | Default: PA12 Alternate: USART1_RTS, OTG_FS_DP, CAN1_TX <sup>-</sup> TM1_ETR                                        |
| PA13       | 105     | 72      | 46     | I/O                     | 5VT                      | Default: JTMS, SWDIO<br>Remap: PA13                                                                                 |
| NC         | 106     | 73      | -      |                         |                          | -                                                                                                                   |
| $V_{SS_2}$ | 107     | 74      | 47     | Р                       |                          | Default: V <sub>SS_2</sub>                                                                                          |
| $V_{DD_2}$ | 108     | 75      | 48     | Р                       |                          | Default: V <sub>DD_2</sub>                                                                                          |
| PA14       | 109     | 76      | 49     | I/O                     | 5VT                      | Default: JTCK, SWCLK<br>Remap: PA14                                                                                 |
| PA15       | 110     | 77      | 50     | I/O                     | 5VT                      | Default: JTDI Alternate: SPI3_NSS <sup>(3)</sup> , I2S3_WS <sup>(3)</sup> Remap: TM2_CH1_ETR, PA15, SPI1_NSS        |
| PC10       | 111     | 78      | 51     | I/O                     | 5VT                      | Default: PC10 Alternate: UART4_TX <sup>(3)</sup> Remap: USART3_TX, SPI3_SCK <sup>(3)</sup> , I2S3_CK <sup>(3)</sup> |
| PC11       | 112     | 79      | 52     | I/O                     | 5VT                      | Default: PC11 Alternate: UART4_RX <sup>(3)</sup> Remap: USART3_RX, SPI3_MISO <sup>(3)</sup>                         |
| PC12       | 113     | 80      | 53     | I/O                     | 5VT                      | Default: PC12 Alternate: UART5_TX <sup>(3)</sup> Remap: USART3_CK, SPI3_MOSI <sup>(3,</sup> I2S3_SD <sup>(3)</sup>  |
| PD0        | 114     | 81      | 5      | I/O                     | 5VT                      | Default: PD0 Alternate: EXMC_D2 Remap: CAN1_RX, OSC_IN                                                              |
| PD1        | 115     | 82      | 6      | I/O                     | 5VT                      | Default: PD1 Alternate: EXMC_D3 Remap: CAN1_TX, OSC_OUT                                                             |
| PD2        | 116     | 83      | 54     | I/O                     | 5VT                      | Default: PD2 Alternate: TM3_ETR, UART5_RX <sup>(3)</sup>                                                            |
| PD3        | 117     | 84      | -      | I/O                     | 5VT                      | Default: PD3                                                                                                        |



|                    |         | Pins    |        |                         | _                        |                                                                                              |  |
|--------------------|---------|---------|--------|-------------------------|--------------------------|----------------------------------------------------------------------------------------------|--|
| Pin Name           | LQFP144 | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                                                        |  |
|                    |         |         |        |                         |                          | Alternate: EXMC_CLK                                                                          |  |
|                    |         |         |        |                         |                          | Remap: USART2_CTS                                                                            |  |
|                    |         |         |        |                         |                          | Default: PD4                                                                                 |  |
| PD4                | 118     | 85      | -      | I/O                     | 5VT                      | Alternate: EXMC_NOE                                                                          |  |
|                    |         |         |        |                         |                          | Remap: USART2_RTS                                                                            |  |
| 55.5               |         |         |        |                         | -> <i>(</i>              | Default: PD5                                                                                 |  |
| PD5                | 119     | 86      | -      | I/O                     | 5VT                      | Alternate: EXMC_NWE                                                                          |  |
| .,                 | 400     |         |        |                         |                          | Remap: USART2_TX                                                                             |  |
| V <sub>SS_10</sub> | 120     | -       | -      |                         |                          | Default: V <sub>SS_10</sub>                                                                  |  |
| $V_{DD_10}$        | 121     | -       | -      |                         |                          | Default: V <sub>DD_10</sub>                                                                  |  |
|                    |         |         |        |                         |                          | Default: PD6                                                                                 |  |
| PD6                | 122     | 87      | -      | I/O                     | 5VT                      | Alternate: EXMC_NWAIT                                                                        |  |
|                    |         |         |        |                         |                          | Remap: USART2_RX                                                                             |  |
| 557                | 400     |         |        |                         | -> / <del>-</del>        | Default: PD7                                                                                 |  |
| PD7                | 123     | 88      | -      | I/O                     | 501                      | T Alternate: EXMC_NE1/EXMC_NCE2 Remap: USART2_CK                                             |  |
|                    |         |         |        |                         |                          |                                                                                              |  |
| PG9                | 124     | -       | -      | I/O                     | 5VT                      | Default: PG9 <sup>(3)</sup>                                                                  |  |
|                    |         |         |        |                         |                          | Alternate: EXMC_NE2 <sup>(3)</sup> , EXMC_NCE3 <sup>(3)</sup>                                |  |
| PG10               | 125     | -       | -      | I/O                     | 5VT                      | Default: PG10 <sup>(3)</sup>                                                                 |  |
|                    |         |         |        |                         |                          | Alternate: EXMC_NCE4_1 <sup>(3)</sup> , EXMC_NE3 <sup>(3)</sup> Default: PG11 <sup>(3)</sup> |  |
| PG11               | 126     | -       | -      | I/O                     | 5VT                      | Alternate: EXMC_NCE4_2 <sup>(3)</sup>                                                        |  |
|                    |         |         |        |                         |                          | Default: PG12 <sup>(3)</sup>                                                                 |  |
| PG12               | 127     | -       | -      | I/O                     | 5VT                      | Alternate: EXMC_NE4 <sup>(3)</sup>                                                           |  |
|                    |         |         |        |                         |                          | Default: PG13 <sup>(3)</sup>                                                                 |  |
| PG13               | 128     | -       | -      | I/O                     | 5VT                      | Alternate: EXMC_A24 <sup>(3)</sup>                                                           |  |
|                    |         |         |        |                         |                          | Default: PG14 <sup>(3)</sup>                                                                 |  |
| PG14               | 129     | -       | -      | I/O                     | 5VT                      | Alternate: EXMC_A25 <sup>(3)</sup>                                                           |  |
| V <sub>SS_11</sub> | 130     | -       | -      | Р                       |                          | Default: V <sub>SS 10</sub>                                                                  |  |
| V <sub>DD_11</sub> | 131     | -       | -      | Р                       |                          | Default: V <sub>DD 10</sub>                                                                  |  |
| PG15               | 132     | _       | -      | I/O                     | 5VT                      | Default: PG15                                                                                |  |
| . 0.0              | 102     |         |        | ., 0                    |                          | Default: JTDO                                                                                |  |
| PB3                | 133     | 89      | 55     | I/O                     | 5VT                      | Alternate:SPI3_SCK <sup>(3)</sup> , I2S3_CK <sup>(3)</sup>                                   |  |
| . 23               |         |         |        | ., 0                    |                          | Remap: PB3, TRACESWO, TM2_CH2, SPI1_SCK                                                      |  |
|                    |         |         |        |                         |                          | Default: NJTRST                                                                              |  |
| PB4                | 134     | 90      | 56     | I/O                     | 5VT                      | Alternate: SPI3_MISO <sup>(3)</sup>                                                          |  |
|                    |         |         |        |                         |                          | Remap: TM3_CH1, PB4, SPI1_MISO                                                               |  |
|                    |         |         |        |                         |                          | Default: PB5                                                                                 |  |
| PB5                | 135     | 91      | 57     | I/O                     |                          | Alternate: I2C1_SMBAI, SPI3_MOSI <sup>(3)</sup> , I2S3_SD <sup>(3)</sup>                     |  |
|                    |         |         |        |                         |                          | Remap: TM3_CH2, SPI1_MOSI, CAN2_RX                                                           |  |
|                    |         |         |        |                         |                          | Default: PB6                                                                                 |  |
| PB6                | 136     | 92      | 58     | I/O                     | 5VT                      | Alternate: I2C1_SCL, TM4_CH1,                                                                |  |
|                    |         |         |        |                         |                          | Remap: USART1_TX, CAN2_TX                                                                    |  |



|                   |         | Pins    |        | <u>-</u>                | _                        |                                                        |  |
|-------------------|---------|---------|--------|-------------------------|--------------------------|--------------------------------------------------------|--|
| Pin Name          | LQFP144 | LQFP100 | LQFP64 | Pin Type <sup>(1)</sup> | I/O <sup>(2)</sup> Level | Functions description                                  |  |
|                   |         |         |        |                         |                          | Default: PB7                                           |  |
| PB7               | 137     | 93      | 59     | I/O                     | 5VT                      | Alternate: I2C1_SDA, TM4_CH2, EXMC_NADV <sup>(3)</sup> |  |
|                   |         |         |        |                         |                          | Remap: USART1_RX                                       |  |
| BOOT0             | 138     | 94      | 60     | I                       |                          | Default: BOOT0                                         |  |
|                   |         |         |        |                         |                          | Default: PB8                                           |  |
| PB8               | 139     | 95      | 61     | I/O                     | 5VT                      | Alternate: TM4_CH3, TM10_CH1 <sup>(4)</sup>            |  |
|                   |         |         |        |                         |                          | Remap: I2C1_SCL, CAN1_RX                               |  |
|                   |         |         |        |                         |                          | Default: PB9                                           |  |
| PB9               | 140     | 96      | 62     | I/O                     | 5VT                      | Alternate: TM4_CH4, TM11_CH1 <sup>(4)</sup>            |  |
|                   |         |         |        |                         |                          | Remap: I2C1_SDA, CAN1_TX                               |  |
| DEG               |         | 07      |        | 1/0                     | 5) (T                    | Default: PE0                                           |  |
| PE0               | 141     | 97      | 1      | I/O                     | 5VT                      | Alternate: TM4_ETR, EXMC_NBL0                          |  |
| DE 4              | 4.40    | 00      |        | 1/0                     | 5) (T                    | Default: PE1                                           |  |
| PE1               | 142     | 98      | ı      | I/O                     | 5VT                      | Alternate: EXMC_NBL1                                   |  |
| $V_{SS_3}$        | 143     | 99      | 63     | Р                       |                          | Default: V <sub>SS_3</sub>                             |  |
| V <sub>DD_3</sub> | 144     | 100     | 64     | Р                       |                          | Default: V <sub>DD_3</sub>                             |  |

#### Notes:

- 1. Type: I = input, O = output, P = power.
- 2. I/O Level: 5VT = 5 V tolerant.
- 3. Functions are available in GD32F105xC, GD32F105xD, GD32F105xE, GD32F105xF, GD32F105xG devices.
- 4. Functions are available in GD32F105xF, GD32F105xG devices.



#### 3 Functional description

#### 3.1 ARM<sup>®</sup> Cortex<sup>™</sup>-M3 core

The Cortex<sup>™</sup>-M3 processor is the latest generation of ARM<sup>®</sup> processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

- 32-bit ARM<sup>®</sup> Cortex<sup>TM</sup>-M3 processor core
- Up to 108 MHz operation frequency
- Single-cycle multiplication and hardware divider
- Integrated Nested Vectored Interrupt Controller (NVIC)
- 24-bit SysTick timer

The Cortex<sup>™</sup>-M3 processor is based on the ARMv7 architecture and supports both Thumb and Thumb-2 instruction sets. Some system peripherals listed below are also provided by Cortex<sup>™</sup>-M3:

- Internal Bus Matrix connected with ICode bus, DCode bus, system bus, Private Peripheral Bus (PPB) and debug accesses (AHB-AP)
- Nested Vectored Interrupt Controller (NVIC)
- Flash Patch and Breakpoint (FPB)
- Data Watchpoint and Trace (DWT)
- Instrument Trace Macrocell (ITM)
- Memory Protection Unit (MPU)
- Serial Wire JTAG Debug Port (SWJ-DP)
- Trace Port Interface Unit (TPIU)

#### 3.2 On-chip memory

- Up to 1024 Kbytes of Flash memory
- Up to 96 Kbytes of SRAM

The ARM<sup>®</sup> Cortex<sup>™</sup>-M3 processor is structured in Harvard architecture which can use separate buses to fetch instructions and load/store data. 1024 Kbytes of inner Flash and 96 Kbytes of inner SRAM at most is available for storing programs and data, both accessed (R/W) at CPU clock speed with zero wait states. The Figure 6. GD32F105xx memory map shows the memory map of the GD32F105xx series of devices, including code, SRAM, peripheral, and other pre-defined regions.



#### 3.3 Clock, reset and supply management

- Internal 8 MHz factory-trimmed RC and external 4 to 16 MHz crystal oscillator
- Internal 40 KHz RC calibrated oscillator and external 32.768 KHz crystal oscillator
- Integrated system clock PLL
- 2.6 to 3.6 V application supply and I/Os
- Supply Supervisor: POR (Power On Reset), PDR (Power Down Reset), and low voltage detector (LVD)

The Clock Control Unit (CCU) provides a range of oscillator and clock functions. These include speed internal RC oscillator and external crystal oscillator, high speed and low speed two types. Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the high-speed APB domains is 108 MHz. The maximum allowed frequency of the low-speed APB domain is 54 MHz. See Figure 7 for details on the clock tree.

The Reset Control Unit (RCU) controls three kinds of reset: system reset resets the processor core and peripheral IP components. Power-on reset (POR) and power-down reset (PDR) are always active, and ensures proper operation starting from/down to 2.6 V. The device remains in reset mode when  $V_{DD}$  is below a specified threshold. The embedded low voltage detector (LVD) monitors the power supply, compares it to the voltage threshold and generates an interrupt as a warning message for leading the MCU into security.

#### Power supply schemes:

- $V_{DD}$  range: 2.6 to 3.6 V, external power supply for I/Os and the internal regulator. Provided externally through  $V_{DD}$  pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> range: 2.6 to 3.6 V, external analog power supplies for ADC, reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.
- V<sub>BAT</sub> range: 1.8 to 3.6 V, power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

#### 3.4 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from main flash memory (default)
- Boot from system memory
- Boot from on-chip SRAM

The boot loader is located in the internal boot ROM memory (system memory). It is used to reprogram the Flash memory by using USART1, USART2, CAN2, USB OTG FS in device mode. It also can be used to transfer and update the Flash memory code, the data and the vector table sections. In default condition, boot from bank 1 of Flash memory is selected. It also supports to boot from bank 2 of Flash memory by setting a bit in option bytes.



#### 3.5 Power saving modes

The MCU supports three kinds of power saving modes to achieve even lower power consumption. They are Sleep mode, Deep-sleep mode, and Standby mode. These operating modes reduce the power consumption and allow the application to achieve the best balance between the CPU operating time, speed and power consumption.

#### ■ Sleep mode

In sleep mode, only the clock of CPU core is off. All peripherals continue to operate and any interrupt/event can wake up the system.

#### ■ Deep-sleep mode

In Deep-sleep mode, all clocks in the 1.2V domain are off, and all of the high speed crystal oscillator (HSI, HSE) and PLL are disabled. Only the contents of SRAM and registers are retained. Any interrupt or wakeup event from EXTI lines can wake up the system from the Deep-sleep mode including the 16 external lines, the RTC alarm, the LVD output, and USB wakeup. When exiting the Deep-sleep mode, the HSI is selected as the system clock.

#### ■ Standby mode

In Standby mode, the whole 1.2V domain is power off, the LDO is shut down, and all of HSI, HSE and PLL are disabled. The contents of SRAM and registers (except Backup Registers) are lost. There are four wakeup sources for the Standby mode, including the external reset from NRST pin, the RTC alarm, the IWDG reset, and the rising edge on WKUP pin.

#### 3.6 Analog to digital converter (ADC)

- 12-bit SAR ADC engine
- Up to 1 MSPS conversion rate
- Conversion range: V<sub>SSA</sub> to V<sub>DDA</sub> (2.6 to 3.6 V)
- Temperature sensor

Up to three 12-bit 1 µs multi-channel ADCs are integrated in the device. Each is a total of up to 21 multiplexed external channels. An analog watchdog block can be used to detect the channels, which are required to remain within a specific threshold window. A configurable channel management block of analog inputs also can be used to perform conversions in single, continuous, scan or discontinuous mode to support more advanced usages.

The ADCs can be triggered from the events generated by the general-purpose timers (TMx) and the advanced-control timers (TM1 and TM8) with internal connection. The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2.6 V < V<sub>DDA</sub> < 3.6 V. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value.



#### 3.7 Digital to analog converter (DAC)

- Two 12-bit DAC converters of independent output channel
- 8-bit or 12-bit mode in conjunction with the DMA controller

The two 12-bit buffered DAC channels are used to generate variable analog outputs. The DACs are designed with integrated resistor strings structure. The DAC channels can be triggered by the timer update outputs or EXTI with DMA support. In dual DAC channel operation, conversions could be done independently or simultaneously. The maximum output value of the DAC is  $V_{\text{REF+}}$ .

#### 3.8 DMA

- 7 channel DMA 1 controller and 5 channel DMA 2 controller
- Peripherals supported: Timers, ADC, SPIs, I<sup>2</sup>Cs, USARTs, DAC, I<sup>2</sup>S

The flexible general-purpose DMA controllers provide a hardware method of transferring data between peripherals and/or memory without intervention from the CPU, thereby freeing up bandwidth for other system functions. Four types of access method are supported: peripheral to peripheral, peripheral to memory, memory to peripheral, memory to memory

Each channel is connected to fixed hardware DMA requests. The priorities of DMA channel requests are determined by software configuration and hardware channel number. Transfer size of source and destination are independent and configurable.

#### 3.9 General-purpose inputs/outputs (GPIOs)

- Up to 112 fast GPIOs, all mappable on 16 external interrupt vectors (EXTI)
- Analog input/output configurable
- Alternate function input/output configurable

There are up to 112 general purpose I/O pins (GPIO) in GD32F105xx, named PA0 ~ PA15 and PB0 ~ PB15, PC0 ~ PC15, PD0 ~ PD15, PE0 ~ PE15, PF0-PF15, PG0-PG15 to implement logic input/output functions. Each of the GPIO ports has related control and configuration registers to satisfy the requirements of specific applications. The external interrupts on the GPIO pins of the device have related control and configuration registers in the External Interrupt Control Unit (EXTI). The GPIO ports are pin-shared with other alternative functions (AFs) to obtain maximum flexibility on the package pins. Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current capable except for analog inputs.



#### 3.10 Timers and PWM generation

- Up to two 16-bit advanced-control timer (TM1 & TM8), ten 16-bit general-purpose timers (GPTM), and two 16-bit basic timer (TM6 & TM7)
- Up to 4 independent channels of PWM, output compare or input capture for each GPTM and external trigger input
- 16-bit, motor control PWM advanced-control timer with programmable dead-time generation for output match
- Encoder interface controller with two inputs using quadrature decoder
- 24-bit SysTick timer down counter
- 2 watchdog timers (Independent watchdog and window watchdog)

The advanced-control timer (TM1 & TM8) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable dead-time generation. It can also be used as a complete general-purpose timer. The 4 independent channels can be used for

- Input capture
- Output compare
- PWM generation (edge- or center-aligned counting modes)
- Single pulse mode output

If configured as a general-purpose 16-bit timer, it has the same functions as the TMx timer. It can be synchronized with external signals or to interconnect with other GPTMs together which have the same architecture and features.

The general-purpose timer (GPTM), known as TM2 ~ TM5, TM9 ~ TM11, TM12 ~ TM14 can be used for a variety of purposes including general time, input signal pulse width measurement or output waveform generation such as a single pulse generation or PWM output, up to 4 independent channels for input capture/output compare. The GPTM also supports an encoder interface with two inputs using quadrature decoder.

The basic timer, known as TM6 and TM7 are mainly used for DAC trigger generation. They can also be used as a simple 16-bit time base.

The GD32F105xx have two watchdog peripherals, Independent watchdog and window watchdog. They offer a combination of high safety level, flexibility of use and timing accuracy.

The independent watchdog timer includes a 12-bit down-counting counter and a 8-bit prescaler, It is clocked from an independent 40 kHz internal RC and as it operates independently of the main clock, it can operate in stop and standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management.

The window watchdog is based on a 7-bit down counter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in



debug mode.

The SysTick timer is dedicated for OS, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Auto reload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source

#### 3.11 Real time clock (RTC)

- 32-bit up-counter with a programmable 20-bit prescaler
- Alarm function
- Interrupt and wake-up event

The real time clock is an independent timer which provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and an expected interrupt. The RTC features a 32-bit programmable counter for long-term measurement using the compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz from external crystal oscillator.

#### 3.12 Inter-integrated circuit (I2C)

- Up to two I2C bus interfaces can support both master and slave mode with a frequency up to 400 kHz
- Provide arbitration function, optional PEC (packet error checking) generation and checking
- Supports 7-bit and 10-bit addressing mode and general call addressing mode

The I2C interface is an internal circuit allowing communication with an external I2C interface which is an industry standard two line serial interface used for connection to external hardware. These two serial lines are known as a serial data line (SDA) and a serial clock line (SCL). The I2C module provides two data transfer rates: 100 kHz of standard mode or 400 kHz of the fast mode. The I2C module also has an arbitration detect function to prevent the situation where more than one master attempts to transmit data to the I2C bus at the same time. A CRC-8 calculator is also provided in I2C interface to perform packet error checking for I2C data.



#### 3.13 Serial peripheral interface (SPI)

- Up to two SPI interfaces with a frequency of up to 18 MHz
- Support both master and slave mode
- Hardware CRC calculation and transmit automatic CRC error checking

The SPI interface uses 4 pins, among which are the serial data input and output lines (MISO & MOSI), the clock line (SCK) and the slave select line (NSS). Both SPIs can be served by the DMA controller. The SPI interface may be used for a variety of purposes, including simplex synchronous transfers on two lines with a possible bidirectional data line or reliable communication using CRC checking.

# 3.14 Universal synchronous asynchronous receiver transmitter (USART)

- Up to three USARTs with operating frequency up to 4.5 MHz
- Supports both asynchronous and clocked synchronous serial communication modes
- IrDA SIR encoder and decoder support
- LIN break generation and detection
- USARTs support ISO 7816-3 compliant smart card interface

The USART (USART1, USART2 and USART3) are used to translate data between parallel and serial interfaces, provides a flexible full duplex data exchange using synchronous or asynchronous transfer. It is also commonly used for RS-232 standard communication. The USART includes a programmable baud rate generator which is capable of dividing the system clock to produce a dedicated clock for the USART transmitter and receiver. The USART also supports DMA function for high speed data communication except UART5.

#### 3.15 Inter-IC sound (I2S)

- Two I2S bus Interfaces with sampling frequency from 8 kHz to 192 kHz
- Support either master or slave mode

The Inter-IC sound (I2S) bus provides a standard communication interface for digital audio applications by 3-wire serial lines. GD32F105xx contain two I2S-bus interfaces that can be operated with 16/32 bit resolution in master or slave mode, pin multiplexed with SPI2 and SPI3. The audio sampling frequency from 8 kHz to 192 kHz is supported with less than 0.5% accuracy error.



#### 3.16 Universal serial bus on-the-go full-speed (USB OTG FS)

- One USB device/host/OTG full-speed Interface with frequency up to 12 Mbit/s
- Internal main PLL for USB CLK compliantly

The Universal Serial Bus (USB) is a 4-wire bus with 4 bidirectional endpoints. The device controller enables 12 Mbit/s data exchange with integrated transceivers in device/host/OTG mode. Full-speed peripheral is compliant with the USB 2.0 specification. Transaction formatting is performed by the hardware, including CRC generation and checking. The status of a completed USB transfer or error condition is indicated by status registers. An interrupt is also generated if enabled. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator) and the operating frequency divided from APB1 should be 12 MHz above.

#### 3.17 Controller area network (CAN)

- Two CAN2.0B interface with communication frequency up to 1 Mbit/s
- Internal main PLL for USB CLK compliantly

Controller area network (CAN) is a method for enabling serial communication in field bus. The CAN protocol has been used extensively in industrial automation and automotive applications. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three mailboxes for transmission and two FIFOs of three message deep for reception. It also provides 14 scalable/configurable identifier filter banks for selecting the incoming messages needed and discarding the others.

#### 3.18 External memory controller (EXMC)

- Supported external memory: SRAM, PSRAM, ROM and NOR-Flash, NAND Flash and CF card
- Up to 16-bit data bus
- Support to interface with Motorola 6800 and Intel 8080 type LCD directly

External memory controller (EXMC) is an abbreviation of external memory controller. It is divided in to several sub-banks for external device support, each sub-bank has its own chip selection signal but at one time, only one bank can be accessed. The EXMC support code execution from external memory except NAND Flash and CF card. The EXMC also can be configured to interface with the most common LCD module of Motorola 6800 and Intel 8080 series and reduce the system cost and complexity.



#### 3.19 Debug mode

Serial wire JTAG debug port (SWJ-DP)

The ARM® SWJ-DP Interface is embedded and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

#### 3.20 Package and operation temperature

- LQFP144 (GD32F105Zx), LQFP100 (GD32F105Vx), LQFP64 (GD32F105Rx)
- Operation temperature range: -40°C to +85°C (industrial level)



#### 4 Electrical characteristics

#### 4.1 Absolute maximum ratings

The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. Note that the device is not guaranteed to operate properly at the maximum ratings. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

Table 3. Absolute maximum ratings

| Symbol           | Parameter                        | Min                    | Max                    | Unit |
|------------------|----------------------------------|------------------------|------------------------|------|
| $V_{DD}$         | External voltage range           | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| $V_{DDA}$        | External analog supply voltage   | V <sub>SSA</sub> - 0.3 | V <sub>SSA</sub> + 3.6 | V    |
| $V_{BAT}$        | External battery supply voltage  | V <sub>SS</sub> - 0.3  | V <sub>SS</sub> + 3.6  | V    |
| W                | Input voltage on 5V tolerant pin | V <sub>SS</sub> - 0.3  | $V_{DD} + 4.0$         | V    |
| V <sub>IN</sub>  | Input voltage on other I/O       | V <sub>SS</sub> - 0.3  | 4.0                    | V    |
| I <sub>IO</sub>  | Maximum current for GPIO pins    | _                      | 25                     | mA   |
| T <sub>A</sub>   | Operating temperature range      | -40                    | +85                    | °C   |
| T <sub>STG</sub> | Storage temperature range        | -55                    | +150                   | °C   |
| TJ               | Maximum junction temperature     | _                      | 125                    | °C   |

#### 4.2 Recommended DC characteristics

Table 4. DC operating conditions

| Symbol           | Parameter              | Conditions              | Min | Тур | Max | Unit |
|------------------|------------------------|-------------------------|-----|-----|-----|------|
| $V_{DD}$         | Supply voltage         | _                       | 2.6 | 3.3 | 3.6 | V    |
| $V_{DDA}$        | Analog supply voltage  | Same as V <sub>DD</sub> | 2.6 | 3.3 | 3.6 | V    |
| V <sub>BAT</sub> | Battery supply voltage | _                       | 1.8 |     | 3.6 | V    |



## 4.3 Power consumption

The power measurements specified in the tables represent that code with data executing from on-chip Flash with the following specifications.

**Table 5. Power consumption characteristics** 

| Symbol           | Parameter                              | Conditions                                                                                            | Min | Тур  | Max | Unit |
|------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                  |                                        | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, HSE=8MHz, System clock=108 MHz, All peripherals enabled      | _   | 45.2 | _   | mA   |
|                  | Supply current                         | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, HSE=8MHz, System clock<br>=108 MHz, All peripherals disabled | _   | 36.0 | _   | mA   |
|                  | (Run mode)                             | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, HSE=8MHz, System clock<br>=72MHz, All peripherals enabled    |     | 32.4 | _   | mA   |
|                  |                                        | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, HSE=8MHz, System<br>Clock =72 MHz, All peripherals disabled  |     | 26.1 | _   | mA   |
| I <sub>DD</sub>  | Supply current                         | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, HSE=8MHz, CPU clock off, All peripherals enabled             |     | 23.2 |     | mA   |
|                  | (Sleep mode)                           | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, HSE=8MHz, CPU clock off, All peripherals disabled            |     | 13.9 | _   | mA   |
|                  | Supply current<br>(Deep-Sleep<br>mode) | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, All clock off, LSI on, RTC on, All GPIOs analog mode         |     | 0.65 | 1.4 | mA   |
|                  | Supply current (Standby mode)          | $V_{DD}$ = $V_{BAT}$ =3.3 $V$ , LDO off, LSE off, LSI on, RTC on                                      | _   | 20.5 | _   | μΑ   |
| I <sub>BAT</sub> | Battery supply                         | $V_{DD}$ not available, $V_{BAT}$ =3.3V, LDO off, LSE on, LSI off, RTC on                             | _   | 10.1 | _   | μΑ   |
| IBAT             | (Standby mode)                         | $V_{DD}$ not available, $V_{BAT}$ =3.3 V, LDO off, LSE off, LSI on, RTC on                            | _   | 6.8  | _   | μΑ   |



#### 4.4 EMC characteristics

EMS (electromagnetic susceptibility) includes ESD (Electrostatic discharge, positive and negative) and FTB (Burst of Fast Transient voltage, positive and negative) testing result is given in the following table, based on the EMS levels and classes compliant with IEC 61000 series standard.

**Table 6. EMS characteristics** 

| Symbol           | Parameter                                          | Conditions                | Level/Class |
|------------------|----------------------------------------------------|---------------------------|-------------|
| V                | Voltage applied to all device pins to              | VDD = 3.3 V, TA = +25 °C  | 2.4         |
| V <sub>ESD</sub> | induce a functional disturbance                    | conforms to IEC 61000-4-2 | 3A          |
|                  | Fast transient voltage burst applied to            | VDD = 3.3 V, TA = +25 °C  |             |
| V <sub>FTB</sub> | induce a functional disturbance through            | conforms to IEC 61000-4-4 | 4A          |
|                  | 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins | COMOTHS to IEC 61000-4-4  |             |

EMI (Electromagnetic Interference) emission testing result is given in the following table, compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

**Table 7. EMI characteristics** 

| Symbol           | Parameter  | Conditions                                                                  | Tested          | С    | Unit |      |      |
|------------------|------------|-----------------------------------------------------------------------------|-----------------|------|------|------|------|
|                  |            |                                                                             | frequency band  | 56M  | 72M  | 108M |      |
| S <sub>EMI</sub> |            | Peak level $VDD = 3.3 \text{ V},$ $TA = +25 \text{ °C},$ compliant with IEC | 0.1 to 2 MHz    | <0   | <0   | <0   | dΒμV |
|                  |            |                                                                             | 2 to 30 MHz     | 2.29 | 1.9  | 0.12 |      |
|                  | Peak level |                                                                             | 30 to 130 MHz   | -4.7 | -2.1 | -3.7 |      |
|                  |            | 61967-2                                                                     | 130 MHz to 1GHz | -4.7 | -2.1 | -3.7 |      |

## 4.5 Power supply supervisor characteristics

Table 8. Power supply supervisor characteristics

| Symbol               | Parameter                  | Conditions | Min  | Тур  | Max  | Unit |
|----------------------|----------------------------|------------|------|------|------|------|
| V <sub>POR</sub>     | Power on reset threshold   |            | 2.32 | 2.40 | 2.48 | V    |
| V <sub>PDR</sub>     | power down reset threshold |            | 2.27 | 2.35 | 2.43 | V    |
| V <sub>HYST</sub>    | PDR hysteresis             |            | _    | 0.05 | _    | V    |
| T <sub>RSTTEMP</sub> | Reset temporization        |            | _    | 2    |      | s    |



#### 4.6 Electrical sensitivity

The device is strained in order to determine its performance in terms of electrical sensitivity. Electrostatic discharges (ESD) are applied directly to the pins of the sample. Static latch-up (LU) test is based on the two measurement methods.

**Table 9. ESD characteristics** 

| Symbol                | Parameter                     | Conditions             | Min | Тур | Max  | Unit |
|-----------------------|-------------------------------|------------------------|-----|-----|------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge       | T <sub>A</sub> =25 °C; |     |     | 2000 | V    |
|                       | voltage (human body model)    | JESD22-A114            |     |     | 3000 | V    |
|                       | Electrostatic discharge       | T <sub>A</sub> =25 °C; |     |     | 500  | V    |
| V <sub>ESD(CDM)</sub> | voltage (charge device model) | JESD22-C101            |     | _   | 500  | V    |

Table 10. Static latch-up characteristics

| Symbol | Parameter                        | Conditions                    | Min | Тур | Max  | Unit |
|--------|----------------------------------|-------------------------------|-----|-----|------|------|
|        | I-test                           | T <sub>A</sub> =25 °C; JESD78 | _   | _   | ±100 | mA   |
| LU     | V <sub>supply</sub> over voltage | 1A=23 C, JESD16               |     |     | 5.4  | V    |

#### 4.7 External clock characteristics

Table 11. High speed external clock (HSE) generated from a crystal/ceramic characteristics

| Symbol             | Parameter                        | Conditions                                  | Min | Тур | Max | Unit    |
|--------------------|----------------------------------|---------------------------------------------|-----|-----|-----|---------|
| f <sub>HSE</sub>   | High Speed External oscillator   | V <sub>DD</sub> =3.3V                       | 3   | 8   | 32  | MHz     |
| THSE               | (HSE) frequency                  | V <sub>DD</sub> =3.3 V                      | 3   | O   | 32  | IVII IZ |
| C                  | Recommended load capacitance     |                                             |     | 20  | 30  | 5<br>E  |
| C <sub>HSE</sub>   | on OSC_IN and OSC_OUT            | _                                           |     | 20  | 30  | pF      |
|                    | Recommended external feedback    |                                             |     |     | 1   |         |
| R <sub>FHSE</sub>  | resistor between XTALIN and      | _                                           |     | 1   |     | МΩ      |
| $R_{FHSE}$         | XTALOUT                          |                                             |     |     |     |         |
| D <sub>HSE</sub>   | HSE oscillator duty cycle        | _                                           | 48  | 50  | 52  | %       |
| I <sub>DDHSE</sub> | HSE oscillator operating current | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C | _   | 1.4 | _   | μΑ      |
| tsunse             | HSE oscillator startup time      | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C | _   | 2   | _   | ms      |



Table 12. Low speed external clock (LSE) generated from a crystal/ceramic characteristics

| Symbol             | Parameter                                                             | Conditions                              | Min | Тур    | Max  | Unit |
|--------------------|-----------------------------------------------------------------------|-----------------------------------------|-----|--------|------|------|
| f <sub>LSE</sub>   | Low Speed External oscillator (LSE) frequency                         | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V | l   | 32.768 | 1000 | KHz  |
| C <sub>LSE</sub>   | Recommended load capacitance on OSC32_IN and OSC32_OUT                |                                         | _   |        | 15   | pF   |
| R <sub>FLSE</sub>  | Recommended external feedback resistor between XTAL32IN and XTAL32OUT |                                         |     | 5      |      | ΜΩ   |
| D <sub>LSE</sub>   | LSE oscillator duty cycle                                             | _                                       | 48  | 50     | 52   | %    |
| I <sub>DDLSE</sub> | LSE oscillator operating current                                      | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V | _   | 1.4    |      | μΑ   |
| t <sub>SULSE</sub> | LSE oscillator startup time                                           | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V |     | 3      |      | S    |

#### 4.8 Internal clock characteristics

Table 13. High speed internal clock (HSI) characteristics

| Symbol             | Parameter                                      | Conditions                                           | Min  | Тур | Max  | Unit |
|--------------------|------------------------------------------------|------------------------------------------------------|------|-----|------|------|
| f <sub>HSI</sub>   | High Speed Internal Oscillator (HSI) frequency | V <sub>DD</sub> =3.3V                                | _    | 8   | _    | MHz  |
|                    | UCL cocillator Fraguency                       | V <sub>DD</sub> =3.3V, T <sub>A</sub> =-40°C ~+105°C | -2.5 | _   | +1.5 | %    |
| ACC <sub>HSI</sub> | HSI oscillator Frequency                       | V <sub>DD</sub> =3.3V, T <sub>A</sub> =0°C ~ +85°C   | -1.2 | _   | +1.2 | %    |
|                    | accuracy, Factory-trimmed                      | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C          | -1   | _   | +1   | %    |
| D <sub>HSI</sub>   | HSI oscillator duty cycle                      | $V_{DD}$ =3.3V, $f_{HSI}$ =8MHz                      | 48   | 50  | 52   | %    |
| I <sub>DDHSI</sub> | HSI oscillator operating current               | V <sub>DD</sub> =3.3V, f <sub>HSI</sub> =8MHz        | _    | 80  | 100  | μΑ   |
| tsunsi             | HSI oscillator startup time                    | V <sub>DD</sub> =3.3V, f <sub>HSI</sub> =8MHz        | 1    | _   | 2    | us   |

Table 14. Low speed internal clock (LSI) characteristics

| Symbol             | Parameter                                     | Conditions                                                    | Min | Тур | Max | Unit |
|--------------------|-----------------------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| f <sub>LSI</sub>   | Low Speed Internal oscillator (LSI) frequency | $V_{DD}=V_{BAT}=3.3V,$ $T_{A}=-40^{\circ}C \sim +85^{\circ}C$ | 30  | 40  | 60  | KHz  |
| I <sub>DDLSI</sub> | LSI oscillator operating current              | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, T <sub>A</sub> =25°C |     | 1   | 2   | μΑ   |
| t <sub>SULSI</sub> | LSI oscillator startup time                   | V <sub>DD</sub> =V <sub>BAT</sub> =3.3V, T <sub>A</sub> =25°C | _   | _   | 80  | μs   |



#### 4.9 PLL characteristics

**Table 15. PLL characteristics** 

| Symbol             | Parameter                  | Conditions | Min | Тур | Max | Unit |
|--------------------|----------------------------|------------|-----|-----|-----|------|
| f <sub>PLLIN</sub> | PLL input clock frequency  |            | 1   | 8   | 25  | MHz  |
| f <sub>PLL</sub>   | PLL output clock frequency |            | 16  | _   | 108 | MHz  |
| t <sub>LOCK</sub>  | PLL lock time              |            | 1   |     | 100 | μs   |

#### 4.10 Memory characteristics

Table 16. Flash memory characteristics

| Symbol              | Parameter                  | Conditions                    | Min | Тур | Max | Unit    |
|---------------------|----------------------------|-------------------------------|-----|-----|-----|---------|
|                     | Number of guaranteed       |                               |     |     |     |         |
| PEcyc               | program /erase cycles      | T <sub>A</sub> =-40°C ~ +85°C | 100 | _   | _   | kcycles |
|                     | before failure (Endurance) |                               |     |     |     |         |
| t <sub>RET</sub>    | Data retention time        | T <sub>A</sub> =125°C         | 20  |     | _   | years   |
| t <sub>PROG</sub>   | Word programming time      | T <sub>A</sub> =-40°C ~ +85°C | 200 |     | 400 | us      |
| t <sub>ERASE</sub>  | Page erase time            | T <sub>A</sub> =-40°C ~ +85°C | 60  | 100 | 450 | ms      |
| t <sub>MERASE</sub> | Mass erase time            | T <sub>A</sub> =-40°C ~ +85°C | 3.2 | _   | 9.6 | S       |

#### 4.11 **GPIO** characteristics

Table 17. I/O port characteristics

| Symbol          | Parameter                               | Conditions                       | Min  | Тур | Max  | Unit |
|-----------------|-----------------------------------------|----------------------------------|------|-----|------|------|
| V               | Standard IO Low level input voltage     | V <sub>DD</sub> =2.6V            | -0.3 |     | 0.95 | V    |
| V <sub>IL</sub> | 5V-tolerant IO Low level input voltage  | V <sub>DD</sub> =2.6V            | -0.3 | _   | 0.9  | V    |
| V               | Standard IO High level input voltage    | V <sub>DD</sub> =2.6V            | 1.2  |     | 4.0  | V    |
| V <sub>IH</sub> | 5V-tolerant IO High level input voltage | V <sub>DD</sub> =2.6V            | 1.5  | l   | 5.5  | V    |
| V <sub>OL</sub> | Low level output voltage                | V <sub>DD</sub> =2.6V            | _    | _   | 0.2  | V    |
| V <sub>OH</sub> | High level output voltage               | V <sub>DD</sub> =2.6V            | 2.3  | _   | _    | V    |
| R <sub>PU</sub> | Internal pull-up resistor               | V <sub>IN</sub> =V <sub>SS</sub> | 30   | 40  | 50   | kΩ   |
| R <sub>PD</sub> | Internal pull-down resistor             | V <sub>IN</sub> =V <sub>DD</sub> | 30   | 40  | 50   | kΩ   |



#### 4.12 ADC characteristics

**Table 18. ADC characteristics** 

| Symbol               | Parameter                  | Conditions              | Min | Тур | Max        | Unit |
|----------------------|----------------------------|-------------------------|-----|-----|------------|------|
| $V_{DDA}$            | Operating voltage          |                         | 2.6 | 3.3 | 3.6        | V    |
| V <sub>ADCIN</sub>   | ADC input voltage range    |                         | 0   | _   | $V_{REF+}$ | V    |
| f <sub>ADC</sub>     | ADC clock                  |                         | 0.6 | _   | 14         | MHz  |
| fs                   | Sampling rate              |                         | _   | _   | 1          | MHz  |
| f <sub>ADCCONV</sub> | ADC conversion time        | f <sub>ADC</sub> =14MHz | 1   | _   | 18         | μs   |
| R <sub>ADC</sub>     | Input sampling switch      |                         |     |     | 0.5        | kΩ   |
| NADC                 | resistance                 |                         |     |     | 0.5        | K22  |
| $C_{ADC}$            | Input sampling capacitance | No pin/pad capacitance  |     | 32  |            | pF   |
| CADC                 | input sampling capacitance | included                | _   | 32  |            | рΓ   |
| t <sub>SU</sub>      | Startup time               |                         |     | _   | 1          | μs   |

#### 4.13 DAC characteristics

**Table 19. DAC characteristics** 

| Symbol             | Parameter                        | Conditions                                         | Min | Тур | Max        | Unit |
|--------------------|----------------------------------|----------------------------------------------------|-----|-----|------------|------|
| $V_{DDA}$          | Operating voltage                |                                                    | 2.6 | 3.3 | 3.6        | V    |
| V <sub>DACIN</sub> | DAC input voltage range          |                                                    | 0   | _   | $V_{REF+}$ | V    |
| R <sub>LOAD</sub>  | Load resistance                  | Resistive load vs. V <sub>SSA</sub> with buffer ON | 5   | _   | _          | kΩ   |
| C <sub>LOAD</sub>  | Load capacitance                 | No pin/pad capacitance included                    | _   | _   | 50         | pF   |
| DNE                | Differential non-linearity error | DAC in 12-bit                                      |     | _   | ±3         | LSB  |
| INL                | Integral non-linearity           | DAC in 12-bit                                      |     | _   | ±4         | LSB  |
| Offset             | Offset error                     | DAC in 12-bit, $V_{REF+} = 3.6 \text{ V}$          |     | _   | ±12        | LSB  |
| GE                 | Gain error                       | DAC in 12-bit                                      | _   |     | ±0.5       | %    |

#### 4.14 I2C characteristics

Table 20. I2C characteristics

| Cumbal              | Parameter           | Conditions | Standard mode |     | Fast mode |     | Unit |
|---------------------|---------------------|------------|---------------|-----|-----------|-----|------|
| Symbol              | Parameter           | Conditions | Min           | Max | Min       | Max | Unit |
| f <sub>SCL</sub>    | SCL clock frequency |            | 0             | 100 | 0         | 400 | KHz  |
| t <sub>SCL(H)</sub> | SCL clock high time |            | 4.0           | _   | 0.6       | _   | ns   |
| t <sub>SCL(L)</sub> | SCL clock low time  |            | 4.7           | _   | 1.3       | _   | ns   |



#### 4.15 SPI characteristics

Table 21. SPI characteristics

| Symbol               | Parameter                | Conditions               | Min | Тур | Max | Unit |
|----------------------|--------------------------|--------------------------|-----|-----|-----|------|
| f <sub>SCK</sub>     | SCK clock frequency      |                          | _   | _   | 18  | MHz  |
| t <sub>SCK(H)</sub>  | SCK clock high time      |                          | 19  | _   | _   | ns   |
| t <sub>SCK(L)</sub>  | SCK clock low time       |                          | 19  | _   | _   | ns   |
| SPI master           | r mode                   |                          |     |     |     |      |
| t <sub>V(MO)</sub>   | Data output valid time   |                          |     | _   | 25  | ns   |
| t <sub>H(MO)</sub>   | Data output hold time    |                          | 2   | _   | _   | ns   |
| t <sub>SU(MI)</sub>  | Data input setup time    |                          | 5   | _   | _   | ns   |
| t <sub>H(MI)</sub>   | Data input hold time     |                          | 5   | _   | _   | ns   |
| SPI slave r          | mode                     |                          |     |     |     |      |
| t <sub>SU(NSS)</sub> | NSS enable setup time    | f <sub>PCLK</sub> =54MHz | 74  | _   | _   | ns   |
| t <sub>H(NSS)</sub>  | NSS enable hold time     | f <sub>PCLK</sub> =54MHz | 37  | _   | _   | ns   |
| t <sub>A(SO)</sub>   | Data output access time  | f <sub>PCLK</sub> =54MHz | 0   | _   | 55  | ns   |
| t <sub>DIS(SO)</sub> | Data output disable time |                          | 3   | _   | 10  | ns   |
| t <sub>V(SO)</sub>   | Data output valid time   |                          |     | _   | 25  | ns   |
| t <sub>H(SO)</sub>   | Data output hold time    |                          | 15  | _   | _   | ns   |
| t <sub>SU(SI)</sub>  | Data input setup time    |                          | 5   | _   | _   | ns   |
| t <sub>H(SI)</sub>   | Data input hold time     |                          | 4   | _   | _   | ns   |



## 5 Package information

Figure 7. LQFP package outline





Table 22. LQFP package dimensions

| 10000  | package differisions |        |      |      |         |      |         |       |      |  |
|--------|----------------------|--------|------|------|---------|------|---------|-------|------|--|
| Symbol |                      | LQFP64 |      |      | LQFP100 |      | LQFP144 |       |      |  |
| Gymbol | Min                  | Тур    | Max  | Min  | Тур     | Max  | Min     | Тур   | Max  |  |
| Α      | -                    | -      | 1.60 | -    | -       | 1.60 | -       | -     | 1.60 |  |
| A1     | 0.05                 | -      | 0.15 | 0.05 | -       | 0.15 | 0.05    | -     | 0.15 |  |
| A2     | 1.35                 | 1.40   | 1.45 | 1.35 | 1.40    | 1.45 | 1.35    | 1.40  | 1.45 |  |
| D      | -                    | 12.00  | -    | -    | 16.00   | -    | -       | 22.00 | -    |  |
| D1     | -                    | 10.00  | -    | -    | 14.00   | -    | -       | 20.00 | -    |  |
| E      | -                    | 12.00  | -    | -    | 16.00   | -    | -       | 22.00 | -    |  |
| E1     | -                    | 10.00  | -    | -    | 14.00   | -    | -       | 20.00 | -    |  |
| R1     | 0.08                 | -      | -    | 0.08 | -       | -    | 0.08    | -     | -    |  |
| R2     | 0.08                 | -      | 0.20 | 0.08 | -       | 0.20 | 0.08    | -     | 0.20 |  |
| θ      | 0°                   | 3.5°   | 7°   | 0°   | 3.5°    | 7°   | 0°      | 3.5°  | 7°   |  |
| θ1     | 0°                   | -      | -    | 0°   | -       | -    | 0°      | -     | -    |  |
| θ2     | 11°                  | 12°    | 13°  | 11°  | 12°     | 13°  | 11°     | 12°   | 13°  |  |
| θ3     | 11°                  | 12°    | 13°  | 11°  | 12°     | 13°  | 11°     | 12°   | 13°  |  |
| С      | 0.09                 | -      | 0.20 | 0.09 | -       | 0.20 | 0.09    | -     | 0.20 |  |
| L      | 0.45                 | 0.60   | 0.75 | 0.45 | 0.60    | 0.75 | 0.45    | 0.60  | 0.75 |  |
| L1     | -                    | 1.00   | -    | -    | 1.00    | -    | -       | 1.00  | -    |  |
| S      | 0.20                 | -      | -    | 0.20 | -       | -    | 0.20    | -     | -    |  |
| b      | 0.17                 | 0.20   | 0.27 | 0.17 | 0.20    | 0.27 | 0.17    | 0.20  | 0.27 |  |
| е      | -                    | 0.50   | -    | -    | 0.50    | -    | -       | 0.50  | -    |  |
| D2     | -                    | 7.50   | -    | -    | 12.00   | -    | -       | 17.50 | -    |  |
| E2     | -                    | 7.50   | -    | -    | 12.00   | -    | -       | 17.50 | -    |  |
| aaa    |                      | 0.20   |      |      | 0.20    |      | 0.20    |       |      |  |
| bbb    |                      | 0.20   |      |      | 0.20    |      | 0.20    |       |      |  |
| ccc    |                      | 0.08   |      |      | 0.08    |      |         | 0.08  |      |  |

(Original dimensions are in millmeters)



## 6 Ordering Information

Table 23. Part ordering code for GD32F105xx devices

| Table 25. Part Orderin                  |            |          |              | Temperature                  |
|-----------------------------------------|------------|----------|--------------|------------------------------|
| Ordering code                           | Flash (KB) | Package  | Package type | operating range              |
| 000000000000000000000000000000000000000 |            |          |              | Industrial                   |
| GD32F105R8T6                            | 64         | LQFP64   | Green        | -40°C to +85°C               |
| OD005405DDT0                            | 400        | LOEDC4   | 0            | Industrial                   |
| GD32F105RBT6                            | 128        | LQFP64   | Green        | -40°C to +85°C               |
| CD22F40FDCT6                            | 256        | LQFP64   | Croon        | Industrial                   |
| GD32F105RCT6                            | 200        | LQFP04   | Green        | -40°C to +85°C               |
| GD32F105RDT6                            | 384        | LQFP64   | Green        | Industrial                   |
| GD32F103KD10                            | 304        | LQFF04   | Gleen        | -40°C to +85°C               |
| GD32F105RET6                            | 512        | LQFP64   | Green        | Industrial                   |
| GD32F103KE10                            | 312        | LQFF04   | Gleen        | -40°C to +85°C               |
| GD32F105RFT6                            | 768        | LQFP64   | Green        | Industrial                   |
| GD321 1031(1 10                         | 700        | LQI I 04 | Gleen        | -40°C to +85°C               |
| GD32F105RGT6                            | 1024       | LQFP64   | Green        | Industrial                   |
| GB021 1001(G10                          | 1024       | LQ(110+  | Orceri       | -40°C to +85°C               |
| GD32F105V8T6                            | 64         | LQFP100  | Green        | Industrial                   |
| OD021 100 V010                          | 04         | EQTT 100 | Orccii       | -40°C to +85°C               |
| GD32F105VBT6                            | 128        | LQFP100  | Green        | Industrial                   |
| 0502. 1007510                           | 120        | 2411100  | 0.0011       | -40°C to +85°C               |
| GD32F105VCT6                            | 256        | LQFP100  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105VDT6                            | 384        | LQFP100  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105VET6                            | 512        | LQFP100  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105VFT6                            | 768        | LQFP100  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105VGT6                            | 1024       | LQFP100  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105ZCT6                            | 256        | LQFP144  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105ZDT6                            | 384        | LQFP144  | Green        | Industrial                   |
|                                         |            |          |              | -40°C to +85°C               |
| GD32F105ZET6                            | 512        | LQFP144  | Green        | Industrial<br>-40°C to +85°C |
|                                         |            |          |              | Industrial                   |
| GD32F105ZFT6                            | 768        | LQFP144  | Green        | -40°C to +85°C               |
|                                         |            |          |              | Industrial                   |
| GD32F105ZGT6                            | 1024       | LQFP144  | Green        | -40°C to +85°C               |
|                                         |            |          |              | -40 C 10 +65 C               |



## 7 Revision History

#### Table 24. Revision history

| Revision No. | Description                     | Date         |  |  |
|--------------|---------------------------------|--------------|--|--|
| 1.0          | Initial Release                 | Oct.8, 2013  |  |  |
| 1.1          | Characteristics values modified | Nov.10, 2013 |  |  |