

# North South University Department of Electrical & Computer Engineering

# **Project Report**

| Course ID & Name: CSE332 Computer | Architecture & Organization |
|-----------------------------------|-----------------------------|
|-----------------------------------|-----------------------------|

Section: 2

Semester: Spring 2025

| Project Name: | 18-Bit custom | <b>MIPS</b> | Architecture |
|---------------|---------------|-------------|--------------|
|---------------|---------------|-------------|--------------|

Submitted to: Tnf

Report Submission Date: 12/4/25

Group Number: 12

| Group Members ID 8 | & Name:       |  |   |       |  |
|--------------------|---------------|--|---|-------|--|
| 1. 2311657042      | Saud          |  |   |       |  |
| 2. 2132239642      | Farhan Faiyaz |  |   |       |  |
| 3.                 |               |  |   |       |  |
| 4.                 |               |  |   |       |  |
| 5.                 |               |  |   |       |  |
| Remarks:           |               |  | ( | Score |  |

# Introduction

In this project, we designed and built a custom 18-bit microprocessor from scratch. The processor supports a total of ten instructions, covering a combination of R-type (register), I-type (immediate), and one J-type (jump) instruction. Each instruction is executed within a single clock cycle, made possible by the integration of three key stages—Fetch, Decode, and Execute.

Our design is based on a custom Instruction Set Architecture (ISA), which was developed and submitted beforehand. Following the MIPS architecture, this microprocessor was built from the ground up to perform each instruction accurately, precisely, and efficiently according to the ISA. In the following sections, we will walk through the core subsystems that make up the microprocessor and explain the reasoning behind each design decision.

# **Register File**

The register file serves as the internal data storage unit for the processor, playing a critical role in most operations executed by the Arithmetic Logic Unit (ALU). In a high-speed processor, fast and reliable access to register data is essential.

We implemented **16 general-purpose registers**, each capable of holding an 18-bit value. This number was chosen deliberately—it strikes a balance between hardware simplicity and sufficient storage capacity. Adding more registers would increase design complexity and resource usage, while fewer registers could limit flexibility in instruction execution.

The register file is driven by four main inputs:

- ReadRegister1: Specifies the first register to read from
- **ReadRegister2**: Specifies the second register to read from
- WriteRegister: Specifies the register where data should be written
- WriteData: Contains the 18-bit value to be stored in the WriteRegister

Additionally, a 4x16 **decoder** and two 1x16 **multiplexers** help manage register selection and data flow. The decoder enables one of the sixteen registers based on the write address, while the multiplexers select which registers to read. This configuration ensures streamlined data access and efficient execution. Below is a screenshot of the register file architecture:



# 18-bit Arithmetic Logic Unit (ALU)

The ALU is the computational heart of the microprocessor. It is responsible for carrying out arithmetic and logic operations essential for executing instructions. In our design, the ALU supports six key operations, which are sufficient to cover the functionality of all ten instructions in our ISA.

The operations supported by the ALU include:

- Addition
- NAND
- NOR
- Set-on-Less-Than (SLT)
- Subtraction
- OR

This unit accepts two 18-bit inputs and produces an 18-bit result. Additionally, it outputs a zero flag used specifically for conditional branch instructions. To allow for selection between operations, a 1x8 multiplexer is employed. The select lines for this multiplexer are derived from the ALU Control Unit, which interprets instruction type and function code to determine the correct operation. The diagram below illustrates the ALU configuration:



# **Memory Units**

Our microprocessor follows the MIPS architecture, which separates instruction memory from data memory to allow simultaneous access and better performance.

# • Instruction Memory (ROM):

A Read-Only Memory (ROM) is used to store the processor's instructions. The 4-bit addressable width allows storage for 16 different instructions. This limited size was sufficient for our custom instruction set and allowed a smaller, more manageable control path. The instructions are hardcoded into the ROM as there is no need for writing, ensuring stability and predictability during execution.

# Data Memory (RAM):

The RAM in our processor is **18 bits wide** to match the architecture's overall data width. Since the microprocessor operates on 18-bit instructions and data, the RAM must also handle 18-bit values during **load (LD)** and **store (SW)** operations. This ensures consistency across the datapath, allowing full 18-bit data to be stored to or retrieved from memory without truncation or extra processing. By aligning the RAM width with the processor's word size, we maintain smooth and efficient data handling throughout the system.

These memory units are clearly distinguished and integrated within the datapath structure of the processor.

#### **ALU Control Unit**

The ALU Control Unit acts as a translator between instruction type and the ALU's internal operation selector. It takes as input:

- Two bits from the **Function Field**, which comes from the instruction itself
- Two bits from the Main Control Unit, which identifies the instruction category

These four bits are used to determine the exact operation the ALU should perform. Based on a defined truth table, a combinational logic circuit was constructed to generate the ALU's selection signals accurately.

| Instruction | A1 | A0 | F1 | F0 | Q2 | Q1 | Q0 |
|-------------|----|----|----|----|----|----|----|
| LW/SW       | 0  | 0  | Х  | Х  | 0  | 0  | 0  |
| BEQ/SUBi    | 0  | 1  | Х  | Х  | 1  | 0  | 0  |
| ORi         | 1  | 0  | Х  | Х  | 1  | 0  | 1  |
| ADD         | 1  | 1  | 0  | 0  | 0  | 0  | 0  |
| NAND        | 1  | 1  | 0  | 1  | 0  | 0  | 1  |
| NOR         | 1  | 1  | 1  | 0  | 0  | 1  | 0  |
| SLT         | 1  | 1  | 1  | 1  | 0  | 1  | 1  |

A combinational circuit is created from this truth table. Here is that image:



This setup ensures that the ALU only performs the intended operation for a given instruction, minimizing errors and maintaining the one-cycle execution goal.

#### **Main Control Unit**

The Main Control Unit serves as the command center of the processor. It decodes the **opcode**, which consists of the four most significant bits of the 18-bit instruction, and generates the necessary control signals to guide the flow of data through the processor's subsystems.

Each instruction type—whether R-type, I-type, or J-type—triggers a unique set of control signals. These signals control multiplexers, memory read/write operations, register writes, ALU operations, and branching.

The control logic was constructed from a truth table, which maps each opcode to its corresponding control signal outputs.

| Input    | R-format | LW | SW | BEQ | SUBi | ORi |
|----------|----------|----|----|-----|------|-----|
| Ор3      | 0        | 0  | 0  | 0   | 0    | 0   |
| Op2      | 0        | 1  | 1  | 0   | 0    | 0   |
| Op1      | 0        | 0  | 0  | 1   | 0    | 1   |
| Ор0      | 0        | 0  | 1  | 1   | 1    | 0   |
| RegDst   | 1        | 0  | Х  | Х   | 1    | 1   |
| ALUsrc   | 0        | 1  | 1  | 0   | 1    | 1   |
| MemtoReg | 0        | 1  | Х  | Х   | Х    | Х   |
| RegWrite | 1        | 1  | 0  | 0   | 1    | 1   |
| MemRead  | 0        | 1  | 0  | 0   | 0    | 0   |
| MemWrite | 0        | 0  | 1  | 0   | 0    | 0   |
| Branch   | 0        | 0  | 0  | 1   | 0    | 0   |
| ALUop1   | 1        | 0  | 0  | 0   | 0    | 1   |
| ALUop0   | 1        | 0  | 0  | 1   | 1    | 0   |

A combinational circuit is created from this truth table. Here is that image:



The Jump instruction is the only control output that needs the MSB of the opcode, i.e. no truth table was needed for it.

By modularizing the control logic in this way, it becomes easier to troubleshoot the processor in the future.

# **Conclusion**

In conclusion, we successfully developed an 18-bit custom microprocessor from the ground up, closely following the MIPS architecture in both structure and operation. Every

instruction—from arithmetic operations to data handling and conditional branching—was executed within a single clock cycle.

While the current implementation supports only ten instructions and a limited ROM capacity (16 instructions), the architecture is scalable. With additional memory and an expanded control unit, the processor could support more instructions and more complex programs in the future.

This project not only demonstrated a working CPU design but also reinforced our understanding of digital logic, hardware organization, and system integration. The microprocessor performed all tasks as intended, validating our instruction set and design choices.

# **Demonstration Of Operation:**

PS D:\STUDYYY\CSE332Project-main> python iassembler.py Binary: 000001000101001100, Hex: 0114C

Binary and Hex Conversion using assembler Screenshot



Datapath Screenshot



# Reg File Screenshot

With the help of our assembler, we converted our assembly instruction in this case "add r3, r4, r5." to Binary and Hex. We then proceeded to load the output with the converted data onto our Instruction Memory in our Logisim Datapath Circuit directly allowing us to not make mistakes in manually converting assembly language to Binary and Hex.

To demonstrate the functioning of our 18-bit custom MIPS processor, we executed the instruction add r3, r4, r5. For this test, both registers r4 and r5 were manually initialized with the value of 5. Upon running one clock pulse, the result 10 (in decimal), equivalent to A in hexadecimal, was correctly written into register r3.

The following is how the Datapath handled this instruction:

### 1. Instruction Fetch

At the start of the clock cycle, the **Program Counter (PC)** points to address 0, which is sent to the **Instruction Memory (ROM)**. ROM returns the 18-bit binary encoding of the add instruction. This instruction is distributed across the datapath: the opcode goes to the **Main Control Unit**, while the register fields and function code are routed to the **Register File** and **ALU Control Unit** respectively.

# 2. Control Signal Generation

The **Main Control Unit**, based on the opcode (which identifies the instruction as R-type), generates the following control signals accordingly to our table in previous sections:

- RegDst = 1: The destination register will be taken from the rd field.
- ALUSTC = 0: The ALU's second operand will come from a register, not an immediate.
- MemtoReg = 0: The result to be written back comes from the ALU, not memory.
- RegWrite = 1: Enables writing to the register file.
- ALUOp = 11: Sent to the ALU Control Unit to indicate an R-type operation.

# 3. Register File Access

The instruction specifies r4 and r5 as source registers. These register numbers are routed to the **ReadRegister1** and **ReadRegister2** inputs of the **Register File**. The corresponding 18-bit values (both set to 5) are read from memory and output via ReadData1 and ReadData2.

# 4. ALU Operation

The **ALU Control Unit** receives ALUOp = 11 along with the function bits 00, which together indicate an **Addition** operation based on the control truth table defined in the project. The ALU receives the two 18-bit values from r4 and r5 and computes their sum: 5 + 5 = 10. The result is output as an 18-bit binary and passed on for write-back.

# 5. Write Back to Register

With RegDst = 1, the destination register is chosen as r3. The ALU output (10) is routed through the **MemtoReg multiplexer**, which selects the ALU result due to MemtoReg = 0. Since RegWrite = 1, the result is successfully written into r3 via the **WriteData** input of the Register File on the rising clock edge.

#### 6. Conclusion

This operation is completed in a single clock cycle, showcasing the fully functional integration of our processor's subsystems — including the Register File, ALU, Control Units, and Instruction Memory. The successful update of r3 with the correct result validates the correctness of the instruction decode logic, register selection, ALU operation, and write-back path.