







LMC555 SNAS558N - JANUARY 2000 - REVISED MARCH 2024

# LMC555 CMOS Timer

#### 1 Features

- Fast astable frequency of 3MHz
- Available in industry's smallest 8-bump DSBGA package (1.43mm × 1.41mm)
- Less than 1mW typical power dissipation at 5V vlagus
- 1.5V specified supply operating voltage
- output fully compatible with TTL and CMOS logic at 5V supply
- Tested to -10mA, 50mA output current levels
- Reduced supply current spikes during output
- Extremely low reset, trigger, and threshold currents
- Excellent temperature stability
- Pin-for-pin compatible with 555 series of timers

## 2 Applications

transitions

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Linear ramp generators

# 3 Description

The LMC555 device is a CMOS version of the industry standard 555 series general-purpose timers. In addition to the standard SOIC, VSSSOP, and PDIP packages, the LMC555 is also available in a chipsized, 8-bump DSBGA package using TI's DSBGA package technology. The LMC555 offers the same capability of generating accurate time delays and frequencies as the LM555, but with much lower power dissipation and supply current spikes. When operated as a one-shot, the time delay is precisely controlled by a single external resistor and capacitor. In astable mode, the oscillation frequency and duty cycle are accurately set by two external resistors and one capacitor. TI's LMCMOS process extends both the frequency range and the low supply capability.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |
|-------------|------------------------|-----------------|
|             | D (SOIC, 8)            | 4.9mm × 6mm     |
| LMC555      | DGK (VSSOP, 8)         | 3mm × 4.9mm     |
| LIVICOOO    | P (PDIP, 8)            | 9.81mm × 9.43mm |
|             | YBF (DSBGA, 8)         | 1.75mm × 1.75mm |

- (1) For more information, see Section 11.
- The package size (length × width) is a nominal value and (2) includes pins, where applicable.





**Pulse Width Modulator Waveform:** Top Waveform—Modulation **Bottom Waveform—Output Voltage** 



# **Table of Contents**

| 1 Features                            | 7.4 Device Functional Modes9                          |
|---------------------------------------|-------------------------------------------------------|
| 2 Applications                        | 8 Application and Implementation12                    |
| 3 Description                         | 8.1 Application Information12                         |
| 4 Pin Configuration and Functions3    | 8.2 Typical Applications12                            |
| 5 Specifications4                     | 8.3 Power Supply Recommendations17                    |
| 5.1 Absolute Maximum Ratings4         | 8.4 Layout17                                          |
| 5.2 ESD Ratings4                      | 9 Device and Documentation Support18                  |
| 5.3 Recommended Operating Conditions4 | 9.1 Receiving Notification of Documentation Updates18 |
| 5.4 Thermal Information4              | 9.2 Support Resources18                               |
| 5.5 Electrical Characteristics5       | 9.3 Trademarks18                                      |
| 5.6 Switching Characteristics5        | 9.4 Electrostatic Discharge Caution18                 |
| 6 Parameter Measurement Information6  | 9.5 Glossary18                                        |
| 7 Detailed Description7               | 10 Revision History 18                                |
| 7.1 Overview7                         | 11 Mechanical, Packaging, and Orderable               |
| 7.2 Functional Block Diagram7         | Information19                                         |
| 7.3 Feature Description8              |                                                       |



# **4 Pin Configuration and Functions**



Figure 4-1. D Package, 8-Pin SOIC, DGK Package, 8-Pin VSSOP, and P Package, 8-Pin PDIP (Top View)



Figure 4-2. YPB Package, 8-Pin DSBGA (Top View)

**Table 4-1. Pin Functions** 

|                    | PIN                                   |             |        |                                                                                                                                                                                                                     |  |  |  |  |
|--------------------|---------------------------------------|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                    | NO.                                   |             |        |                                                                                                                                                                                                                     |  |  |  |  |
| NAME               | D (SOIC),<br>DGK (VSSOP),<br>P (PDIP) | YPB (DSBGA) | TYPE   | DESCRIPTION                                                                                                                                                                                                         |  |  |  |  |
| CONTROL<br>VOLTAGE | 5                                     | C1          | Input  | Control voltage controls the threshold and trigger levels. This pin determines the pulse duration of the output waveform. An external voltage applied to this pin can also be used to modulate the output waveform. |  |  |  |  |
| DISCHARGE          | 7                                     | A1          | Input  | Open collector output that discharges a capacitor between intervals (in phase with output). This pin toggles the output from high to low when voltage reaches 2/3 of the supply voltage (V+).                       |  |  |  |  |
| GROUND             | 1                                     | A3          | Power  | Ground reference voltage                                                                                                                                                                                            |  |  |  |  |
| OUTPUT             | 3                                     | C3          | Output | Output driven waveform                                                                                                                                                                                              |  |  |  |  |
| RESET              | 4                                     | C2          | Input  | Negative pulse applied to this pin to disable or reset the timer. When not used for reset purposes, connect this pin to V+ to avoid false triggering.                                                               |  |  |  |  |
| THRESHOLD          | 6                                     | B1          | Input  | Compares the voltage applied to the pin with a reference voltage of 2/3 V+. The amplitude of voltage applied to this pin is responsible for the set state of the flip-flop.                                         |  |  |  |  |
| TRIGGER            | 2                                     | В3          | Input  | Responsible for transition of the flip-flop from set to reset. The output of the timer depends on the amplitude of the external trigger pulse applied to this pin.                                                  |  |  |  |  |
| V+                 | 8                                     | A2          | Power  | Supply voltage with respect to ground                                                                                                                                                                               |  |  |  |  |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range, unless otherwise noted. (1) (2) (3)

|                                       |        | MIN  | MAX        | UNIT |
|---------------------------------------|--------|------|------------|------|
|                                       | Supply |      | 15         |      |
| Voltage                               | Input  | -0.3 | (V+) + 0.3 | V    |
|                                       | Output |      | 15         |      |
| Current                               | Output |      | 100        | mA   |
| Storage temperature, T <sub>stg</sub> |        | -65  | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Section 5.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 5.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                        |                     | MIN | NOM MAX | UNIT  |
|----------------------------------------|---------------------|-----|---------|-------|
| Temperature                            | LMC555IM            | -40 | 125     | °C    |
| Temperature                            | LMC555CM, MM, N, TP | -40 | 85      |       |
|                                        | PDIP-8              |     | 1126    |       |
| Maximum allowable power dissipation at | SOIC-8              |     | 740     | mW    |
| 25°C                                   | VSSOP-8             |     | 555     | IIIVV |
|                                        | 8-bump DSBGA        |     | 568     |       |

#### 5.4 Thermal Information

|                        | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC) | DGK<br>(VSSOP) | P<br>(PDIP) | YPB<br>(DSBGA) | UNIT |
|------------------------|----------------------------------------------|-------------|----------------|-------------|----------------|------|
|                        |                                              | 8 PINS      | 8 PINS         | 8 PINS      | 8 PINS         |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 138.9       | 188.3          | 93.1        | 102.3          | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 78.8        | 78.8           | 82.5        | 0.9            | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 87.9        | 110.2          | 69.6        | 31.2           | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 23.2        | 18.5           | 52.0        | 0.5            | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 86.9        | 108.6          | 69.2        | 31.2           | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | N/A         | N/A            | N/A         | N/A            | °C/W |

<sup>(1)</sup> For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: LMC555

<sup>2)</sup> See AN-1112 (SNVA009) for DSBGA considerations.

<sup>(3)</sup> If military- or aerospace-specified devices are required, contact the TI Sales Office or Distributors for availability and specifications.

#### 5.5 Electrical Characteristics

Test Circuit, T = 25°C, all switches open,  $\overline{RESET}$  to  $V_S$  unless otherwise noted<sup>(1)</sup>

|                   | PARAMETER                    | TEST CONDITIONS                                         | MIN  | TYP  | MAX | UNIT |  |
|-------------------|------------------------------|---------------------------------------------------------|------|------|-----|------|--|
|                   |                              | V <sub>S</sub> = 1.5 V                                  |      | 130  | 200 |      |  |
| ls                | Supply current               | V <sub>S</sub> = 5 V                                    |      | 180  | 250 | μΑ   |  |
|                   |                              | V <sub>S</sub> = 12 V                                   |      | 220  | 400 |      |  |
|                   |                              | V <sub>S</sub> = 1.5 V                                  | 0.8  | 1.0  | 1.2 |      |  |
| V <sub>CTRL</sub> | Control voltage              | V <sub>S</sub> = 5 V                                    | 2.9  | 3.3  | 3.8 | V    |  |
|                   |                              | V <sub>S</sub> = 12 V                                   | 7.4  | 8.0  | 8.6 |      |  |
| . /               | Discharge esturation valtage | V <sub>S</sub> = 1.5 V, I <sub>DIS</sub> = 1 mA         |      | 75   | 150 |      |  |
| $V_{DIS}$         | Discharge saturation voltage | V <sub>S</sub> = 5 V, I <sub>DIS</sub> = 10 mA          |      | 150  | 300 | mV   |  |
|                   |                              | V <sub>S</sub> = 1.5 V, I <sub>O</sub> = 1 mA           |      | 0.2  | 0.4 | V    |  |
| √ <sub>OL</sub>   | Output voltage (low)         | V <sub>S</sub> = 5 V, I <sub>O</sub> = 8 mA             |      | 0.3  | 0.6 |      |  |
|                   |                              | V <sub>S</sub> = 12 V, I <sub>O</sub> = 50 mA           |      | 1.0  | 2.0 |      |  |
|                   | Output voltage (high)        | $V_S = 1.5 \text{ V}, I_O = -0.25 \text{ mA}$           | 1.0  | 1.25 |     | V    |  |
| V <sub>OH</sub>   |                              | $V_S = 5 \text{ V}, I_O = -2 \text{ mA}$                | 4.4  | 4.7  |     |      |  |
|                   | (mgn)                        | V <sub>S</sub> = 12 V, I <sub>O</sub> = −10 mA          | 10.5 | 11.3 |     |      |  |
| . /               | Trigger veltage              | V <sub>S</sub> = 1.5 V                                  | 0.4  | 0.5  | 0.6 | V    |  |
| $V_{TRIG}$        | Trigger voltage              | V <sub>S</sub> = 12 V                                   | 3.7  | 4.0  | 4.3 | V    |  |
| TRIG              | Trigger current              | V <sub>S</sub> = 5 V                                    |      | 10   |     | pА   |  |
| . /               | Deact voltage                | V <sub>S</sub> = 1.5 V <sup>(2)</sup>                   | 0.4  | 0.7  | 1.0 | V    |  |
| V <sub>RES</sub>  | Reset voltage                | V <sub>S</sub> = 12 V                                   | 0.4  | 0.75 | 1.1 | V    |  |
| I <sub>RES</sub>  | Decet summent                | V <sub>S</sub> = 5 V, V <sub>RES</sub> = V <sub>S</sub> |      | 10   |     | рА   |  |
|                   | Reset current                | V <sub>S</sub> = 5 V, V <sub>RES</sub> = 0 V            |      | 5.9  |     | μΑ   |  |
| THRESH            | Threshold current            | V <sub>S</sub> = 5 V                                    |      | 10   |     | рА   |  |
| I <sub>DIS</sub>  | Discharge leakage            | V <sub>S</sub> = 12 V                                   |      | 1.0  | 100 | nA   |  |

<sup>(1)</sup> All voltages are measured with respect to the ground pin, unless otherwise specified.

## **5.6 Switching Characteristics**

Test Circuit, T = 25°C, all switches open,  $\overline{RESET}$  to  $V_S$  unless otherwise noted. (1) Characteristic values are specified by design, characterization, or both.

|                                 | PARAMETER                     |                                | TEST CONDITIONS                                                   | MIN | TYP | MAX  | UNIT   |
|---------------------------------|-------------------------------|--------------------------------|-------------------------------------------------------------------|-----|-----|------|--------|
|                                 |                               |                                | V <sub>S</sub> = 1.5 V                                            | 0.9 | 1.1 | 1.25 |        |
| t                               | Timing accuracy               | SW 2, 4 closed                 | V <sub>S</sub> = 5 V                                              | 1.0 | 1.1 | 1.20 | ms     |
|                                 |                               |                                | V <sub>S</sub> = 12 V                                             | 1.0 | 1.1 | 1.25 |        |
| $\Delta t/\Delta V_S$           | Timing shift with supply      | V <sub>S</sub> = 5 V ± 1 V     |                                                                   |     | 0.3 |      | %/V    |
| Δt/ΔΤ                           | Timing shift with temperature | V <sub>S</sub> = 5 V           | V <sub>S</sub> = 5 V                                              |     | 75  |      | ppm/°C |
| f <sub>A</sub>                  | Astable frequency             | SW 1, 3 closed, V <sub>S</sub> | ; = 12 V                                                          | 4.0 | 4.8 | 5.6  | kHz    |
| f <sub>MAX</sub>                | Maximum frequency             | Maximum frequence              | cy test circuit, V <sub>S</sub> = 5 V                             |     | 3.0 |      | MHz    |
| t <sub>R</sub> , t <sub>F</sub> | Output rise and fall times    |                                | laximum frequency test circuit<br>S = 5 V, C <sub>L</sub> = 10 pF |     | 15  |      | ns     |
| t <sub>PD</sub>                 | Trigger propagation delay     |                                | V <sub>S</sub> = 5 V, measure delay rom trigger to output         |     | 100 |      | ns     |

<sup>(1)</sup> All voltages are measured with respect to the ground pin, unless otherwise specified.

<sup>(2)</sup> If the RESET pin is to be used at temperatures of  $-20^{\circ}$ C and less, then ensure that  $V_S$  is 2.0 V or greater.



## **6 Parameter Measurement Information**



For device pinout, see Section 4.

Figure 6-1. Test Circuit



For device pinout, see Section 4.

Figure 6-2. Maximum Frequency Test Circuit

# 7 Detailed Description

## 7.1 Overview

The LMC555 is a CMOS version of the industry standard 555 series general-purpose timers. In addition to the standard SOIC, VSSSOP, and PDIP packages, the LMC555 is also available in a chip-sized package (8-bump DSBGA) using TI's DSBGA package technology. The LMC555 offers the same capability of generating accurate time delays and frequencies as the LM555 but with much lower power dissipation and supply current spikes. When operated as a one-shot, the time delay is precisely controlled by a single external resistor and capacitor. In the astable mode, the oscillation frequency and duty cycle are accurately set by two external resistors and one capacitor. The use of TI's LMCMOS process extends both the frequency range and the low supply capability.



Figure 7-1. Simplified Schematic

## 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Low-Power Dissipation

The LMC555 offers the same capability of generating accurate time delays and frequencies as the LM555 but with much lower power dissipation. A power dissipation of less than 0.2 mW can be achieved with a 1.5-V operating supply voltage and less than 1 mW with a 5-V operating supply voltage. The use of Tl's LMCMOS process allows this low supply current and voltage capability. Reduced supply current spikes during output transitions and extremely low reset, trigger and threshold currents also provide low power dissipation advantages with the LMC555.

#### 7.3.2 Various Packages and Compatibility

There are various packages available for use of the LMC555. In addition to the standard package (8-pin SOIC, VSSOP, and PDIP, the LMC555 is also available in a chip-sized package (8-bump DSBGA). The PDIP, SOIC, and VSSOP packages for the LMC555 are pin-for-pin compatible with the 555 series of timers (NE555/SE555/LM555) allowing flexibility in design and unnecessary modifications to PCB schematics and layouts.

### 7.3.3 Operates in Both Astable and Monostable Mode

The LMC555 can operate in both astable and monostable mode depending on the application requirements.

- Monostable mode: The LMC555 timer acts as a "one-shot" pulse generator. The pulse begins when the LMC555 timer receives a signal at the trigger input that falls below a 1/3 of the voltage supply. The width of the output pulse is determined by the time constant of an RC network. The output pulse ends when the voltage on the capacitor equals 2/3 of the supply voltage. The output pulse width can be extended or shortened depending on the application by adjusting the R and C values.
- Astable (free-running) mode: The LMC555 timer can operate as an oscillator and puts out a continuous stream of rectangular pulses having a specified frequency. The frequency of the pulse stream depends on the values of RA, RB, and C.

Copyright © 2024 Texas Instruments Incorporated

#### 7.4 Device Functional Modes

#### 7.4.1 Monostable Operation

In this mode of operation, the timer functions as a one-shot (Figure 7-2). The external capacitor is initially held discharged by internal circuitry. Upon application of a negative trigger pulse of less than  $1/3~V_S$  to the  $\overline{TRIGGER}$  pin, the flip-flop is set, which both releases the short circuit across the capacitor and drives the output high.



Figure 7-2. Monostable (One-Shot)

The voltage across the capacitor then increases exponentially for a period of  $t_H$  = 1.1  $R_AC$ . This period is also the time that the output stays high, at the end of which time the voltage equals 2/3  $V_S$ . The comparator then resets the flip-flop, which in turn discharges the capacitor and drives the output to the low state. Figure 7-3 shows the waveforms generated in this mode of operation. Because the charge and the threshold level of the comparator are both directly proportional to supply voltage, the timing internal is independent of supply.



 $V_S = 5 V$ TIME = 0.1 ms/div

Top trace: Input 5 V/div
Middle trace: Output 5 V/div

 $R_A = 9.1 \text{ k}\Omega$ C = 0.01 uF

Bottom trace: Capacitor voltage 2 V/div

Figure 7-3. Monostable Waveforms

RESET overrides  $\overline{TRIGGER}$ , which can override THRESHOLD. Therefore, ensure that the trigger pulse is shorter than the desired  $t_H$ . The minimum pulse duration for  $\overline{TRIGGER}$  is 20 ns, and is 400 ns for  $\overline{RESET}$ . During the timing cycle when the output is high, the further application of a trigger pulse does not effect the circuit as long as the trigger input is returned high at least 10  $\mu$ s before the end of the timing interval. However the circuit can be reset during this time by the application of a negative pulse to the  $\overline{RESET}$  pin. The output remains in the low state until a trigger pulse is applied again.



When the reset function is not used, connect the RESET pin to V+ to avoid any possibility of false triggering. Figure 7-4 is a nomograph for easy determination of RC values for various time delays.

#### Note

In monostable operation, drive the trigger high before the end of timing cycle.



Figure 7-4. Time Delay

# 7.4.2 Astable Operation

If the circuit is connected as shown in Figure 7-5 ( $\overline{TRIGGER}$  and  $\overline{THRESHOLD}$  pins connected together), the circuit triggers and free runs as a multivibrator. The external capacitor charges through  $R_A$  +  $R_B$  and discharges through  $R_B$ . Thus, the duty cycle can be precisely set by the ratio of these two resistors.



Figure 7-5. Astable (Variable Duty Cycle Oscillator)

In this mode of operation, the capacitor charges and discharges between  $1/3 \text{ V}_S$  and  $2/3 \text{ V}_S$ . As in the triggered mode, the charge and discharge times, and therefore, the frequency are independent of the supply voltage.

Figure 7-6 shows the waveform generated in this mode of operation.



 $V_S = 5 V$ TIME = 20 µs/div

Top trace: Output 5 V/div

 $R_A = 1.78 \text{ k}\Omega$ 

Bottom trace: Capacitor voltage 1 V/div

 $R_B = 4.12 \text{ k}\Omega$ 

 $C = 0.01 \mu F$ 

Figure 7-6. Astable Waveforms

The charge time (output high) is given by

$$t_1 = 0.693 (R_A + R_B)C$$
 (1)

And the discharge time (output low) by:

$$t_2 = 0.693 (R_B)C$$
 (2)

Thus the total period is:

$$T = t_1 + t_2 = 0.693 (R_A + 2R_B)C$$
(3)

The frequency of oscillation is:

$$f = \frac{1}{T} = \frac{1.44}{(R_A + 2R_B)C}$$
 (4)

Figure 7-7 can be used for quick determination of these RC Values. The duty cycle, as a fraction of total period that the output is low, is:

$$D = \frac{R_B}{R_A + 2R_B} \tag{5}$$



Figure 7-7. Free-Running Frequency



## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The LMC555 timer can be used a various configurations, but the most commonly used configuration is in monostable mode. A typical application for the LMC555 timer in monostable mode is to turn on an LED for a specific time duration. A pushbutton is used as the trigger to output a high pulse when trigger pin is pulsed low. This simple application can be modified to fit any application requirement.

### 8.2 Typical Applications

#### 8.2.1 Flash LED in Monostable Mode

Figure 8-1 shows the schematic of an LMC555 that flashes an LED in monostable mode.



Figure 8-1. Schematic of Monostable Mode to Flash an LED

#### 8.2.1.1 Design Requirements

The main design requirement for this application requires calculating the duration of time that the output stays high. The duration of time depends on the R and C values (shown in Figure 7-4) and is calculated by the following equation:

 $t = 1.1 \times R \times C$  seconds (6)

## 8.2.1.2 Detailed Design Procedure

To allow the LED to flash on for a noticeable amount of time, a 5-second time delay was chosen for this application. Using Equation 6,  $R \times C$  equals 4.545.

If R is chosen as 100 k $\Omega$ , C = 45.4  $\mu$ F. The values of R = 100 k $\Omega$  and C = 47  $\mu$ F were chosen based on standard values of resistors and capacitors.

A momentary push button switch connected to ground is connected to the trigger input with a  $10-k\Omega$  current limiting resistor pull up to the supply voltage. When the push button is pressed, the  $\overline{TRIGGER}$  pin goes to GND. An LED is connected to the OUTPUT pin with a current limiting resistor in series from the output of the LMC555 to GND. The  $\overline{RESET}$  pin is not used and was connected to the supply voltage.

#### 8.2.1.3 Application Curve

The data shown in Figure 8-2 were collected with the circuit used in the typical applications section. The LMC555 was configured in the monostable mode with a time delay of 5.17 s. The waveforms correspond to:

- Top Waveform (Blue) Capacitor voltage
- Middle Waveform (Purple) TRIGGER
- Bottom Waveform (Green) OUTPUT

As the  $\overline{\text{TRIGGER}}$  pin pulses low, the capacitor voltage starts charging and the output goes high. The output goes low as soon as the capacitor voltage reaches 2/3 of the supply voltage, which is the time delay set by the R and C value. For this example, the time delay is 5.17 seconds.



Figure 8-2. TRIGGER, Capacitor Voltage, and OUTPUT Waveforms in Monostable Mode



#### 8.2.2 Frequency Divider

The monostable circuit of Figure 8-3 can be used as a frequency divider by adjusting the length of the timing cycle. Figure 8-4 shows the waveforms generated in a divide by three circuit.



Figure 8-3. Monostable (One-Shot)

#### 8.2.2.1 Design Requirements

Design a frequency divider by adjusting the length of the timing cycle.

### 8.2.2.2 Application Curve



Figure 8-4. Frequency Divider Waveforms

#### 8.2.3 Pulse Width Modulator

When the timer is connected in the monostable mode and triggered with a continuous pulse train, the output pulse width can be modulated by a signal applied to the control voltage terminal. Figure 8-5 shows the circuit, and in Figure 8-6 are some waveform examples.



Figure 8-5. Pulse Width Modulator

#### 8.2.3.1 Design Requirements

Modulator the output pulse width by the signal applied to the control voltage terminal.

Submit Document Feedback

### 8.2.3.2 Application Curve



Figure 8-6. Pulse Width Modulator Waveforms

#### 8.2.4 Pulse Position Modulator

This application uses the timer connected for astable operation, as in Figure 8-7, with a modulating signal again applied to the control voltage terminal. The pulse position varies with the modulating signal, since the threshold voltage and hence the time delay is varied. Figure 8-8 shows the waveforms generated for a triangle wave modulation signal.



Figure 8-7. Pulse Position Modulator

#### 8.2.4.1 Design Requirements

Using a table operation vary the pulse position with a modulating signal applied to the control voltage terminal.

#### 8.2.4.2 Application Curve



Figure 8-8. Pulse Position Modulator Waveforms



# 8.2.5 50% Duty Cycle Oscillator

The frequency of oscillation is:



Figure 8-9. 50% Duty Cycle Oscillator

# 8.2.5.1 Design Requirements

An oscillator with a 50% duty cycle output.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 8.3 Power Supply Recommendations

The LMC555 requires a voltage supply within 1.5 V to 15 V. Adequate power supply bypassing is necessary to protect associated circuitry; the minimum recommended is 0.1  $\mu$ F in parallel with 1- $\mu$ F electrolytic. Place the bypass capacitors as close as possible to the LMC555 and minimize the trace length.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

Standard PCB rules apply to routing the LMC555. Keep the 0.1  $\mu$ F capacitor in parallel with a 1- $\mu$ F electrolytic capacitor as close as possible to the LMC555. Place the capacitor used for the time delay as close as possible to the DISCHARGE pin. Use a ground plane on the bottom layer to provide better noise immunity and signal integrity.

## 8.4.2 Layout Example

The figure below is the basic layout for various applications.

- C1 based on time delay calculations
- C2 0.01 μF bypass capacitor for control voltage pin
- C3 0.1 μF bypass ceramic capacitor
- C4 1-µF electrolytic bypass capacitor
- R1 based on time delay calculations
- U1 LMC555



Figure 8-10. PCB Layout



## 9 Device and Documentation Support

## 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | nanges from Revision M (July 2016) to Revision N (March 2024)                                                                                                                | Page              |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                               | 1                 |
| • | Updated wording of Features bullets for clarity                                                                                                                              | 1                 |
| • | Updated GROUND and V+ pin types in Pin Configuration and Functions                                                                                                           | 3                 |
| • | Changed V <sub>CC</sub> to V+ in <i>Pin Configuration and Functions</i>                                                                                                      | 3                 |
| • | Added (V+) to DISCHARGE description in Pin Configuration and Functions                                                                                                       | 3                 |
| • | Updated R <sub>0JA</sub> and added detailed thermal characteristics for all packages in <i>Thermal Information</i>                                                           | 4                 |
| • | Moved timing accuracy, timing shift with supply, timing shift with temperature, astable frequency, maxim                                                                     |                   |
|   | frequency, output rise and fall times, and trigger propagation delay parameters from Electrical Character                                                                    | ristics           |
|   | to Switching Characteristics                                                                                                                                                 | 5                 |
| • | Changed supply current (I <sub>S</sub> ) typical values from 50 $\mu$ A to 130 $\mu$ A at V <sub>S</sub> = 1.5 V; from 100 $\mu$ A to 180 $\mu$ A at V <sub>S</sub> = 1.5 V; | _                 |
|   | 1.5 V; and from 150 $\mu$ A to 220 $\mu$ A at V <sub>S</sub> = 12 V, in <i>Electrical Characteristics</i>                                                                    | 5                 |
| • | Changed supply current (I <sub>S</sub> ) max value from 150 $\mu$ A to 200 $\mu$ A at V <sub>S</sub> = 1.5 V in <i>Electrical Characteristics</i>                            |                   |
| • | Changed reset current (I <sub>RES</sub> ) test condition to V <sub>RES</sub> = V <sub>S</sub> in <i>Electrical Characteristics</i>                                           |                   |
| • | Added new reset current (I <sub>RES</sub> ) typical value for test condition V <sub>RES</sub> = 0 V to <i>Electrical Characteristics</i>                                     | <mark>5</mark>    |
| • | Updated Switching Characteristics to clarify that values are specified by design, characterization, or bot                                                                   | :h <mark>5</mark> |
| • | Changed units of timing shift with temperature from %V to %/V (typo) in Switching Characteristics                                                                            | 5                 |
| • | Changed functional block diagram to simplified schematic and moved to Overview                                                                                               | <mark>7</mark>    |
| • | Updated Functional Block Diagram                                                                                                                                             | <mark>7</mark>    |
| • | Changed values of $R_A$ from 3.9 k $\Omega$ to 1.78 k $\Omega$ , and $R_B$ and 9 k $\Omega$ to 4.12 k $\Omega$ in Figure 7-6                                                 | 10                |
| • | Changed "LM555" to "LMC555" (typo) in <i>Typical Applications</i>                                                                                                            | 12                |
| • | Updated figure in <i>Layout Example</i>                                                                                                                                      | 17                |
|   |                                                                                                                                                                              |                   |

Product Folder Links: LMC555

www.ti.com

| С | hanges from Revision L (February 2016) to Revision M (July 2016)                                                                                                             | Page        |  |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| • | Changed order of Features                                                                                                                                                    |             |  |  |
| • | Changed stable to astable (typo)                                                                                                                                             |             |  |  |
| • | Changed stable to astable - typo.                                                                                                                                            | 7           |  |  |
| • | Changed beings to begins typo                                                                                                                                                |             |  |  |
| • | Changed typo LM555 to LMC555.                                                                                                                                                | 12          |  |  |
| • | Changed typo LM555 to LMC555.                                                                                                                                                | 12          |  |  |
| • | Added additional applications.                                                                                                                                               |             |  |  |
| С | hanges from Revision K (January 2015) to Revision L (February 2016)                                                                                                          | Page        |  |  |
| • | Changed typo - temp range from 185 to 85                                                                                                                                     | 4           |  |  |
| С | hanges from Revision J (March 2013) to Revision K (October 2014)                                                                                                             | Page        |  |  |
| • | Added Pin Configuration and Functions, ESD Ratings, Feature Description, Device Function Application and Implementation, Power Supply Recommendations, Layout, Device and Do | cumentation |  |  |
| _ | Support, and Mechanical, Packaging, and Orderable Information sections                                                                                                       | 1           |  |  |
| С | hanges from Revision I (March 2013) to Revision J (March 2013)                                                                                                               | Page        |  |  |
| • | Changed layout of National Semiconductor Data Sheet to TI format                                                                                                             | 17          |  |  |
|   |                                                                                                                                                                              |             |  |  |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 17-Jun-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)         |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------------------|
| LMC555CMM/NOPB        | Active     | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | ZC5                      |
| LMC555CMM/NOPB.A      | Active     | Production    | VSSOP (DGK)   8 | 1000   SMALL T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | ZC5                      |
| LMC555CMMX/NOPB       | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | ZC5                      |
| LMC555CMMX/NOPB.A     | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | ZC5                      |
| LMC555CMMX/NOPB.B     | Active     | Production    | VSSOP (DGK)   8 | 3500   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | ZC5                      |
| LMC555CMX/NOPB        | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | (LM555C, LMC)<br>555CM   |
| LMC555CMX/NOPB.A      | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (LM555C, LMC)<br>555CM   |
| LMC555CMX/NOPB.B      | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (LM555C, LMC)<br>555CM   |
| LMC555CN/NOPB         | Active     | Production    | PDIP (P)   8    | 40   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | (LMC, LMC555CN)<br>555CN |
| LMC555CN/NOPB.A       | Active     | Production    | PDIP (P)   8    | 40   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | (LMC, LMC555CN)<br>555CN |
| LMC555CN/NOPBG4       | Active     | Production    | PDIP (P)   8    | 40   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | LMC555CN                 |
| LMC555CN/NOPBG4.A     | Active     | Production    | PDIP (P)   8    | 40   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | LMC555CN                 |
| LMC555CTP/NOPB        | Active     | Production    | DSBGA (YPB)   8 | 250   SMALL T&R       | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | F<br>02                  |
| LMC555CTP/NOPB.A      | Active     | Production    | DSBGA (YPB)   8 | 250   SMALL T&R       | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | F<br>02                  |
| LMC555CTP/NOPB.B      | Active     | Production    | DSBGA (YPB)   8 | 250   SMALL T&R       | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | F<br>02                  |
| LMC555CTPX/NOPB       | Active     | Production    | DSBGA (YPB)   8 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | F<br>02                  |
| LMC555CTPX/NOPB.A     | Active     | Production    | DSBGA (YPB)   8 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | F<br>02                  |
| LMC555CTPX/NOPB.B     | Active     | Production    | DSBGA (YPB)   8 | 3000   LARGE T&R      | Yes             | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 125   | F<br>02                  |
| LMC555IM/NOPB         | Obsolete   | Production    | SOIC (D)   8    | -                     | -               | Call TI                       | Call TI                    | -40 to 125   | LMC<br>555IM             |

17-Jun-2025



www.ti.com

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)       |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------------|
|                       | ` ,    | ``            |                |                       |      | (4)                           | (5)                        |              | 1,7                    |
| LMC555IMX/NOPB        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | (LM555I, LMC)<br>555IM |
| LMC555IMX/NOPB.A      | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (LM555I, LMC)<br>555IM |
| LMC555IMX/NOPB.B      | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | (LM555I, LMC)<br>555IM |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jun-2025

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMC555CMM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMC555CMMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMC555CMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMC555CTP/NOPB  | DSBGA           | YPB                | 8 | 250  | 178.0                    | 8.4                      | 1.5        | 1.5        | 0.66       | 4.0        | 8.0       | Q1               |
| LMC555CTPX/NOPB | DSBGA           | YPB                | 8 | 3000 | 178.0                    | 8.4                      | 1.5        | 1.5        | 0.66       | 4.0        | 8.0       | Q1               |
| LMC555IMX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Jun-2025



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMC555CMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMC555CMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMC555CMX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMC555CTP/NOPB  | DSBGA        | YPB             | 8    | 250  | 208.0       | 191.0      | 35.0        |
| LMC555CTPX/NOPB | DSBGA        | YPB             | 8    | 3000 | 208.0       | 191.0      | 35.0        |
| LMC555IMX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jun-2025

## **TUBE**



\*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMC555CN/NOPB     | Р            | PDIP         | 8    | 40  | 506    | 13.97  | 11230  | 4.32   |
| LMC555CN/NOPB     | Р            | PDIP         | 8    | 40  | 506    | 13.97  | 11230  | 4.32   |
| LMC555CN/NOPB.A   | Р            | PDIP         | 8    | 40  | 506    | 13.97  | 11230  | 4.32   |
| LMC555CN/NOPB.A   | Р            | PDIP         | 8    | 40  | 506    | 13.97  | 11230  | 4.32   |
| LMC555CN/NOPBG4   | Р            | PDIP         | 8    | 40  | 506    | 13.97  | 11230  | 4.32   |
| LMC555CN/NOPBG4.A | Р            | PDIP         | 8    | 40  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.





DIE SIZE BALL GRID ARRAY



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



#### NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated