



## **MOSFET**





# Modern integrated circuits (ICs) contain billions of Transistors.



### Most are MOSTs (Metal-Oxide-Semiconductor Transistors)



Andrew S. Grove (1936–2016) played a key and influential role in the development of the microprocessor technology at Intel. When Robert Noyce and Gordon Moore founded Intel in 1968, they hired Andrew Grove to lead the technology development. The well-known 386 and Pentium PC chips were actually developed at Intel under Andrew Grove's leadership. He became Intel's President in 1979 and CEO in 1987 until 1998, which was followed by his position as Chair of the board until 2005. His book Physics and Technology of Semiconductor Devices published in 1967 by Wiley is still among the best reads in understanding the fundamentals of semiconductor materials and devices. In this photo, Andrew Grove is holding an Intel 0386 microprocessor at Intel headquarters in Santa Clara, California.

© Paul Sakuma/AP Photo.

http://vo.youku.com/v\_show/id\_XMzkzNzEyMTYw.html







Applying a voltage between two metal plates separated by an insulator results in the build-up of charges +Q and -Q on the plates and an E-field, given by E=V/L. In a metal-air-metal capacitor, all the charges reside on the surface and the E-field does not penetrate into the metal.







A = 1 cm<sup>2</sup>;  $d = 1 \mu m$ , V = 2V; C = 8.85 nF,  $Q = 1.77 \times 10^{-8} \text{ C}$  or  $1.1 \times 10^{11}$  electrons. Cu has ~1.9×10<sup>15</sup> atoms per cm<sup>2</sup> on the surface

There will be that many number of positive metal ions and electrons on the surface (assuming one conduction electron per atom)

The charges +Q and -Q can therefore be generated by the electrons and metal ions at the surface alone. The E-field terminates at the metal surface.







Replace bottom metal plate with a *p*-type semiconductor

p-type semiconductor has  $N_a = 10^{15}$  cm<sup>-3</sup>. ::  $p \approx N_a$  and  $p_{\text{surface}} \approx (p_{\text{bulk}})^{2/3}$ .: The number of acceptor atoms on the surface is  $1 \times 10^{10}$  cm<sup>-2</sup>.

**Insufficient** number of negative acceptors at the surface to generate the charge -Q.

Therefore we must expose negative acceptors in the bulk.

The field penetrates into the semiconductor.







A positive voltage creates a <u>depletion layer</u> by forcing the positively charged holes <u>away</u> from the metal/insulator/semiconductor interface, <u>leaving exposed a carrier-free region of immobile</u>, <u>negatively</u> charged <u>acceptor ions</u>. The region into which the field penetrates is therefore depleted of its equilibrium concentration of holes.

This is a **depletion layer**. We can estimate W since  $Q = qAWN_a$ 







If V is high enough, a high concentration of negative charge carriers forms in an *inversion layer* located in a thin layer next to the interface between the semiconductor and the insulator.

Conventionally, the gate voltage at which the volume density of electrons in the inversion layer is the same as the volume density of holes in the body is called the <u>threshold voltage</u>.  $V > V_{th}$ , an **inversion layer** is created near the surface in which there are conduction electrons





- In addition to the Body/bulk and the Gate terminal in a MOS capacitor, a MOSFET has two additional terminals called Source and Drain.
- Each of these is connected to individual highly doped regions that are separated by the bulk region.
- These regions can be either p or n type, but they
  must both be of the same type and of opposite type to
  the body region.
- The source and drain (unlike the bulk) are highly doped as signified by a "+" sign after the type of doping.



### **Enhancement MOSFET**





If the MOSFET is an n-channel or nMOS FET, then the source and drain are "n+" regions and the body is a "p" region. If the MOSFET is a p-channel or pMOS FET, then the source and drain are "p+" regions and the body is a "n" region. The source is so named because it is the source of the charge carriers (electrons for n-channel and holes for p-channel).

## University of Glasgow

Hill Education, 2018)

#### **Enhancement MOSFET**



Below threshold  $V_{GS} < V_{th}$  and  $V_{DS} = 0$ . Depletion layer forms due to expulsion of holes. Now, increasing  $V_{GS}$  beyond threshold ( $V_{DS} = 0$ ) results in an inversion layer to form in the p-type semiconductor, which links the two n+ regions of source and drain.



Above threshold  $V_{GS} > V_{\rm th}$  and by applying a small  $V_{DS}$  ( $V_{DS} < V_{DS({\rm sat})}$ ) a current  $I_D$  flows, which is limited by the resistance of the n-channel:

$$I_D = \frac{V_{DS}}{R_n}$$

The current,  $I_D$  increases linearly with  $V_{DS}$  in this region.







Above threshold  $V_{GS} > V_{\rm th}$  and  $V_{DS} > V_{DS({\rm sat})}$  additional  $V_{DS}$  drops across depletion layer, which extends to P'. Resistance of channel changes slightly and  $I_{DS}$  becomes:

$$I_D \approx I_{DS} \approx V_{DS(sat)}/R_{AP'(n-ch)}$$

3002 Electronic Devices R. Ghannam

### **Enhancement MOSFET**





- (a) Typical  $I_D$  vs  $V_{DS}$  characteristics of an enhancement MOSFET ( $V_{th} = 4$  V) for various Fixed voltages  $V_{GS}$ .
- (b) Provided that  $V_{DS} > V_{DS(\mathrm{sat})}$ ,  $I_{DS}$  (output in source-drain circuit) is totally dependent on  $V_{GS}$ . Thus, variations in  $V_{GS}$  lead to changes in  $I_{DS}$ . Remember,  $I_{DS}$  only exists when  $V_{GS} > V_T$



### **Enhancement NMOSFET**



#### **Enhancement NMOSFET constant**

Units of 
$$AV^{-2}$$
  $K=\frac{Z\mu_e \mathcal{E}}{2Lt_{\rm ox}}$  Sometimes referred to as  $C_{ox}$  (oxide capacitance)

where  $\mu_e$  is the electron drift mobility in the channel, L and Z are the length and width of the gate controlling the channel, and  $\varepsilon$  and  $t_{ox}$  are the permittivity ( $\varepsilon_r \varepsilon_o$ ) and thickness of the oxide insulation under the gate

#### **Enhancement MOSFET in LINEAR REGION**

$$I_{DS} = K((V_{GS} - V_{\text{th}})V_{DS} - 0.5V_{DS}^{2})$$

3002 Electronic Devices



### **Enhancement NMOSFET**



#### **Enhancement NMOSFET constant**

$$K = \frac{Z\mu_e \mathcal{E}}{2Lt_{\text{ox}}}$$
 Sometimes referred to as  $c_{ox}$  (oxide capacitance)

where  $\mu_e$  is the electron drift mobility in the channel, L and Z are the length and width of the gate controlling the channel, and  $\varepsilon$  and  $t_{ox}$  are the permittivity ( $\varepsilon_r \varepsilon_o$ ) and thickness of the oxide insulation under the gate

#### **Enhancement MOSFET in SATURATION REGION**

$$I_{DS} = K(V_{GS} - V_{\text{th}})^2 (1 + \lambda V_{DS})$$

Where  $\lambda$  is a constant that is typically 0.01 V<sup>-1</sup>.

3002 Electronic Devices

R. Ghannam







#### **Enhancement NMOSFET constant**

$$K = \frac{Z\mu_e \varepsilon}{2Lt_{\text{ox}}}$$

Called enhancement, since a gate voltage is required to *enhance* a conducting channel between source and drain.

where  $\mu_e$  is the electron drift mobility in the channel, L and Z are the length and width of the gate controlling the channel, and  $\varepsilon$  and  $t_{ox}$  are the permittivity ( $\varepsilon_r \varepsilon_o$ ) and thickness of the oxide insulation under the gate

$$I_{DS} = K(V_{GS} - V_{th})^2 (1 + \lambda V_{DS})$$

Where  $\lambda$  is the channel-length modulation parameter, which is a constant that is typically 0.01 V<sup>-1</sup>. Can be determined by extending  $I_D$  vs  $V_{DS}$  lines and finding the intersect at -  $V_{DS}$ 

Saturation, 
$$I_D \approx I_{DS}$$
 $V_{DS(sat)}$ 
 $V_{GS} = 10V$ 
 $V_{GS} = 10V$ 
 $V_{GS} = 10V$ 
 $V_{DS} = 10V$ 
 $V_{DS} = 10V$ 
 $V_{DS} = 10V$ 
 $V_{DS} = 10V$ 

 $I_D$  (mA)

3002 Electronic Devices

R. Ghannam







#### **Enhancement NMOSFET constant**

$$I_{DS} = K(V_{GS} - V_{th})^2 (1 + \lambda V_{DS})$$

Where  $\lambda$  is the channel-length modulation parameter, which is a constant that is typically 0.01 V<sup>-1</sup>. Can be determined by extending  $I_D$  vs  $V_{DS}$  lines and finding the intersect at -  $V_{DS}$ 



the MOSFET transconductance is

$$g_m = rac{\partial I_D}{\partial V_{GS}} = rac{2I_D}{V_{GS} - V_{th}} = rac{2I_D}{V_{ov}},$$

where  $V_{ov} = V_{GS} - V_{th}$  is called the <u>overdrive voltage</u>



## MOSFET – Example 1



THE ENHANCEMENT NMOSFET A particular enhancement NMOS transistor has a gate with a width (Z) of 50  $\mu$ m, length (L) of 10  $\mu$ m, and SiO<sub>2</sub> thickness of 450 Å. The relative permittivity of SiO<sub>2</sub> is 3.9. The p-type bulk is doped with  $10^{16}$  acceptors cm<sup>-3</sup>. Its threshold voltage is 4 V. Estimate the drain current when  $V_{GS} = 8$  V and  $V_{DS} = 20$  V, given  $\lambda = 0.01$ . Due to the strong scattering of electrons near the crystal surface assume that the electron drift mobility  $\mu_e$  in the channel is half the drift mobility in the bulk.

The variation of the drift mobility with dopant concentration in Si for electrons and holes at 300 K.









## MOSFET – Example 2



The Enhancement NMOSFET amplifier Consider an n-channel Si enhancement NMOS that has a gate width (Z) of 150  $\mu$ m, channel length (L) of 10  $\mu$ m, and oxide thickness (t<sub>ox</sub>) of 500 Å. The channel has  $\mu_e = 700 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  and the threshold voltage (V<sub>th</sub>) is 2 V ( $\epsilon_r = 3.9 \text{ for SiO}_2$ ).

- a. Calculate the drain current when  $V_{GS} = 5$  V and  $V_{DS} = 5$  V and assuming  $\lambda = 0.01$ .
- b. What is the small-signal voltage gain if the NMOSFET is connected as a common source amplifier with a drain resistance  $R_D$  of 2.2 k $\Omega$ , the gate biased at 5 V with respect to source ( $V_{GG} = 5$  V) and  $V_{DD}$  is such that  $V_{DS} = 5$  V? What is  $V_{DD}$ ? What will happen if the drain supply is smaller?
- c. Estimate the most positive and negative input signal voltages that can be amplified if  $V_{DD}$  is fixed at the above value in b.
- d. What factors will lead to a higher voltage amplification?









## **Depletion MOSFET**





Unlike enhancement-mode transistors, which are "normally-off" devices, depletion mode MOSFETs are "normally-on".



## **Depletion MOSFET**





 $V_{GS}=0$ ,  $I_D$  increases with  $V_{DS}$ . Eventually at  $V_{DS}=V_{DS(\mathrm{sat})}$ , the channel is pinched off and  $I_D$  becomes saturated at  $I_{DSS}$ .



**Depletion mode:** When  $V_{GS}$  is negative, the channel has a lower conductance and pinch-off occurs at a lower  $V_{DS}$ 





Enhancement mode: When  $V_{GS}$  is positive, the channel has a higher conductance and pinch-off occurs at a higher  $V_{DS}$ 



## **MOSFETs**



#### How to can we measure the $V_t$ of a MOSFET?



Method A:  $V_t$  is measured by extrapolating the  $I_{DS}$  versus  $V_{GS}$  curve to  $I_{DS} = 0$ .

Method B: An increasingly popular alternative is to define  $V_t$  as the  $V_{GS}$  at which  $I_{DS}$  is equal to a small value, such as the  $V_{GS}$  at which  $I_{DS} = 0.1 \times \frac{W}{L}$ .



## **Velocity Saturation**



- The electron surface mobility  $\mu_{es}$  depends on the lateral electric field in the channel. At low electric fields, surface mobility can be approximated by  $v = \mu E$ .
- At high electric fields (when pinch off is achieved) carriers gain kinetic energy.
   The increase in energy increases scattering probability between the carriers and the lattice.
- Thus, mobility decreases inversely proportional to the electric field and the carrier velocity saturates. The saturation electric field for Si is approximately  $10^6 \, V/m$ .





## **Velocity Saturation**



- The effect of velocity saturation is to reduce  $I_{DS}$  by a factor of  $1 + \frac{V_{DS}}{L \times E_{sat}}$ .
- This factor reduces to one when  $V_{DS}$  is small or L is large.





What is the main difference between the  $V_{GS}$  dependence of the long- and short-channel length IV curves?



## **MOSFET Switching**





- Majority of MOSFETs are used in digital applications.
- Logical levels "0" and "1" correspond to the *on* and *off* states of the transistor.
- The basic MOSFET switching circuit is the MOS invertor shown opposite.

- The current through the load resistor R is given by  $\frac{V_{DD}-V_o}{R}$  which determines the load line.
- The typical value for the load resistor is  $R=1 \text{ M}\Omega$ .
- In an integrated circuit this resistor requires a large area if it is fabricated from polycrystalline silicon or in a diffusion layer!



## **MOSFET Switching**



In most integrated circuits, the load is formed from the another MOSFET which may be:

- An enhancement MOSFET with the gate and drain connected together.
- A depletion mode MOSFET with the gate and source connected together.





## **MOSFET Amplifier**



MOSFETs are also used in analogue and mixed signal applications. One of the important analogue circuits is the amplifier.



DC gate voltage sets the working point of the amplifier. The amplifier amplifies 'small signals'.



## **MOSFET**



Hybrid  $\pi$  model of the MOSFET.





## **MOSFET Summary**



When a positive voltage is applied to the gate, electrons are induced in the semiconductor below the gate oxide. Those electrons form a conductive *channel* between the source and the drain and a current may flow. Since the gate field controls the carrier concentration in the channel and hence the current, the transistor is also called *field-effect transistor* (FET).

You may also found in the books the following abbreviations:

- MOSFET,
- MOST,
- IGFET,
- · MISFET.

#### MOS transistor classification:

| <b>Channel type</b>    | Channel   | Source and     | Substrate      |
|------------------------|-----------|----------------|----------------|
|                        |           | drain          |                |
| <i>n</i> -channel MOST | electrons | <i>n</i> -type | <i>p</i> -type |
| <i>p</i> -channel MOST | holes     | <i>p</i> -type | <i>n</i> -type |

| Channel mode     |                                 |
|------------------|---------------------------------|
| Enhancement mode | At $V_G$ =0 no channel exists   |
| Depletion mode   | Channel exists without applying |
|                  | $V_G$                           |

|             | <i>n</i> -channel                      | <i>p</i> -channel                                                                 |
|-------------|----------------------------------------|-----------------------------------------------------------------------------------|
| Enhancement | $G \xrightarrow{\triangleright} D$ $S$ | $ \begin{array}{ccc} & & & \\ G & & & \\ & & & \\ & & & \\ S & & \\ \end{array} $ |
| Depletion   | $G \longrightarrow B$                  | $ \begin{array}{c c} & & \\ G & & \\ & & \\ S & & \\ \end{array} $                |







When  $V_g = V_{dd}$ , the NFET is on and the PFET is off. When  $V_g = 0$ , the PFET is on and the NFET is off.







For all listed above load elements a *dc* current flows through the invertor when the driver is open. This causes a significant power dissipation in an integrated circuit with millions invertors.

This is avoided in Complementary MOS IC (CMOS). The complementary nature of NFETs and PFETs makes it possible to design low-power circuits called **CMOS** or **complementary MOS** circuits.

etc.)







A CMOS inverter is made of a PFET *pull-up device* and a NFET *pull-down device*.  $V_{out} = ?$  if  $V_{in} = 0$  V.

It charges and discharges the output node with its load capacitance, C, to either Vdd or 0 under the command of Vg.

When Vg = Vdd, the NFET is on and the PFET is off (think of them as simple on—off switches), and the output node is pulled down to the ground (Vout = 0).

When Vg = 0, the NFET is off and the PFET is on; the output node is pulled up to Vdd.

In either case, one of the two transistors is off and there is no current flow from *V*dd through the two transistors directly to the ground. Therefore, CMOS circuits consume much less power than other types of circuits.







#### CMOS



# NFET and PFET can be fabricated on the same chip.

P<sup>+</sup>Drain **PFET** Source N-well M  $V_{\rm out}$ **NFET** Source N<sup>+</sup> Drain 0 VGate

 $V_{\rm dd}$ 

Contact

# Basic layout of a CMOS inverter









#### Voltage Transfer Characteristic (VTC)



