# Jason Yuchi Tsao

3993 Jewell St Unit B16, San Diego, CA 92109, USA

+1 (858) 847-5349 | j7tsao@gmail.com | www.linkedin.com/in/jason-yuchi-tsao-22786235

Portfolio: <a href="https://j7tsao.github.io/portfolio">https://j7tsao.github.io/portfolio</a> | Github: <a href="https://github.com/j7tsao">https://github.com/j7tsao</a>

#### **Software Skill**

Programming Languages: Python, JavaScript, HTML5/CSS3, C++

## **Software Certificate/Projects (Hyperlink)**

| <ul> <li>freeCodeCamp Scientific Computing with Python</li> </ul>         | Oct. 2021 |
|---------------------------------------------------------------------------|-----------|
| <ul> <li>freeCodeCamp Responsive Web Design</li> </ul>                    | Jan. 2021 |
| <ul> <li>freeCodeCamp JavaScript Algorithms and Data Structure</li> </ul> | Oct. 2020 |
| <ul> <li>freeCodeCamp Front End Development Libraries</li> </ul>          | Sep. 2020 |
| <ul> <li>Travel Agency Administration System using C++</li> </ul>         | Dec. 2021 |
| <ul> <li>Portfolio Webpage (HTML5 / CSS3 / JavaScript)</li> </ul>         | Mar. 2022 |

## **Work Experience**

### **Qualcomm Technologies**

San Diego, CA

EngIT Engineer (Consultant)

Feb 2021 – Present

- Verified Engineering flow (NBF) through Cloud provisioning (AWS EC2)
- Refurbished automation script (bash, Python) for Amazon Machine Images (AMI)
- Cross-site infrastructure provisioning for Qualcomm Vendor Remote Access & Debug (QVRAD)

#### ASIC Implementation Engineer

2012 – June 2018

- ASIC implementation for GPU cores: Gandalf, Elessar, Istari, Nazgul, Napali, Poipu, Hana, Kona
- Formal Verification (Cadence Conformal LEC), Physical Aware Synthesis (Synopsys Design Compiler Graphical)
- Static Timing Analysis (STA), fixing setup violation (Synopsys DCG/Prime Time)
- Owner of the 2<sup>nd</sup> biggest hard macro in GPU core (Texture Pipe, TP Wrapper, 5.1 Million gates, 3X TP)

### Illinois Institute of Technology

Chicago, IL

Research Assistant

2007 - 2011

- · Area-efficient VLSI implementation for parallel linear-phase digital FIR filter of even and odd length
- VLSI pipeline system (Multimedia processor) power reduction for via single comparator-based clock gating

Teaching Assistant

2007 - 2011

• ECE212: Circuit Analysis

• ECE429: Introduction to VLSI Design

## **ProMOS Technologies**

Hsinchu, Taiwan

Wafer Sort Engineer

2003 - 2005

- Wafer testing troubleshooting and wafer prober maintenance in fab
- Die testing data analysis and wafer yield improvement

#### **Education**

### **Illinois Institute of Technology**

Chicago, IL

*Ph.D. Electrical Engineering* (GPA: 3.51 / 4.0)

Dec 2011

PhD Dissertation Title:

Hardware-Efficient VLSI Implementation for Parallel Linear-Phase Digital FIR Filter

**New York University Tandon School of Engineering** 

New York, NY

## **Dayeh University**

B.S. Electrical Engineering

Changhua, Taiwan
Jun 2001

## **Awards**

Qualstar (Qualcomm Recognition & Reward Program for Outstanding Contributions)

- 2015 Extra efforts and dedication to incorporate very challenging last minute USP changes for successful Istari V3.0 TO.
- 2017 Dedication to deliver the highest quality netlist as a GPU hard macro owner for Hana/Poipu V1.