# Phenomenological modeling of loop neurons

From: Jeff Shainline To: Andrew Dienstfrey

National Institute of Standards and Technology, Boulder, CO, 80305 July 11, 2019

#### Abstract

#### Contents

| 1 | Introduction                            | 1 |
|---|-----------------------------------------|---|
| 2 | Leaky Integrators                       | 4 |
| 3 | The Spike Response Model                | 4 |
| 4 | Phenomenological Model of Synapses      | 4 |
| 5 | Phenomenological Model of Point Neurons | 5 |
| 6 | Phenomenological Model of Dendrites     | 6 |
| 7 | Treatment of Synaptic Plasticity        | 6 |
| 8 | Acknowledgements                        | 6 |

#### 1 Introduction

The purpose of the present document is to communicate to you, Andrew Dienstrfrey, a few concepts regarding the circuits we are exploring so that you can help me construct a set of phenomenological models that will enable numerical investigation of these circuits as synapses, dendrites, neurons, and networks. I think the phenomenological model is the best way for me to communicate with you and provide you with the tools you need to think about this work. Ideally, this phenomenological modeling with turn into a publication on which you are an author, but I know there is a long way to go to turn this into a document you would put your name on.

Here is a bit of background information, and I apologize if you have heard me say all this a million times. We have proposed superconducting optoelectronic hardware for large-scale neuromorphic computing based on one primary conjecture: the fan-out required for efficient communication between neurons in large neural systems is best achieved with photons. The subsequent conjecture is that signaling with as few photons as possible is advantageous for energy efficiency. These two conjectures led to the original proposal for superconducting optoelectronic hardware [1], which combines few-photon semiconductor light emitters, passive dielectric waveguides, and superconducting single-photon detectors. In that work, we tried to conceive of circuits that performed basic neuronal operations such as synaptic weighting, summation, thresholding, and spiking.

The approaches proposed in Ref. 1 had several problems: 1) synaptic weights were implemented with variable attenuation of optical signals, which results in analog communication and wastes photons at weak synapses; 2) the physical mechanisms intended to implement the synaptic weights were not capable of activity-based plasticity; 3) the approach to synaptic weighting and neuronal thresholding left no room for dendritic processing, which I later became convinced is at the core of neural information processing; and 4) the original work did not have a well-designed means of producing light pulses based on thresholding performed by a superconducting circuit. Problems 1-3 can be nicely solved by adding Josephson junctions to the mix. Problem 4 is solved with the hTron thin-film superconducting amplifiers Adam has been developing.

After working out new circuits based on single-photon detectors working in conjunction with Josephson junctions to create synapses as well as exploring how Josephson junctions can trigger hTron amplifers to produce light from semiconductor diodes, we had new neuron designs that went well beyond what was presented in Ref. 1. I summarized these circuit concepts in Ref. 2 and went into excruciating detail in Ref. 3. The use of these circuits for dendritic



Figure 1: Two schematics of loop neurons. (a) A point loop neuron (no dendritic tree) showing excitatory  $(S_e)$  and inhibitory  $(S_i)$  synapses, as well as synaptic weight update circuits (W). The wavy, colored arrows are photons, and the straight, black arrows are electrical signals. The synapses receive signals as faint as a single photon and add supercurrent to an integration loop. Upon reaching threshold, a signal is sent to the transmitter circuit (T), which produces a photon pulse. Some photons from the pulse are sent to downstream synaptic connections, while some are used locally to update synaptic weights. (b) A loop neuron with an elaborate dendritic tree. The complex structure consists of excitatory and inhibitory synapses that feed into dendrites (D). Each dendrite performs computations on the inputs and communicates the result to other dendrites for further processing or on to the cell body of the neuron (N). The neuron itself acts as the final thresholding stage, and when its threshold is reached, light is produced by the transmitter (T), which is routed to downstream synaptic connections.

processing was presented in Ref. 4, the one we discussed in reading group. The new circuit designs are based on the use of Josephson junctions for analog signal processing—a mode of operation that, as far as I know, nobody else has explored. These circuits meet all of the needs of neural information processing (as I understand those needs), so I think we are converging toward "the right" circuits.

Next, let me take a minute to qualitatively explain the operation of loop neurons. Schematic diagrams are shown in Fig. 1. Figure 1(a) shows the point-neuron concept [2, 3], while Fig. 1(b) shows the concept when a dendritic tree is included [4]. In these neurons, integration, synaptic plasticity, and dendritic processing are implemented with inductively coupled loops of supercurrent. It is due to the prominent role of superconducting storage loops that we refer to devices of this type as loop neurons. Operation is as follows. Photons from upstream neurons are received by a superconducting single-photon detectors (SPD) at each synapse. Using a Josephson junction (JJ) in parallel with an SPD, synaptic detection events are converted into an integrated supercurrent which is stored in a superconducting loop. The circuit diagram of a synapse is shown in Fig. 2(a). The amount of current that gets added to the integration loop during a photon detection event is determined by the synaptic weight. The synaptic weight is dynamically adjusted by another circuit combining SPDs and JJs, and all involved circuits are analog. When the integrated current of a given neuron reaches a (dynamically variable) threshold, an amplification cascade begins, resulting in the production of light from a waveguide-integrated semiconductor light emitter. The amplifer and it use in the production of light is experimentally demonstrated in Ref. 5. The photons thus produced fan out through a network of dielectric waveguides and arrive at the synaptic terminals of other neurons where the process repeats. We have described and demonstrated these networks of multiplanar waveguides in Refs. 6 and 7. We demonstrated the silicon light sources waveguide-integrated with superconducting single-photon detectors in Ref. 8.

In loop neurons, a synapse consists of an SPD in parallel with a JJ (which together transduce photons to supercurrent), and a superconducting loop, which stores a current proportional to the number of detected photon arrival events. This loop is referred to as the synaptic integration (SI) loop. Within each neuron, the loops of many synapses are inductively coupled to a larger superconducting loop, referred to as the neuronal receiving (NR) loop, thereby inducing an integrated current proportional to the current in all the neuron's synapses. When the current in this NI loop reaches a threshold, the neuron produces a current pulse in the form of a flux quantum. This current is amplified and converted to voltage to produce photons from a semiconductor p - i - n junction.

The currents in the synaptic and neuronal loops are analogous to the membrane potential of biological neurons [?], and the states of flux in these loops are the principal dynamical variables of the synapses and neurons in the system.



Figure 2: Circuit diagrams. (a) A synapse combining a single-photon detector (SPD) in parallel with a Josephson junction (JJ). The generated signal is stored in the synaptic integration (SI) loop. (b) A dendrite using a similar circuit structure to (a) to perform nonlinear functions on multiple synaptic or dendritic inputs. The inputs are received by the dendritic receiving (DR) loop and, the outputs are stored in the dendritic integration (DI) loop. Inhibitory inputs (IH) can also be utilized.

Inhibitory synapses can be achieved through mutual inductors with the opposite sign of coupling. Dendritic processing can be implemented straightforwardly by adding intermediate mutually inductively coupled loops between the synaptic and neuronal loops. Synapses can be grouped on dendritic loops capable of local, nonlinear processing and inhibition. Neurons with multiple levels of dendritic hierarchy can be implemented as multiple stages of integrating loops. The temporal scales of the SI and DI loops can be set with L/r time constants. I expect all synaptic and dendritic signals to leak, enabling fading memory of recent activity. Also, I hypothesize that the ability to achieve a diversity of time constants through synapses and dendrites with many L/r time constants will be advantageous, and I would like to investigate this in numerical studies.

Synaptic memory is also implemented based on the stored flux in a loop, referred to as the synaptic storage (SS) loop. The state of flux in the SS loop determines the current bias to the synaptic receiver circuit discussed above. This current bias is the synaptic weight. In contrast to the SI and DI loops, the SS loop is intended to store long-term memory, and therefore I do not expect to add a resistance to this loop. If the SS loop is created with a superconducting wire of high inductance, the loop can hold many discrete states of flux, and therefore can implement many synaptic weights, if desired. Synapses with a pseudo-continuum of hundreds of stable synaptic levels between minimal and maximal saturation values are possible. Transitions between these levels can be induced based on the relative arrival times of photons from the pre-synaptic and post-synaptic neurons, thereby establishing a means for spike-timing-dependent plasticity with one photon required for each step of the memory-update process. Binary synapses are also possible, and just as we expect a diversity of L/r time constants to be advantageous for tracking activity over time, we expect a diversity of synapses raging from binary to multistable to be advantageous for striking a balance between adaptability and stability.

To make the analogy to biological neural hardware explicit, synapses are manifest as circuits comprising superconducting SPDs with JJs. These synapses transduce photonic communication signals to supercurrent for information processing, and this supercurrent plays the role of the membrane potential. The dendritic arbor is a spatial distribution of synapses interconnected with inductively coupled loops for intermediate integration and nonlinear processing. The integration function of the soma is also achieved with a superconducting loop, and the threshold is detected when a JJ in this loop is driven above its critical current. The firing function of the soma (or axon hillock) is carried out by a chain of superconducting current and voltage amplifiers that drive a semiconductor diode to produce light. The axonal arbor is manifest as dielectric waveguides that route photonic signals to downstream synaptic connections. Gap junctions may be realized with evanescent couplers between waveguides of the axonal arbor, but we do not consider gap junctions further in this paper.

That is probably either too much or not enough qualitative explanation, but the point of this document is to get to the mathematical models, so let's move on.

#### 2 Leaky Integrators

At this point, I think a good model of loop neurons with a dendritic tree involves a combination of two models: a leaky integrator model for dendrites and a spike response model for synapses. To make sure we're on the same page, here is a the way I think about these two models. A leaky integrator obeys the equation

$$\frac{du(t)}{dt} = f_{\rm in}(t) - \tau^{-1}u(t). \tag{1}$$

The function  $f_{\rm in}(t)$  represents an arbitrary, time-varying input to the integrator, and  $\tau$  gives the leak rate. The leaky integrate-and-fire model (I&F) treats a system that follows Eq. 1, but is also subject to the rule that when u(t) reaches a threshold  $\theta$ , the system produces a pulse (spike, action potential, firing event), and the value of u(t) is set to a base value  $u_0$ . Loop neurons can be made to behave exactly as leaky integrate-and-fire neurons in some circumstances, but I think they can perform better. In particular, the reset of u after a firing event erases all information known to the neuron, and this seems wasteful.

#### 3 The Spike Response Model

The spike response model (SRM) is a phenomenological model of neuron behavior that is complimentary to integrateand-fire models. The approach leverages closed-form expressions for the response of the membrane potential to synaptic activity and production of action potentials. We can construct similar models based on loop neuron circuits to facilitate numerical analysis of loop neurons and networks.

I have only learned about SRM from the textbook called Spiking Neuron Models by Gerstner and Kistler [9]. From Gerstner and Kistler, pg. 102, the SRM is structured as follows. The state of neuron i at time t is described by a single variable,  $u_i(t)$ . In the absence of spikes,  $u_i(t) = u_{\text{rest}}$ . The function

$$\epsilon_{ij}(t - t_j^{(f)}) \tag{2}$$

describes the time course of the response to an incoming spike train. The function  $\epsilon$  is referred to as the *synaptic* response kernel, and  $t_j^{(f)}$  is the full list of times at which a pulse leaving neuron j was received at a synapse on neuron i. If  $u_i(t)$  reaches threshold  $\theta$ , an output spike is triggered. The response of the variable  $u_i(t)$  to the production of this action potential is modeled by the function

$$\eta(t-\hat{t}_i),$$
 (3)

where  $\hat{t}_i$  is the time of the last action potential produced by neuron i. The function  $\eta$  is referred to as the reset kernel. After firing, the evolution of  $u_i(t)$  follows

$$u_i(t) = \eta(t - \hat{t}_i) + \sum_j w_{ij} \sum_f \epsilon_{ij} (t - t_j^{(f)}).$$
 (4)

In biological neurons,  $\epsilon$  may also depend on  $\hat{t}_i$  due to physiological activity with the cell due to action potential creation. Such behavior is not native to loop neurons. It could be added if advantageous, but at present we neglect it from the model. The time between when neuron j produces a pulse and when it is received by neuron i is the delay, and we neglect delay in this work. One can also include a term to account for external drive that takes the form

$$\int_0^\infty \kappa(t - \hat{t}_i, s) I^{\text{ext}}(t - s) ds,\tag{5}$$

but we also ignore this term and assume all external drives are input through synapses with response given by  $\epsilon$ .

For the purpose at hand, we consider Eq. 4 to represent the SRM for point neurons in a form that is most relevant to modeling loop neurons.

## 4 Phenomenological Model of Synapses

In loop neurons, the best model for the neuron as a whole may not be a leaky integrator, but rather a spike response model for each synapse, a leaky integrator ODE for each dendrite, and a summation for the signal present in the neuron. Let us begin to model loop neurons by modeling a synapse in isolation. Let us first consider a synapse in the

context of a leaky integration model and proceed from there to reduce it to a closed-form expression for the synaptic response to a firing event.

In the circuit of Fig. 2(a), the dynamical quantity that passes information to the rest of the neuron is the current circulating in the SI loop,  $I_{\rm si}(t)$ . Current is added to the loop when the synaptic firing junction,  $J_{sf}$ , is driven above the junction's critical current  $(I_c)$  by the redirection of current from the SPD to  $J_{sf}$  during a synaptic firing event. Due to the nature of JJs, exceeding the  $I_c$  of the junction results in the production of a series of fluxons. These fluxons are generated at a rate that is dependent on both the  $I_c$  (which is static) and the current bias,  $I_b$ . The functional form of this current-dependent rate is not simple, in general, so we simply refer to the rate of production of flux quanta as  $r_{fq}(I_b;t)^1$ . Each flux quantum that enters the SI loop adds a fixed amount of current to the loop, governed by the relation  $\Delta I_{si} = \Phi_0/L_{si}$ , where  $\Phi_0 = h/2e = 2.07 \times 10^{-15}$  Wb is the magnetic flux quantum, and  $L_{si}$  is the inductance of the SI loop. This relation between the current associated with a single fluxon and the inductance of the loop is a fundamental aspect of Josephson physics. The rate at which current is added to the SI loop equals the rate at which fluxons are generated multiplied by the current added to the loop with each fluxon. The current leaks exponentially from the SI loop with the time constant  $\tau_{si} = L_{si}/r_{si}$ . Thus, the current in the SI loop obeys a leaky integrator equation:

$$\frac{dI_{si}(t)}{dt} = \alpha r_{fq}(I_b, t) - \tau_{si}^{-1} I_{si}(t).$$
 (6)

Here we expect  $\alpha = \Phi_0/L_{si}$ , but it can be considered simply a scale factor mapping input rate to current. Also, though current is added to the SI loop in increments of discrete flux quanta, we are dealing with pretty large number of flux quanta (10-1000 per synaptic firing event), so treating  $r_{fg}$  as a continuous function is probably acceptable.

Based on this model, we can reduce all synaptic activity to the solution of first-order ODEs if we know  $r_{fq}$  and the complete list of arrival times,  $\bar{t}$ . But in certain contexts it would be advantageous if we could avoid solving ODEs and instead simply write down the form of the response. To do this it is helpful to consider a few limits.

We arrive at the expression

$$I_{si}(\bar{t};t) = \sum_{f:t>t^{(f)}} f[I_{si}(t^{(f)})](1 - e^{-(t-t^{(f)})/\tau_r})e^{-(t-t^{(f)})/\tau_{si}}, \tag{7}$$

where  $\bar{t}$  is the set of all firing times:  $\bar{t} = \{t^{(f)}\}$ . Equation 7 depends on the self-referential prefactor

$$f(I_{si}) = \min\left(I_0 \left[1 - \left(\frac{I_{si}}{I_{si}^{sat}}\right)^{\gamma_1}\right]^{\gamma_2}, I_{si}^{sat} - I_{si}\right). \tag{8}$$

In the model of Eqs. 7 and 8 we have come up with the form of the synaptic response kernel. Namely,

$$\epsilon(\bar{t};t) \propto I_{si}(\bar{t};t).$$
 (9)

We must demonstrate that this captures the behavior of the circuits under consideration. We can accomplish this by comparing the model to circuits simulated with WRSpice.

(Insert relevant figs. here)

## 5 Phenomenological Model of Point Neurons

We have a closed-form expression (Eqs. 7 and 8) for the response of a synapse to a spike train represented by a list of input spike times  $\bar{t}$ . In the case of a point neuron, the response from all input synapses are weighted and summed. In loop neurons, the weights at this stage of summation are due to mutual inductors, so we write the current in the neuronal receiving (NR) loop as

$$I^{nr}(t) = \sum_{i} m_i I_i^{si}(\bar{t}_i; t). \tag{10}$$

Here  $m_i$  is a fixed weight due to mutual induction. Plastic synaptic weights are discussed in Sec. 7.

The neuron cell body has a threshold set by the critical current of the neuronal firing junction. When  $I^{nr}(t) = I_{th}^{nr}$  and  $\frac{dI^{nr}(t)}{dt} > 0$ ,  $J_{nr}$  is driven to produce fluxons. In hardware, this results in triggering the hTron and the LED. This is a spike event. That device dynamics does not concern us here. We assume this process is fast relative to

<sup>&</sup>lt;sup>1</sup>In the case of junctions with damping parameter  $\beta_c \ll 1$ , there is a closed form expression:  $r_{fq} = R\sqrt{I_b^2 - I_c^2}$  for  $I_b > I_c$ , and zero otherwise. The damping parameter is  $\beta_c = 2eI_cCR^2/\hbar$ , where C and R are the junction capacitance and resistance.

interspike intervals. We also assume activation of the hTron also drives a DCSFQ circuit that adds a fluxon to the refractory suppression (RS) loop. This refractory feedback adds a current to the NR loop of exactly the same form as the post-synaptic current, except this suppression current opposes the current added to the NR loop by all the excitatory synapses, thus driving the neuron below threshold. The refractory period depends on the amplitude of this current as well as the leak rate of the RS loop.

Thus, refraction simply adds another term to the sum in Eq. 10, so we write the current in the neuronal receiving loop of neuron j as

$$I_i^{nr}(t) = m_i^{rs} I^{rs}(\bar{t}_i; t) + \sum_i m_{ij} I_j^{si}(\bar{t}_j; t).$$
(11)

When the full form of  $I^{si}$  (Eq. 7) is inserted into Eq. 11, we see Eq. 11 has the form of the SRM model, Eq. 4.

To use the model of Eq. 11 to simulate networks of loop neurons, one need not solve any ODEs, but I think it is still necessary to step through time on a fine mesh because one does not know the lists of spike times in advance. I think numerically one steps through the synaptic and neuronal equations and checks every neuron for the threshold condition at each time step. One of the primary reasons for producing this document is to solicit input as to how to best model these systems numerically.

#### 6 Phenomenological Model of Dendrites

In the case of loop neurons, each dendrite obeys a leaky integration equation (not an I&F equation, as spiking and reset do not occur). In the case of synapses, we were able to avoid explicitly solving the ODEs because each input is assumed to be an identical event, marked only by a firing time. We were able to find a closed-form expression for the response, albeit one that depends on the state of the synapse at the time of each firing event. In dendrites, even this is not possible, I don't think. The reason is that the inputs to dendrites are superpositions of analog functions of time determined by the synaptic response kernels of, in general, several arbitrarily correlated synapses. It appears the best path forward is to represent dendritic responses with leaky integrator equations. We still step through time on a fine mesh, so perhaps it isn't much less efficient.

In just the same way as a synapse, a dendrite leaky integrator equation can be motivated based on the input rate of fluxons into the DI loop and the L/r leak rate of integrated current out of the DI loop. We write this equation as

$$\frac{dI^{di}(t)}{dt} = f \left[ \sum_{i} m_i I_i^{si}(t) \right] - \frac{1}{\tau^{di}} I^{di}(t). \tag{12}$$

The input rate function,  $f(\cdot)$ , takes as input a weighted sum of synaptic response functions that can be calculated as described in Sec. 4. The central challenge becomes to identify the functional form of  $f(\cdot)$ , and due to the similarity in the circuits of Fig. 2(a) and (b), we expect the functional form to be the same as for a synapse.

## 7 Treatment of Synaptic Plasticity

## 8 Acknowledgements

I thank Dr. Andrew Dienstfrey for taking the time to read this document.

This is a contribution of NIST, an agency of the US government, not subject to copyright.

#### References

- [1] J.M. Shainline, S.M. Buckley, R.P. Mirin, and S.W. Nam. Superconducting optoelectronic circuits for neuromorphic computing. *Phys. Rev. App.*, 7:034013, 2017.
- [2] J.M. Shainline, S.M. Buckley, A.N. McCaughan, J. Chiles, A. Jafari-Salim, R.P. Mirin, and S.W. Nam. Circuit designs for superconducting optoelectronic loop neurons. *J. Appl. Phys.*, page 152130, 2018.
- [3] J.M. Shainline, S.M. Buckley, A.N. McCaughan, J. Chiles, M. Castellanos-Beltran, C.A. Donnelly, M.L. Schneider, A. Jafari-Salim, R.P. Mirin, and S.W. Nam. Superconducting optoelectronic loop neurons. *J. Appl. Phys.*, 2019.
- [4] J.M. Shainline. Fluxonic processing of photonic synapse events. J. Spec. Top. Quant. Electron., 2019.
- [5] A.N. McCaughan, V.B. Verma, S.M. Buckley, A.N. Tait, S.W. Nam, and J.M. Shainline. An ultrahigh-impedance superconducting thermal switch for interfacing superconductors to semiconductors and optoelectronics. arXiv, 1903:10461, 2019.
- [6] J. Chiles, S. Buckley, N. Nader, S.W. Nam, R.P. Mirin, and J.M. Shainline. Multi-planar amorphous silicon photonics with compact interplanar couplers, cross talk mitigation, and low crossing loss. APL Photonics, 2:116101, 2017.
- [7] J. Chiles, S.M. Buckley, S.W. Nam, R.P. Mirin, and J.M. Shainline. Design, fabrication, and metrology of 10 x 100 multi-planar integrated photonic routing manifolds for neural networks. *APL Photonics*, page 106101, 2018.
- [8] S. Buckley, J. Chiles, A.N. McCaughan, G. Moody, K.L. Silverman, M.J. Stevens, R.P. Mirin, S.W. Nam, and J.M. Shainline. All-silicon light-emitting diodes waveguide-integrated with superconducting single-photon detectors. Appl. Phys. Lett., 111:141101, 2017.
- [9] W. Gerstner and W. Kistler. Spiking neuron models. Cambridge University Press, Cambridge, first edition, 2002.