## Process sheet for **vt01**

## Physics and Hardware for Intelligence project

Physical Measurement Laboratory, NIST Boulder Dated Thursday 31<sup>st</sup> October, 2019



<u>Process overview:</u> Fabrication flow for the Nb/Si/Nb, externally shunted JJ process. This process includes a ground plane, JJ tri-layer, upper Nb wiring layer, and PdAu resistors.

The process starts with a thermally oxidized Si wafer with  $160 \,\mathrm{nm} \,\mathrm{SiO}_2$ .

The entire wafer is clad with oxide, and openings are etched to the bond pads ( $\mathbf{v4}$ ). A Nb ground plane is deposited, and alignment marks are etched in this layer. Features are then etched in the ground plane ( $\mathbf{m0}$ ).

Insert screen shot of die and image distribution from stepper:

 $\underline{\underline{\text{Step 1:}}} \ \text{Etched alignment marks for ebeam and stepper (global ebeam, local ebeam, and ASML)} \\ \underline{\text{GDS layer(s): none/shared marks reticle}}$ 

Step 2: Clean wafer and deposit protective  $\mathrm{SiO}_2$  for implants and anneal

 $\operatorname{GDS}$  layer(s): none/full wafer Insert endpoint signal and logbook screenshots here.

## $\underline{\text{Step 26:}} \ \text{Dice wafer}$

GDS layer(s): none / full wafer Additional notes: Insert microscope screen shots if desired.