## Process sheet for vt02

## Physics and Hardware for Intelligence project

Physical Measurement Laboratory, NIST Boulder

Dated Saturday 21st December, 2019



## Abstract

Fabrication flow for the SPD/JJ integration process. WSi SNSPDs are integrated with Nb/Si/Nb, externally shunted JJs. This process includes the superconducting thin-film layer and associated Nb wiring and Au resistors, a ground plane, the JJ tri-layer stack and associated PdAu shunt resistor layer, and an upper Nb wiring layer.

The process starts with a thermally oxidized Si wafer with 160 nm SiO<sub>2</sub>.

The entire wafer is clad with oxide, and openings are etched to the bond pads ( $\mathbf{v4}$ ). A Nb ground plane is deposited, and alignment marks are etched in this layer. Features are then etched in the ground plane ( $\mathbf{m0}$ ).

Insert screen shot of die and image distribution from stepper:

| Contents |                                 |   | 10 Tri-layer dep                                    | 2 |
|----------|---------------------------------|---|-----------------------------------------------------|---|
| 1        | Alignment Marks                 | 2 | 11 JJ2 (etch upper JJ layer)                        | 2 |
| 2        | M1 (lower Nb wiring)            | 2 | 12 JJ1 (etch lower JJ layer)                        | 2 |
| 3        | STF (superconducting thin film) | 2 | 13 I3 (third insulator layer)                       | 3 |
| 4        | R1 (Au resistors)               | 2 | $14~\mathrm{V3}$ (via from JJ1/JJ2 to M3)           | 3 |
| 5        | I1 (first insulator layer)      | 2 | 15 M3 (upper Nb wiring)                             | 3 |
| 6        | V1 (via from M1 to M2)          | 2 | 16 R2 (Au resistors)                                | 3 |
| 7        | M2 (Nb ground plane)            | 2 | 17 I4 (fourth insulator layer)                      | 3 |
| 8        | I2 (second insulator layer)     | 2 | $18~\mathrm{V4}$ (via to $\mathrm{R2/pad}$ opening) | 3 |
| 9        | V2 (via from M2 to JJ1)         | 2 | 19 PKG (SU8 fiber collars/glue boxes)               | 3 |

```
Alignment Marks
1
A
\mathbf{2}
   M1 (lower Nb wiring)
M1
3
   STF (superconducting thin film)
STF
   R1 (Au resistors)
4
R1
5
   I1 (first insulator layer)
I1
6
   V1 (via from M1 to M2)
V1
7
   M2 (Nb ground plane)
M2
   I2 (second insulator layer)
8
I2
   V2 (via from M2 to JJ1)
9
V2
10
    Tri-layer dep
Tri
    JJ2 (etch upper JJ layer)
11
JJ2
    JJ1 (etch lower JJ layer)
12
JJ1
```

```
13
    I3 (third insulator layer)
I3
14
    V3 (via from JJ1/JJ2 to M3)
V3
    M3 (upper Nb wiring)
15
M3
16
    R2 (Au resistors)
R2
17
    I4 (fourth insulator layer)
I4
    V4 (via to R2/pad opening)
18
V4
19
    PKG (SU8 fiber collars/glue boxes)
PKG
```