

| Hardware Information       | ☐ Input                              |    | Output          |      |                  |
|----------------------------|--------------------------------------|----|-----------------|------|------------------|
|                            | Source / Sink IC                     |    |                 |      |                  |
|                            | Video connector type                 |    |                 |      |                  |
|                            | Pinning of video connector:          |    |                 |      |                  |
|                            | Power supply of UUT via video cable: | Ye | s<br>]          | No   |                  |
| Sideband<br>Communication  | Pixel clock:                         |    |                 |      |                  |
|                            | Image width:                         |    |                 |      |                  |
|                            | Image height:                        |    |                 |      |                  |
|                            | Frame rate:                          |    |                 |      |                  |
|                            | Horizontal Sync Polarity:            |    | High            |      | Low              |
|                            | Vertical Sync Polarity:              |    | High            |      | Low              |
|                            | Data Enable Polarity:                |    | High            |      | Low              |
|                            | Pixel Clock Polarity:                |    | High            |      | Low              |
|                            | Lock Output Enable:                  |    | High            |      | Low              |
|                            | Lock Polarity:                       |    | High            |      | Low              |
|                            | Video format:                        |    |                 |      |                  |
|                            | Number of video channels per stream: |    |                 |      |                  |
|                            | HDCP:                                |    | Yes             |      | No               |
|                            | I <sup>2</sup> C:                    |    | Yes             |      | No               |
|                            | UART:                                |    | Yes             |      | No               |
|                            | SPI:                                 |    | Yes             |      | No               |
|                            | MII:                                 |    | Yes             |      | No               |
|                            | CAN:                                 |    | Yes             |      | No               |
| Chip dependent Information | Texas Instruments                    |    |                 |      |                  |
|                            | FPD Link:                            |    | FPD Link II FPD | Link | KIII FPD Link IV |
|                            | Backward compatible mode:            |    | Yes             |      | No               |
|                            | Low frequency mode:                  |    | Yes             |      | No               |
|                            | FPD Link III Transfer Mode:          |    | Single Lane     |      | Dual Lane        |
|                            | Additional Information:              |    |                 |      |                  |