Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

Intro

Bug Detection

Main

Equivalence

Evaluation

## Finding and Understanding Bugs in FPGA Synthesis Tools

Yann Herklotz, John Wickerson

Akshay G

February 7, 2022

### Introduction: questions

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay

#### Intro

Bugs Bug Detection Result

#### Main

Code Generation Equivalence Reduction Why do they matter?

What forms of bugs does this paper address?

How do they address?

What results did they get?

## What bugs?

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Main

Code Generation

Equivalence

Reduction

Evaluation

Discussion

- All our programs are ultimately run by the hardware.
- Some circuit out there (eg: CPU, GPU, FPGA, ASIC) ultimately runs whatever program we write.
- Circuits are also designed today using the same type of programs as above.
- High level synthesis tools exist for this purpose.
- If the HLS tools are not designed correctly, can we trust the hardware on which our programs run?

Finding and Understanding Bugs in FPGA Synthesis
Tools
Hintro
House

-What bugs?

All our programs are ultimately run by the hardware.

 Some circuit out there (eg: CPU, GPU, FPGA, ASIC)

ultimately runs whatever program we write.

Circuits are also designed today using the same type of

programs as above.

If High level synthesis tools exist for this purpose.

If the HLS tools are not designed correctly, can we trust the hardware on which our programs run?

Including running this pdf viewer for this presentation. We assume that whatever hardware that runs our programs is perfectly built.

Today's era, even hardware is designed by writing high level programs. High level synthesis tools are used to take this program and generate hardware. So if the HLS tools are not designed correctly, can we trust the hardware on which our programs run?

## What sort of bugs are addressed?

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Main

Code Generation

Equivalence

Reduction

Evaluation

Bugs are often in the several optimizations done by HLS tools.

- These optimizations are done to meet several needs such as timing, area, power, etc.
- The result after synthesis is a netlist (wires and their interconnection to circuit elements).
- If input program and netlist are not same, this is a bug.
- If the HLS tool crashes on a valid program, this is a bug.

Bugs are often in the several optimizations done by HLS tools.

These optimizations are done to meet several needs sucl as timing, area, power, etc.

The result after synthesis is a netlist (wires and their

interconnection to circuit elements).

If input program and netlist are not same, this is a bug

If input program and netlist are not same, this is a bug.
If the HLS tool crashes on a valid program, this is a bug.

Sometimes the HLS tool crashes for a given program. If the program is syntactically and semantically correct, the HLS tool should not crash. Even if not, it should raise an error, not crash. This is also a bug in HLS tool.

#### How are the bugs detected?

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

Intro

Bug Detection

Main

Equivalence

Reduction

Discussion



Generate Verilog program via random program generator. Give the program to HLS tool to generate netlist. If HLS tool crashes, perform reduction of input program to find out minimal test program to generate the bug. Check equivalence between the netlist and hte program we gave. If they are not equivalent, it is a bug. Perform reduction of input program to find out minimal test program to generate the bug.

#### What results were obtained?

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detectior **Result** 

Main

Code Generation

Equivalence

Reduction

Evaluation

- Four tools were tested this way: Yosys, Vivado, XST and Quartus Prime.
- Except Quartus prime, every other tool had at least one bug of the above types.
- Vivado and Yosys(dev ver.) also crashed for a few program inputs.

#### Step 1: Program Elements

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

Intro Bugs Bug Detection

Main

Code Generation Equivalence Program elements are:

- Modules (line 1).
- Wire (line 2,3,4) and variable (line 5).
- Unary and binary operators (line 8).
- Assignments (line 6).
- Conditionals (line 8).
- a few more ...

```
module top (y, clk, w1);
output y;
input clk;
input signed [1:0] w1;
reg r1 = 1'b0;
assign y = r1;
always @(posedge clk)
if ({-1'b1 == w1}) r1 <= 1'b1;
endmodule</pre>
```

#### Step 2: Property of Verilog Programs generated

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay C

## Intro Bugs Bug Detection Result

VIaIN Code Generation

Equivalence Reduction

Reduction Evaluation

#### Each Verilog program is

- Syntactically correct if the HLS tool doesn't complain.
- Semantically correct if the HLS tool doesn't complain.
- Deterministic: they will not have
  - Divide by zero.
  - Wire input from two different sources.
  - Using wire not declared previously, etc.

#### Step 3: Generating Verilog program

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Main

Code Generation

Equivalence Reduction Evaluation Discussion Programs are generated as follows

- Program elements assigned a frequency (modules, assigns, conditionals, etc).
- Context is list of: wire/var assigned, safe modules that can be created, parameters available for module, etc.
- Program is built sequentially using context, and updating context after each element addition.

Output is declared to be a concatenation of all the wire/vars used in the program.

#### Step 1: Equivalence Definition

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro
Bugs
Bug Detection
Result

Result Main

Equivalence Reduction Evaluation Equivalence is defined as:

The output wires of the randomly generated verilog program and the netlist synthesized for it should be equal at the clock edge given the same inputs.

#### Step 2: Equivalence Checking

Finding and Understanding Bugs in FPGA Synthesis Tools

Equivalence

Feed it to Yosys.

Generate two netlists for each.

Pass it to SMT solver.

If it returns some result do what is needed.

If it timeouts cant do a thing.

### Step 1: Reduction Strategy

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Code Generatio

Reduction
Evaluation
Discussion

Every reduction step does the following:

- Randomly choose half the modules from the code and remove them.
- Following this, remove half the items of remaining modules (var/nets).
- Finally, also remove half the statements(assignments/conditionals) from blocks of code.
- Lastly, half the expressions everywhere.

#### Step 2: Reduction halt

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

## Intro Bugs Bug Detection Result

Main

Code Generation

Equivalence

Reduction

- Reduction is done in a binary fashion.
- Rerun the equivalence checking after every reduction step.
- The reduction process is halted when the program no longer produces a bug (which bug?).

## Step 3: Additional optimization to reduction process

Finding and Understanding Bugs in FPGA Synthesis Tools

Reduction

#### Notice that

- Output is a concatenation of all the vars/nets assigned.
- The binary search could be done using only the output.
- Remove half the var/nets associated with output, followed by removing code associated with them.

#### What do we want to evaluate

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Main

Code Generation

Equivalence

Reduction

Evaluation

Evaluation is to answer 5 key questions.

- How many unique bugs were detected?
- Does bug finding become better as test code size increases?
- How does Xor-ing all outputs affect the bug finding process?
- How is the stability of synthesis tools across different release versions?
- How does the reduction algorithm of verismith fare with that of Csmith?

We will look at the first 3 in this presentation.

#### Unique Bug 1

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay

Bugs
Bug Detectio

Bug Detection Result

Main

Code Generation Equivalence Reduction Evaluation Yosys peephole optimization.

```
module top (y, w);

output y;

input [2:0] w;

assign y = 1'b1 >> (w * (3'b110));
endmodule
```

For input like w = 3'b100, the shift amount is incorrectly given as 6'b011000, making y = 0.

# Finding and Understanding Bugs in FPGA Synthesis Tools —Main —Evaluation

-Unique Bug 1



- Line 4 is optimized noting that the shift and product contains a constant.
- However, proper truncation was not done (note that the product is between 3 bit binaries)
- So the program after optimization, for an input like w=3'b100 gave output of y as 0, instead of 1.

## Unique Bug 2

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay

Intro Bugs

Bug Detection Result

Main

Code Generati Equivalence Reduction Evaluation Vivado bug.

```
1 module top (y, clk, w0);
     output [1:0] y;
     input clk:
     input [1:0] w0;
     reg [2:0] r1 = 3'b0:
5
     reg [1:0] r0 = 2'b0:
     assign y = r1;
7
     always @(posedge clk) begin
8
        r0 <= 1'b1:
q
        if (r0) r1 <= r0 ? w0[0:0] : 1'b0;
10
        else r1 <= 3'b1:
11
     end
  endmodule
```

Line 12 is optimized to have r1 be w[0:0] in 2nd clock cycle. However, truncation is not done. So r1 is incorrectly a 2-bit value (as opposed to 1-bit).

# Finding and Understanding Bugs in FPGA Synthesis Tools —Main —Evaluation

-Unique Bug 2

- value (as opposed to 1-bit).
- Note that in first clock cycle, Line 11 sets r0 to 1.
- Now in the second Clock cycle, Line 12 will always set r1 to w[0:0].
- However, this optimization forgets truncation, thus assigning r1 to w.
- So when for instance w = 2'b10, r1 is incorrectly 2'b10 instead of 1'b0.

### Code size ?? Bug finding

Finding and Understanding Bugs in FPGA Synthesis Tools

Evaluation

Code size vs bug finding, stats.



# Finding and Understanding Bugs in FPGA Synthesis Tools —Main —Evaluation

Code size ?? Bug finding



- The colums from left to right represent how many bugs found for each configuration of verismith.
- Configuration was in terms of how many lines of code a test case must contain (with the leftmost being the least).
- Interesting to note that the fewer lines of code, the more bugs were uncovered.
- However, the bigger the lines of code, the more crashes were identified.

## Xor-ing

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay 0

Intro

Bugs

Bug Detection

Result

Main
Code Generat

Code Generation Equivalence Reduction Evaluation Stats.



Bug finding time worse if we Xor outputs. Counter intuitive.

- Each chart represents how much time the equivalence check took given lines of code.
- The left chart is that when output is a concatenation.
- Whereas the right is that when it is a XOR.
- Interesting to note that when the output is XOR, the equivalence checking takes way longer and 1/3rd of the time times out.

#### Pros?

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Main

Code Generation

Equivalence

Reduction

Evaluation

Bugs exist in HLS tools too. :)

- Reduction of programs that crash HLS tools.
- Exposing that optimization is also a problem for correctness at synthesis level.
- Equivalence definition using output as a concatenation of vars/nets assigned.

#### Cons?

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay (

ntro Bugs Bug Detection Result

Main

Code Generation

Equivalence

Reduction

Evaluation

- Cannot perform syntax and semantic parts of HLS bugs.
- Equivalence checking done using an HLS tool itself (Yosys).
- Reduction process halves modules/outputs. Perhaps a better way is to build a dependency tree of all vars/nets and remove mostly connected nodes.
- Does not work for Verilog code based on undefined values. Perhaps the optimizations should not rely on undefined values to be aggressive like C11.

## Thank you!

Finding and Understanding Bugs in FPGA Synthesis Tools

Akshay G

Intro

Bug Detection

#### Mair

Equivalence

Evaluation Discussion Questions?