# **CMSC 125: Operating Systems**

- □ Instructor: **Joseph Anthony C. Hermocilla**
- □ Email: <u>jchermocilla@up.edu.ph</u>
- **Web:** <a href="https://jachermocilla.org">https://jachermocilla.org</a>



#### Resources

Book: <a href="https://pages.cs.wisc.edu/~remzi/OSTEP/">https://pages.cs.wisc.edu/~remzi/OSTEP/</a>

**Slides Template:** 

https://pages.cs.wisc.edu/~remzi/OSTEP/Educators-Slides/Youjip/



#### **Acknowledgement**

This lecture slide set was initially developed for Operating System course in Computer Science Dept. at Hanyang University. This lecture slide set is for OSTEP book written by Remzi and Andrea at University of Wisconsin.

## 19. Translation Lookaside Buffers

**Operating System: Three Easy Pieces** 

#### **TLB**

- Part of the chip's memory-management unit(MMU)
- A hardware cache of **popular** virtual-to-physical address translation



## **TLB Basic Algorithms**

```
1: VPN = (VirtualAddress & VPN_MASK ) >> SHIFT

2: (Success , TlbEntry) = TLB_Lookup(VPN)

3: if(Success == True) { // TLB Hit

4: if(CanAccess(TlbEntry.ProtectBit) == True ) {

5: offset = VirtualAddress & OFFSET_MASK

6: PhysAddr = (TlbEntry.PFN << SHIFT) | Offset

7: AccessMemory( PhysAddr )

8: }else RaiseException(PROTECTION_ERROR)
```

- (1 lines) extract the virtual page number(VPN)
- (2 lines) check if the TLB holds the transalation for this VPN
- (5-8 lines) extract the page frame number from the relevant TLB entry, and forms the desired physical address and access memory

## **TLB Basic Algorithms (Cont.)**

- (11-12 lines) The hardware accesses the page table to find the translation
- (16 lines) updates the TLB with the translation

#### **Example: Accessing An Array**

#### How a TLB can improve its performance

**OFFSET** 12 16 VPN = 00VPN = 01VPN = 03VPN = 04VPN = 05VPN = 06a[0] a[1] a[2] VPN = 07a[3] a[4] a[5] a[6] VPN = 08a[7] a[8] a[9] VPN = 09VPN = 10**VPN** = 11 VPN = 12VPN = 13VPN = 14**VPN** = 15

Assumptions: 8-bit virtual address space, 16-byte pages, thus 4-bit VPN and 4-bit offset, array a is loaded starting at virtual address 100 (01100100b)

```
0: int sum = 0;
1: for(i=0; i<10; i++){
2:     sum+=a[i];
3: }</pre>
```

The TLB improves performance due to spatial locality

miss, hit, hit, miss, hit, hit, hit miss, hit, hit

3 misses and 7 hits TLB hit rate is 70%!

## **Locality**

- Temporal Locality
  - An instruction or data item that has been recently accessed will likely be re-accessed soon in the future



**Virtual Memory** 

- Spatial Locality
  - If a program accesses memory at address x, it will likely soon access memory near x.



**Virtual Memory** 

#### **Who Handles The TLB Miss?**

- Hardware handle the TLB miss entirely on CISC
  - The hardware has to know exactly where the page tables are located in memory
  - The hardware would "walk" the page table, find the correct page table entry and extract the desired translation, update and retry instruction
  - hardware-managed TLB

## **Who Handles The TLB Miss? (Cont.)**

- RISC have what is known as a software-managed TLB
  - On a TLB miss, the hardware raises exception( trap handler )
    - <u>Trap handler is code</u> within the OS that is written with the express purpose of handling TLB miss

## **TLB Control Flow algorithm(OS Handled)**

```
1:
         VPN = (VirtualAddress & VPN MASK) >> SHIFT
2:
         (Success, TlbEntry) = TLB_Lookup(VPN)
         if (Success == True) // TLB Hit
3:
                 if (CanAccess(TlbEntry.ProtectBits) == True)
4:
5:
                          Offset = VirtualAddress & OFFSET MASK
                          PhysAddr = (TlbEntry.PFN << SHIFT) | Offset
6:
7:
                          Register = AccessMemory(PhysAddr)
8:
                 else
9:
                          RaiseException (PROTECTION FAULT)
         else // TLB Miss
10:
                  RaiseException(TLB MISS)
11:
```

## **TLB Entry**

#### **□** TLB is **fully associative**

- A typical TLB might have 32, 64, or 128 entries
- Hardware searches the entire TLB **in parallel** to find the desired translation
- Other bits: valid bits, protection bits, address-space identifier, dirty bit



Typical TLB entry looks like this

## **TLB Issue: Context Switching**



## **TLB Issue: Context Switching**



## **TLB Issue: Context Switching**

Process 1

Process 2



**Virtual Memory** 



**TLB Table** 

| VPN | PFN | valid | prot |
|-----|-----|-------|------|
| 10  | 100 | 1     | rwx  |
| -   | -   | -     | -    |
| 10  | 170 | 1     | rwx  |
| -   | -   | -     | -    |

Can't Distinguish which entry is meant for which process

#### **To Solve Problem**

Provide an address space identifier(ASID) field in the TLB





**Virtual Memory** 

Process 2



**TLB Table** 

| VPN | PFN | valid | prot | ASID |
|-----|-----|-------|------|------|
| 10  | 100 | 1     | rwx  | 1    |
| _   | -   | -     | -    | -    |
| 10  | 170 | 1     | rwx  | 2    |
| _   | -   | -     | -    | -    |

#### **Another Case**

- **□** Two processes share a page frame
  - Process 1 is sharing physical page frame 101 with Process 2
  - P1 maps this physical page frame into the 10<sup>th</sup> page of its virtual address space
  - P2 maps this physical page frame into the 50<sup>th</sup> page of its virtual address space

| VPN | PFN | valid | prot | ASID |
|-----|-----|-------|------|------|
| 10  | 101 | 1     | rwx  | 1    |
| -   | -   | -     | -    | -    |
| 50  | 101 | 1     | rwx  | 2    |
| -   | -   | -     | -    | -    |

Sharing of pages is useful as it reduces the number of physical page frames in use

## **Issue: TLB Replacement Policy**

- Objective is to minimize TLB miss rate
- LRU(Least Recently Used)
  - Evict an entry that has not recently been used
  - Take advantage of *locality* in the memory reference stream



**Total 11 TLB miss** 

## **A Real TLB Entry**

#### All 64 bits of this TLB entry(example of MIPS R4000)



| Flag             | Content                                                                   |  |
|------------------|---------------------------------------------------------------------------|--|
| 19-bit VPN       | The rest reserved for the kernel.                                         |  |
| 24-bit PFN       | Systems can support with up to 64GB of main memory( $2^{24}*4KB$ pages ). |  |
| Global bit(G)    | Used for pages that are globally-shared among processes.                  |  |
| ASID             | OS can use to distinguish between address spaces.                         |  |
| Coherence bit(C) | determine how a page is cached by the hardware.                           |  |
| Dirty bit(D)     | marking when the page has been written.                                   |  |
| Valid bit(V)     | tells the hardware if there is a valid translation present in the entry.  |  |