

# Finite State Machine Stopwatch

黄元豪 Yuan-Hao Huang

國立清華大學電機工程學系 Department of Electrical Engineering National Tsing-Hua University



# **Stopwatch** without Finite State Machine

# stopwatch

| en=0         | disable counting     |
|--------------|----------------------|
| en=0, mode=0 | initial at 15        |
| en=0, mode=1 | initial at 30        |
| en=1         | enable down counting |



## global.v

```
// For adder
define BCD BIT WIDTH 4 // bit width for BCD counter
                                                    `define ADDER_IN_BIT_WIDTH 3 // For decoder
define ENABLED 1 // ENABLE indicator
                                                    define CTL BIT WIDTH 3
define DISABLED 0 // EIDABLE indicator
                                                    define CTL BIT WIDTH L 2
define INCREMENT 1'b1 // increase by 1
                                                    define BCD BIT EXT 3 // BCD bit width
define BCD ZERO 4'd0 // 0 for BCD
define BCD ONE 4'd1 // 1 for BCD
                                                    // SSD display scan control
define BCD TWO 4'd2 // 2 for BCD
                                                    define SSD DIGIT NUM 4 // number of SSD digit
define BCD THREE 4'd3 // 3 for BCD
                                                    define SSD SCAN CTL BIT NUM 2
define BCD_FOUR 4'd4 // 4 for BCD
define BCD_FIVE 4'd5 // 5 for BCD
                                                    // number of bits for ssd scan control
define BCD_SIX 4'd6 // 6 for BCD
                                                    define SSD_SCAN_CTL_DISP1.4b1000 // set the value of SSD.1
define BCD SEVEN 4'd7 // 7 for BCD
                                                    define SSD_SCAN_CTL_DISP2 4'b0100 // set the value of SSD 2
define BCD_EIGHT 4'd8 // 8 for BCD
                                                    'define SSD SCAN CTL DISP3 4'b0010 // set the value of SSD 3
define BCD NINE 4'd9 // 9 for BCD
                                                    define SSD SCAN CTL DISP4 4'b0001 // set the value of SSD 4
define BCD DEF 4'd15 // all 1
```

#### // For BCD to seven segment display decoder

```
`define SSD_BIT_WIDTH 8 // SSD display control bit width
`define SSD_ZERO `SSD_BIT_WIDTH'b0000001_1 // 0
`define SSD_ONE `SSD_BIT_WIDTH'b1001111_1 // 1
'define SSD_TWO `SSD_BIT_WIDTH'b0010010_1 // 2
'define SSD_THREE `SSD_BIT_WIDTH'b000110_1 // 3
'define SSD_FOUR `SSD_BIT_WIDTH'b1001100_1 // 4
'define SSD_FIVE `SSD_BIT_WIDTH'b0100100_1 // 5
'define SSD_SIX `SSD_BIT_WIDTH'b0100000_1 // 6
'define SSD_SEVEN `SSD_BIT_WIDTH'b0001111_1 // 7
'define SSD_EIGHT `SSD_BIT_WIDTH'b0000000_1 // 8
'define SSD_NINE `SSD_BIT_WIDTH'b00001100_1 // 9
'define SSD_DEF `SSD_BIT_WIDTH'b0000000 0 // default
```

#### downcounter.v (1/2)



```
include "global.v"
module downcounter(
 value, // counter value
 borrow, // borrow indicator for counter to next stage
 clk, // global clock
 rst, // active high reset
 decrease, // decrease input from previous stage of counter
 init_value, // initial value for the counter
 limit, // limit for the counter
 en // enable/disable of the counter
output [`BCD_BIT_WIDTH-1:0] value; // counter value
output borrow; // borrow indicator for counter to next stage
input clk; // global clock
input rst; // active high reset
input decrease; // decrease input from previous stage of counter
input [BCD_BIT_WIDTH-1:0] init_value; // initial value for the counter
input ['BCD BIT WIDTH-1:0] limit; // limit for the counter
input en; // enable/disable of the counter
reg [`BCD_BIT_WIDTH-1:0] value; // output (in always block)
reg [`BCD_BIT_WIDTH-1:0] value_tmp; // input to dff (in always block)
reg borrow; // borrow indicator for counter to next stage
```

#### downcounter.v (2/2)

#### // Combinational logics always @(value or decrease or en or limit) if (value==`BCD\_ZERO && decrease && en) begin value tmp = limit; borrow = `ENABLED; end else if (decrease && en) begin value\_tmp = value - `INCREMENT; borrow = `DISABLED; end else if (en) begin value\_tmp = value; borrow = `DISABLED; end else begin value\_tmp = `BCD\_ZERO; borrow = `DISABLED; end

```
// register part for BCD counter
always @(posedge clk or posedge rst)
if (rst)
    value <= init_value;
else
    value <= value_tmp;
endmodule
```



### stopwatch.v (1/2)



```
include "global.v"
module stopwatch(
 digit1, // 2nd digit of the down counter
 digit0, // 1st digit of the down counter
 clk, // global clock
 rst, // active high reset
 mode, // mode selection for 15 sec, 30-sec
 en // enable/disable for stopwatch
output [BCD BIT WIDTH-1:0] digit1;
output ['BCD_BIT_WIDTH-1:0] digit0;
input clk; // global clock
input rst; // active high reset
input mode; // mode selection for 15 sec, 30-
sec
input en; // enable/disable for stopwatch
wire br0, br1; // borrow indicator
wire decrease enable;
reg [1:0] ctl;
reg [`BCD_BIT_WIDTH-1:0] init_dig0;
reg [`BCD_BIT_WIDTH-1:0] init_dig1;
```

#### stopwatch.v (2/2)

```
// mode selection: 15-sec or 30-sec
always @(mode)
 case (mode)
  1'b0:
  begin
   ctl = 2'b11;
   init_dig0 = `BCD_FIVE;
   init diq1 = `BCD ONE;
  end
  1'b1:
  begin
   ctl = 2'b11;
   init_dig0 = `BCD_ZERO;
   init dig1 = `BCD THREE;
  end
  default:
  begin
   ctl = 2'b00:
   init dig0 = `BCD ZERO;
   init dig1 = `BCD ZERO;
 end
 endcase
assign decrease enable = en &&
  (\sim((digit0==`BCD\ ZERO)\ \&\&
  (digit1==`BCD ZERO)));
```

```
// 30 sec down counter
downcounter Udc0(
.value(digit0), // counter value
.borrow(br0), // borrow indicator for counter to next stage
.clk(clk), // global clock signal
.rst(rst), // high active reset
.decrease(decrease enable), // decrease input from
previous stage of counter
.init_value(init_dig0), // initial value for the counter
.limit(`BCD_NINE), // limit for the counter
.en(ctl[0]) // enable/disable of the counter
);
downcounter Udc1( .value(digit1), // counter value
.borrow(br1), // borrow indicator for counter to next stage
.clk(clk), // global clock signal
.rst(rst), // high active reset
.decrease(br0), // decrease input from previous stage of
counter
.init_value(init_dig1), // initial value for the counter
.limit(`BCD_FIVE), // limit for the counter
.en(ctl[1]) // enable/disable of the counter
endmodule
```



# Stopwatch with Finite State Machine

## Stopwatch with Finite State Machine

stopwatch function (30, 15) with 1-bit control for stop(S0), start(S1), and pause display(S2)

inputs 1<sup>st</sup>: pressed 2<sup>nd</sup>: press\_latch==111 2<sup>nd</sup>: freeze\_enable

outputs

1<sup>st</sup>: count enable

3<sup>rd</sup>: press\_latch==001

|                  | Procent | Input |       |               | Novt        | Output       |   |
|------------------|---------|-------|-------|---------------|-------------|--------------|---|
| Present<br>State | in      | case1 | case2 | Next<br>State | count_enabl | freeze_enabl |   |
|                  | Ciaio   | ""    | 00301 | Cascz         | 2.3.0       | е            | е |
|                  | S0      | 0     | x     | X             | S0          | 0            | 0 |
|                  | S0      | 1     | x     | x             | S1          | 1            | 0 |
| J                | S1      | 0     | х     | х             | S1          | 1            | 0 |
| 1                | S1      | 0     | 1     | 0             | S0          | 0            | 0 |
|                  | S1      | 0     | 0     | 1             | S2          | 1            | 1 |
|                  | S2      | 0     | x     | x             | S2          | 1            | 1 |
|                  | S2      | 1     | x     | Х             | S1          | 1            | 0 |



| Pre | sent             | Input |       |       | Next    | Output      |              |
|-----|------------------|-------|-------|-------|---------|-------------|--------------|
|     | State<br>(state) | in    | case1 | case2 |         | count_enabl | freeze_enabl |
| (st |                  |       |       |       | (state) | е           | е            |
| (   | 00               | 0     | x     | X     | 00      | 0           | 0            |
| (   | 00               | 1     | x     | X     | 01      | 1           | 0            |
| (   | 21               | 0     | x     | х     | 01      | 1           | 0            |
| (   | 21               | 0     | 1     | 0     | 00      | 0           | 0            |
| (   | 01               | 0     | 0     | 1     | 10      | 1           | 1            |
| 1   | 10               | 0     | x     | X     | 10      | 1           | 1            |
| 1   | 10               | 1     | x     | Х     | 01      | 1           | 0            |

# Stopwatch with FSM

 $(state_1(t), state(t)_0)$ 

| ٦ | Present       | Input |       |       | Next          | Output |                   |
|---|---------------|-------|-------|-------|---------------|--------|-------------------|
|   | State (state) | in    | case1 | case2 | State (state) |        | freeze_enabl<br>e |
|   | 00            | 0     | Х     | Х     | 00            | 0      | 0                 |
|   | 00            | 1     | Х     | Х     | 01            | 1      | 0                 |
|   | 01            | 0     | Х     | Х     | 01            | 1      | 0                 |
|   | 01            | 0     | 1     | 0     | 00            | 0      | 0                 |
|   | 01            | 0     | 0     | 1     | 10            | 1      | 1                 |
|   | 10            | 0     | Х     | Х     | 10            | 1      | 1                 |
|   | 10            | 1     | Х     | Х     | 01            | 1      | 0                 |

6 | Next state equations

$$(state_1(t+1), state(t+1)_0)$$

\* unused state 11

 $state_0(t+1) = D_0(state_1(t), state_0(t), in, case_1, case_2) = \sum_{i=1}^{n} (13,16,17,18,19)$  $state_1(t+1) = D_1(state_1(t), state_0(t), in, case_1, case_2) = \sum_{i=1}^{n} (4,5,6,7,8,9,10,11,20,21,22,23)$ 

11

#### **Output equations**

$$count\_enable = \sum (4,5,6,7,8,9,10,11,13,16,17,18,19,20,21,22,23)$$
 
$$freeze\_enable = \sum (4,5,6,7,8,9,10,11,20,21,22,23)$$

8 Excitation equations

 $D_1 = state_1' \cdot state_0 \cdot in \cdot case_1' \cdot case_2' + state_1 \cdot state_0' \cdot in'$ 

 $D_0 = state'_0 \cdot in + state'_1 \cdot state_0 \cdot in'$ 

Output equations

7 Choose D FFs (default)

9 Your Logic Diagram

 $count\_enable = state_1 \cdot state_0' + state_1' \cdot (state_0 \otimes in) + state_1' \cdot state_0 \cdot in \cdot case_1' \cdot case_2$   $freeze\_en = state_1' \cdot state_0 \cdot in \cdot case_1' \cdot case_2' + state_1 \cdot state_0' \cdot in'$ 

## Stopwatch with FSM







### global.v

```
// For adder
define BCD BIT WIDTH 4 // bit width for BCD counter
                                                      define ADDER IN BIT WIDTH 3// For decoder
define ENABLED 1 // ENABLE indicator
                                                      define CTL BIT WIDTH 3
define DISABLED 0 // EIDABLE indicator
                                                      define CTL BIT WIDTH L2
define INCREMENT 1'b1 // increase by 1
                                                      define BCD BIT EXT 3 // BCD bit width
define BCD ZERO 4'd0 // 0 for BCD
define BCD ONE 4'd1 // 1 for BCD
                                                     // SSD display scan control
define BCD TWO 4'd2 // 2 for BCD
                                                      define SSD DIGIT NUM 4 // number of SSD digit
define BCD THREE 4'd3 // 3 for BCD
                                                      define SSD SCAN CTL BIT NUM 2
define BCD FOUR 4'd4 // 4 for BCD
define BCD_FIVE 4'd5 // 5 for BCD
                                                     // number of bits for ssd scan control
define BCD SIX 4'd6 // 6 for BCD
                                                      define SSD SCAN CTL DISP1 4'b1000 // set the value of SSD 1
define BCD SEVEN 4'd7 // 7 for BCD
                                                      define SSD SCAN CTL DISP2 4'b0100 // set the value of SSD 2
define BCD_EIGHT 4'd8 // 8 for BCD
                                                      define SSD SCAN CTL DISP3 4'b0010 // set the value of SSD 3
define BCD NINE 4'd9 // 9 for BCD
                                                      define SSD SCAN CTL DISP4 4'b0001 // set the value of SSD 4
define BCD DEF 4'd15 // all 1
```

// For BCD to seven segment display decoder

define SSD\_BIT\_WIDTH 8 // SSD display control bit width define SSD\_ZERO `SSD\_BIT\_WIDTH'b0000001\_1 // 0 define SSD\_ONE `SSD\_BIT\_WIDTH'b1001111\_1 // 1 define SSD\_TWO `SSD\_BIT\_WIDTH'b0010010\_1 // 2 define SSD\_THREE `SSD\_BIT\_WIDTH'b000110\_1 // 3 define SSD\_FOUR `SSD\_BIT\_WIDTH'b1001100\_1 // 4 define SSD\_FIVE `SSD\_BIT\_WIDTH'b0100100\_1 // 5 define SSD\_SIX `SSD\_BIT\_WIDTH'b0100000\_1 // 6 define SSD\_SEVEN `SSD\_BIT\_WIDTH'b0001111\_1 // 7 define SSD\_EIGHT `SSD\_BIT\_WIDTH'b0000000\_1 // 8 define SSD\_NINE `SSD\_BIT\_WIDTH'b0001100\_1 // 9

define SSD\_DEF\_`SSD\_BIT\_WIDTH'b0000000\_0// default

#### FSM.v



```
include "global.v"
module FSM( count_enable, // if counter is
enabled
freeze_enable, // if ssd is freezed
in, //input control
clk, // global clock signal
rst // high active reset
);
// outputs
output count_enable; // if counter is
enabled
output freeze_enable; // if ssd is freezed
reg freeze enable;
// inputs
input clk; // global clock signal
input rst; // high active reset
input in; //input control
reg count_enable; // if counter is enabled
reg freeze_enable; // if ssd is freezed
reg [1:0] state; // state of FSM
reg [1:0] next_state; // next state of FSM
reg [2:0] in latch; // input latch
reg [2:0] in latch temp; // input latch
```

#### FSM.v



#### Press duration control

```
// State Definition
`define STAT_DEF
                         2'b00
define STAT_COUNT
                        2'b01
define STAT_FREEZE 2'b10
// FSM state transition
always @(posedge clk or posedge rst)
if (rst) state <= `STAT DEF;</pre>
else state <= next_state;
// Press counting
always @(*)
if((in) && (state != `STAT_COUNT))
in_latch_temp = 3'b000;
else
in latch temp = \{in \ latch[1:0], \sim in\};
always @(posedge clk or posedge rst)
if (rst) in_latch <= 3'b000;
else in_latch <= in_latch_temp;
```



#### FSM.v

```
// FSM state decision
always @(state or in or in latch)
case (state)
`STAT DEF:
if (in)
        begin
next state = `STAT DEF;
count enable = `DISABLED;
freeze enable = `DISABLED;
end
else
       begin
next state = `STAT COUNT;
count enable = `ENABLED;
freeze enable = `DISABLED;
end
`STAT COUNT:
if ((in) && (in_latch==3'b111))
                              begin
next state = `STAT DEF;
count enable = `DISABLED:
freeze enable = `DISABLED;
end
else if ((in) && (in_latch==3'b001)) begin
next state = `STAT FREEZE;
count enable = `ENABLED;
freeze_enable = `ENABLED;
end
else
       begin
next state = `STAT COUNT;
count enable = `ENABLED;
freeze_enable = `DISABLED;
end
```

```
STAT FREEZE:
if (~in) begin
next state = `STAT COUNT;
count enable = `ENABLED;
freeze enable = `DISABLED;
end
      begin
else
next state = `STAT FREEZE;
count_enable = `ENABLED;
freeze enable = `ENABLED;
end
default: begin
next state = `STAT DEF;
count enable = `DISABLED;
freeze enable = `DISABLED;
end endcase
endmodule
```



### stopwatch\_disp.v

```
include "global.v"
module stopwatch_disp( display, // seven segment display control
ssd_ctl, // scan control for seven-segment display
clk. // clock
rst, // high active reset
mode, // mode selection for the stopwatch
in // input control for FSM
output [0:`SSD_BIT_WIDTH-1] display; // seven segment display control
output ['SSD DIGIT NUM-1:0] ssd ctl; // scan control for ssd
input clk; // clock
input rst; // high active reset
input mode; // mode selection for the stopwatch
input in; // input control for FSM
wire [`SSD_SCAN_CTL_BIT_NUM-1:0] ssd_ctl_en; // divided output for ssd ctl
wire [0:`SSD_BIT_WIDTH-1] disp0,disp1,disp2,disp3; // ssd_control
wire clk d; // divided clock
wire count enable; // if count is enabled
wire freeze_enable; // if ssd is enabled
wire ['BCD_BIT_WIDTH-1:0] dig0,dig1; // second counter output
reg [`BCD_BIT_WIDTH-1:0] dig0_latch,dig1_latch; // second counter latch
reg [BCD BIT WIDTH-1:0] dig0 out,dig1 out; // output to ssd
```

### stopwatch\_disp.v

```
// Functional block
//frequency divider 1/(2^25)
freq div U FD( .clk out(clk d), // divided clock
.ssd ctl en(ssd ctl en), // divided clock for scan control
.clk(clk), // clock from the crystal
.rst(rst) // high active reset
FSM U fsm( .count enable(count enable), // if counter is enabled
.freeze_enable(freeze_enable), // if ssd is freezed
.in(in), //input control
.clk(clk_d), // global clock signal
.rst(rst) // high active reset
// stopwatch module
stopwatch U_sw( .digit1(dig1), // 2nd digit of the down counter
.digit0(dig0), // 1st digit of the down counter
.clk(clk_d), // global clock
.rst(rst), // high active reset
.mode(mode), // mode selection of 15-min, 30-sec, 1-min, 5-min
.en(count_enable) // enable/disable for the stopwatch
```

```
// Display latch
always @(posedge clk d or posedge rst)
if (rst) begin
diq0 out <= 4'd0;
dig1 out <= 4'd0;
end
else begin
dig0 out <= dig0 latch;
dig1_out <= dig1_latch;
end
// Whether the display is freezed
always @(freeze enable or dig0 or dig1 or dig0 latch
or dig1_latch or dig0_out or dig1_out)
if (freeze enable) begin
dig0 latch = dig0 out;
dig1 latch = dig1 out;
end else
begin
dig0 latch = dig0;
dig1_latch = dig1;
end
```

### stopwatch\_disp.v



```
// Display block
// BCD to seven segment display decoding
// seven-segment display decoder for DISP3
ssd U SSD3(
.display(disp3), // SSD display output
.bcd(`BCD DEF) // BCD input
// seven-segment display decoder for DISP2
ssd U_SSD2(
.display(disp2), // SSD display output
.bcd(`BCD_DEF) // BCD input
// seven-segment display decoder for DISP1
ssd U SSD1(
.display(disp1), // SSD display output
.bcd(dig1 out) // BCD input
// seven-segment display decoder for DISP0
ssd U_SSD0(
.display(disp0), // SSD display output
.bcd(dig0 out) // BCD input
```

```
// SSD display scan control
ssd_ctl U_CTL(
.display_c(ssd_ctl), // ssd display control signal
.display(display), // output to ssd display
.ssd_ctl_en(ssd_ctl_en), // divided clock for scan control
.display0(disp0), // 1st input
.display1(disp1), // 2st input
.display2(disp2), // 3st input
.display3(disp3) // 4st input
);
endmodule
```