

#### **VGA**

黄元豪 Yuan-Hao Huang

國立清華大學電機工程學系 Department of Electrical Engineering National Tsing-Hua University

#### **VGA** Port





#### **VGA**



- VGA = Video Graphics Array
- Introduced by IBM in 1987, and still used today
- Transmitting analog video signal



Cathode-Ray Tube Monitor



Video Graphics Array



SERVICE STATE OF THE SERVICE S

LED Monitor

## VGA Video Signal

- A VGA video signal contains 5 active signals:
  - horizontal sync (HS): used for video synchronization in the horizontal direction
  - vertical sync (VS): used for video synchronization in the vertical direction
  - red (R): used to control the red color, 0v (fully off) ~ 0.7v
     (fully on)
  - green (G): used to control the green color, 0v (fully off) ~
     0.7v (fully on)

Pin 13: HS Pin 14: VS

blue (B): used to control the blue color, 0v (fully off) ~
 0.7v (fully on)

Pin 1: Red Pin 2: Grm

### Pin Assignments



```
##VGA Connector
set property PACKAGE PIN G19 [get ports {vgaRed[0]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaRed[0]}]
set property PACKAGE PIN H19 [get ports {vgaRed[1]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaRed[1]}]
set property PACKAGE PIN J19 [get ports {vgaRed[2]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaRed[2]}]
set property PACKAGE PIN N19 [get ports {vgaRed[3]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaRed[3]}]
set property PACKAGE PIN N18 [get ports {vgaBlue[0]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaBlue[0]}]
set property PACKAGE PIN L18 [get ports {vgaBlue[1]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaBlue[1]}]
set property PACKAGE PIN K18 [get ports {vgaBlue[2]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaBlue[2]}]
set property PACKAGE PIN J18 [get ports {vgaBlue[3]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaBlue[3]}]
set_property PACKAGE_PIN J17 [get_ports {vgaGreen[0]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaGreen[0]}]
set property PACKAGE PIN H17 [get ports {vgaGreen[1]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaGreen[1]}]
set_property PACKAGE_PIN G17 [get_ports {vgaGreen[2]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaGreen[2]}]
set property PACKAGE PIN D17 [get ports {vgaGreen[3]}]
set property IOSTANDARD LVCMOS33 [get ports {vgaGreen[3]}]
set_property PACKAGE_PIN P19 [get_ports hsync]
set property IOSTANDARD LVCMOS33 [get ports hsync]
set property PACKAGE PIN R19 [get ports vsync]
set property IOSTANDARD LVCMOS33 [get ports vsync]
```



#### **CRT**

 Cathode Ray Tube (CRT) is a vacuum tube containing one or more electron guns, and a phosphorescent screen is used to view images.







# VGA System Timing (1/3)

- TS INC. TO SEE STATE OF THE SECOND SE
- Front porch : blank while still moving right.
- Sync pulse: blank while rapidly moving left.
- Back porch : blank while moving right again.



# VGA System Timing (2/3)





# VGA System Timing (3/3)

 Signal timing for a 640-pixel by 480 rows display using a 25MHz pixel clock

| Parameter    | Ver. Sync |          | Hor. Sync |          |  |
|--------------|-----------|----------|-----------|----------|--|
|              | Lines     | Time(ms) | Pixel     | Time(µs) |  |
|              |           |          | S         |          |  |
| Visible area | 480       | 15.3     | 640       | 25       |  |
| Front porch  | 10        | 0.3      | 16        | 0.64     |  |
| Sync pulse   | 2         | 0.064    | 96        | 3.8      |  |
| Back porch   | 33        | 1.05     | 48        | 1.9      |  |
| Whole line   | 525       | 16.7     | 800       | 32       |  |



#### Pixel Clock

- The pixel clock defines the time available to display one pixel of information.
- Example: Suppose we want to display an image with 480 rows and 640 columns, and its refresh rate is 60Hz. The pixel clock which will be delivered to VGA screen must be

800\*525\*60(frame/sec) = 25M (pixel/sec)

#### **RGB Bitmap**



- A digital color image is composed by a lot of pixels.
- Each pixel contains three R, G, B values to represent the intensity of these three primary colors.



#### **RGB Color Mode**

IS NO LINE LA LINE LA

- Three primary colors
  - Red
  - Green
  - Blue
- No one of them can be created as a combination of the other two.
- Any other color is a combination of them.



#### **RGB Color Cube**

- TS NO ALL STATES
- R, G, and B correspond to three axes in 3D space.
- Normalize the relative amounts of R, G and B so that each value varies between 0 and 1.





# RGB Bitmap Example (1/2)





## RGB Bitmap Example (2/2)



## VGA Demo 1: Block Diagram



## VGA Demo 1: Top Module

```
module top(
   input clk,
   input rst,
   output [3:0] vgaRed,
   output [3:0] vgaGreen,
   output [3:0] vgaBlue,
   output hsync,
   output vsync
   );
   wire clk_25MHz;
   wire valid;
   wire [9:0] h_cnt; //640
   wire [9:0] v_cnt; //480
```

```
clock divisor clk wiz 0 inst(
      .clk(clk),
      .clk1(clk 25MHz)
  pixel gen pixel gen inst(
       .h cnt(h cnt),
       .valid(valid),
       .vgaRed(vgaRed),
       .vgaGreen (vgaGreen),
       .vgaBlue(vgaBlue)
    );
    vga controller vga inst(
      .pclk(clk 25MHz),
      .reset(rst),
      .hsync(hsync),
      .vsync(vsync),
      .valid(valid),
      .h cnt(h cnt),
      .v cnt(v cnt)
endmodule
```

#### VGA Demo 1: Clock Divisor



```
module clock_divisor(clk1, clk);
input clk;
output clk1;
reg [1:0] num;
wire [1:0] next_num;

always @(posedge clk) begin
  num <= next_num;
end

assign next_num = num + 1'b1;
assign clk1 = num[1];
endmodule</pre>
```

# VGA Demo 1: Pixel generator

```
module pixel gen (
   input [9:0] h cnt,
   input valid,
   output reg [3:0] vgaRed,
   output reg [3:0] vgaGreen,
   output reg [3:0] vgaBlue
   );
       always @(*) begin
       if(!valid)
             {vgaRed, vgaGreen, vgaBlue} = 12'h0;
        else if (h cnt < 128)
             {vgaRed, vgaGreen, vgaBlue} = 12'h000;
        else if(h cnt < 256)
             {vgaRed, vgaGreen, vgaBlue} = 12'h00f;
        else if(h cnt < 384)
             {vgaRed, vgaGreen, vgaBlue} = 12'hf00;
        else if (h cnt < 512)
             {vgaRed, vgaGreen, vgaBlue} = 12'h0f0;
        else if(h cnt < 640)
             {vgaRed, vgaGreen, vgaBlue} = 12'hfff;
        else
             {vgaRed, vgaGreen, vgaBlue} = 12'h0;
   end
endmodule
```

#### VGA Controller (1/3)



```
//Module Name: vga
 module vga_controller (
  input wire pclk, reset,
  output wire hsync, vsync, valid,
  output wire [9:0] h_cnt,
  output wire [9:0] v_cnt
  );
  reg [9:0] pixel_cnt;
  reg [9:0] line_cnt;
  reg hsync_i, vsync_i;
  wire hsync_default, vsync_default;
  wire [9:0] HD, HF, HS, HB, HT;
  wire [9:0] VD, VF, VS, VB, VT;
```

```
assign HD = 640;
assign HF = 16;
assign HS = 96;
assign HB = 48;
assign HT = 800;
assign VD = 480;
assign VF = 10;
assign VS = 2;
assign VB = 33;
assign VT = 525;
assign hsync_default = 1'b1;
assign vsync_default = 1'b1;
```

#### VGA Controller (2/3)

```
always@(posedge pclk)
    if(reset)
       pixel_cnt \le 0;
    else if(pixel_cnt < (HT - 1))
          pixel cnt \leq pixel cnt + 1;
        else
          pixel cnt \leq 0;
always@(posedge pclk)
   if(reset)
      hsync_i <= hsync_default;
   else if (\text{pixel cnt} > = (\text{HD} + \text{HF} - 1))
   && (pixel cnt < (HD + HF + HS - 1)) )
        hsync i <= ~hsync default;
     else
        hsync_i <= hsync_default;</pre>
```

```
always@(posedge pclk)
   if(reset)
      line cnt \le 0:
   else if(pixel_cnt == (HT -1))
        if(line cnt < (VT - 1))
           line cnt \le line cnt + 1;
        else
           line cnt \le 0:
 always@(posedge pclk)
   if(reset)
      vsync i <= vsync default;
   else if ((line cnt \geq = (VD + VF - 1))
   &&(line cnt < (VD + VF + VS - 1)))
      vsync i \le \text{-vsync} default;
   else
      vsync i <= vsync default;
```

#### VGA Controller (3/3)



```
assign hsync = hsync_i;
assign vsync = vsync_i;
assign valid = ( (pixel_cnt < HD) && (line_cnt < VD) );
assign h_cnt = (pixel_cnt < HD) ? pixel_cnt : 10'd0;
assign v_cnt = (line_cnt < VD) ? line_cnt : 10'd0;
endmodule</pre>
```

#### **RAM**

- FPGA chip uses RAM to map and buffer the image to the VGA display
- RAM memory generation
  - In IP generator, choose 'Single Port RAM'
- Timing
  - Write control, address, data should be at the same clock cycle.
  - Data read out from RAM is one clock cycle late than the address control

#### Memory in FPGA

- Xilinx FPGA defines memory coefficient file (COE) that is stored in embedded memory in the FPGA chip.
- Two parameter:
  - memory\_initialization\_radix
    - Radix of the values in the *memory\_initialization\_vector*
    - Ex: 2, 10, or 16
  - memory\_initialization\_vector:
    - Memory content
    - Memory words are separated by whitespace
    - You can use comma (,) to help identify the boundary
    - Vector (entire memory) ended by semicolon

### **COE** Example



```
🔚 out.coe 🔀
     memory initialization radix=16;
     memory initialization vector=
     115,
     115,
     115,
     115,
     115,
    115,
    115,
 10
     115,
 11
     115,
 12
     115,
```

#### PicTrans.exe



- Memory mapping to the image
  - You can use ASCII art generator to generate the pictures or use drawing tool to export the image figure.

743,

743,

76797

76798

# **Memory IP (1/5)**



2



| Search: Q- memory (20 matches)     |                                      |                   |            |          |               |  |  |  |
|------------------------------------|--------------------------------------|-------------------|------------|----------|---------------|--|--|--|
| Name ^ 1                           |                                      | AXI4              | Status     | License  | VLNV          |  |  |  |
| 🗦 🖃 📂 Vivado Repository            |                                      |                   |            |          |               |  |  |  |
| AXI Infrastructure                 |                                      |                   |            |          |               |  |  |  |
| AXI Central Direct Memory Access   |                                      | AXI4              | Production | Included | xilinx.com:ip |  |  |  |
| AXI Direct Memory Access           |                                      | AXI4, AXI4-Stream | Production | Included | xilinx.com:ip |  |  |  |
| AVI Memory Manned to Stream Manner |                                      | AXI4, AXI4-Stream | Production | Included | xilinx.com:ip |  |  |  |
| AXI Video Direct Memory Access     |                                      | AXI4, AXI4-Stream | Production | Included | xilinx.com:ip |  |  |  |
| Basic Elements                     |                                      |                   |            |          |               |  |  |  |
| Memory Elements                    | 3                                    |                   |            |          |               |  |  |  |
| ■ Block Memory Ger                 | nerator                              | AXI4              | Production | Included | xilinx.com:ip |  |  |  |
| Distributed Memory                 | Distributed Memory Generator         |                   | Production | Included | xilinx.com:ip |  |  |  |
| Communication & Networking         |                                      |                   |            |          |               |  |  |  |
| Ethernet                           | Ethernet                             |                   |            |          |               |  |  |  |
| ■ ■ AXI Direct Memory              | AXI Direct Memory Access             |                   | Production | Included | xilinx.com:ip |  |  |  |
| Embedded Processing                |                                      |                   |            |          |               |  |  |  |
| 😑 📂 AXI Infrastructure             |                                      |                   |            |          |               |  |  |  |
| — ∰ AXI Memory Mapp                | ed to Stream Mapper                  | AXI4, AXI4-Stream | Production | Included | xilinx.com:ip |  |  |  |
| ⊟- i⊃ DMA                          |                                      |                   |            |          |               |  |  |  |
| - P AXI Central Dir                | - P AXI Central Direct Memory Access |                   | Production | Included | xilinx.com:ip |  |  |  |
| 📭 AXI Direct Men                   | AXI Direct Memory Access             |                   | Production | Included | xilinx.com:ip |  |  |  |
| — ⊈ AXI Video Dire                 | 🕒 🥼 AXI Video Direct Memory Access   |                   | Production | Included | xilinx.com:ip |  |  |  |
| - W                                | C11                                  |                   |            |          |               |  |  |  |

## Memory IP (2/5)





# Memory IP (3/5)







RGB: 12 bits

320x240: 76800

## Memory IP (4/5)







## **Memory IP (5/5)**





#### Picture Format Translation (1/2)

#### amumu.jpg



PicTrans.exe

#### out.coe

```
🔚 out.coe 🔣
       memory initialization radix=16;
       memory initialization vector=
    3 115,
    4 115,
      115,
      115,
       115,
      115,
    9 115,
   10 115,
      115,
      115,
       7.43,
       743,
      743,
      743,
      743,
76802 743;
76803
```

#### Picture Format Translation (2/2)

- PicTrans.exe:
  - Convert a \*.jpg file to a bit map file
- Input:
  - image (\*.jpg)
  - the width of the output file
  - the height of the output file
- Output:
  - out.coe

```
In D:\硬體實驗\VGA\PicTrans.exe

Start...
Width:
320
Height:
240
Pilename:
amumu.jpg
```

## VGA Demo 2: Block Diagram



## VGA Demo 2: Top Module

```
TS IN THE STATE OF THE STATE OF
```

```
module top (
   input clk,
   input rst,
   output [3:0] vgaRed,
   output [3:0] vgaGreen,
   output [3:0] vgaBlue,
   output hsync,
   output vsync
    );
    wire [11:0] data;
    wire clk 25MHz;
    wire clk 22;
    wire [16:0] pixel addr;
    wire [11:0] pixel;
    wire valid;
    wire [9:0] h cnt; //640
    wire [9:0] v cnt; //480
assign {vgaRed, vgaGreen, vgaBlue}
       = (valid==1'b1) ? pixel:12'h0;
```

```
clock divisor clk wiz 0 inst(
  .clk(clk),
  .clk1(clk 25MHz),
  .clk22(clk 22)
mem addr gen mem addr gen inst (
.clk(clk 22),
.rst(rst),
.h cnt(h cnt),
.v cnt(v cnt),
.pixel addr(pixel addr)
blk mem gen 0 blk mem gen 0 inst(
  .clka(clk 25MHz),
  .wea(0),
  .addra(pixel addr),
  .dina(data[11:0]),
  .douta(pixel)
```

```
vga_controller vga_inst(
    .pclk(clk_25MHz),
    .reset(rst),
    .hsync(hsync),
    .vsync(vsync),
    .valid(valid),
    .h_cnt(h_cnt),
    .v_cnt(v_cnt)
);
```

#### **Demo 2: Clock Divisor**



```
module clock_divisor(clk1, clk, clk22);
input clk;
output clk1;
output clk22;
reg [21:0] num;
wire [21:0] next_num;
always @(posedge clk) begin
  num <= next num;
end
assign next num = num + 1'b1;
assign clk1 = num[1];
assign clk22 = num[21];
endmodule
```

# VGA Demo 2: Memory address generator

```
module mem addr gen(
   input clk,
   input rst,
   input [9:0] h cnt,
   input [9:0] v cnt,
   output [16:0] pixel addr
   );
   reg [7:0] position;
   assign pixel addr = ((h cnt>>1)+320*(v cnt>>1)+ position*320 )% 76800; //640*480 --> 320*240
   always @ (posedge clk or posedge rst) begin
      if(rst)
          position \leq 0;
       else if(position < 239)</pre>
           position <= position + 1;
       else
           position <= 0;
   end
endmodule
```

#### How to Use RAM Module

- Memory Read and Write is controlled by
  - "wen" pin : wen=0 is "read", wen=1 is "write".
  - Separate read-address generator and write-address generator.
- To refresh the image, you can
  - Always read out image from memory (wen=0) and display image in VGA synchronized with hsync and vsync. Write in image changes (wen=1) when necessary.

```
wire clk;
wire wen;
wire [11:0] data_in;
wire [11:0] data_out;
wire [16:0] addr;

RAM R1(
   .clka(clk),
   .wea(wen),
   .addra(addr),
   .dina(data_in),
   .douta(data_out)
);
```





# Lab 11: VGA Display

#### Action Item (1/2)



Modify the Verilog code introduced in class to design a circuit for controlling the VGA display.

- input ports: input clk; input reset; input en;
- output ports:
   output [3:0] vgaRed;
   output [3:0] vgaGreen;
   output [3:0] vgaBlue;
   output hsync;
   output vsync;

#### Action Item (2/2)



- At the beginning or when pressing the **reset** button, the VGA display will show the image (e.g., amumu.jpg) at the origin position. It will stay still until the **en** button is pressed.
- The image will start/resume scrolling down row by row under the frequency of clk divided by 2<sup>22</sup> (i.e., clk/2<sup>22</sup>), or pause, depending on whether the number of the **en** button pressed is odd or even.

## Example (1/6)



at the beginning or pressing **reset** 



(0 row scrolled down)

# Example (2/6)



press en → start to scroll down



(100 rows scrolled down)

# Example (3/6)





(200 rows scrolled down)

# Example (4/6)





(300 rows scrolled down)

# Example (5/6)





(400 rows scrolled down)

## Example (6/6)



press en → pause



(400 rows scrolled down)