

## **Digital VLSI Design**

## **Mahesh Awati**

Department of Electronics and Communication Engineering.



## **DIGITAL VLSI DESIGN**

# MOS INVERTERS: SWITCHING CHARACTERISTICS AND INTERCONNECT EFFECTS

## **Mahesh Awati**

Department of Electronics and Communication Engineering

#### **Interconnect Resistance Estimation**

The line, itself a three-dimensional structure in metal and/or polysilicon, usually has a non-negligible resistance in addition to its capacitance. The (length/width) ratio of the wire usually dictates that the parameters are distributed, making the interconnect a true transmission line.





$$R_{wire} = \rho \cdot \frac{l}{w \cdot t} = R_{sheet} \left( \frac{l}{w} \right)$$

$$R_{sheet} = \frac{\rho}{t}$$

## **Interconnect Capacitance Estimation (Cpp)**

The line, itself a three-dimensional structure in metal and/or polysilicon, usually has a non-negligible resistance in addition to its capacitance. The (length/width) ratio of the wire usually dictates that the parameters are distributed, making the interconnect a true transmission line.





Interconnect Segment running parallel to Surface acts like Parallel Plate Capacitor Cpp



## **Interconnect Capacitance Estimation(Cfring)**

- However, in interconnect lines where the wire thickness (t) is comparable in magnitude to the ground-plane distance (h), fringing electric fields significantly increase the total parasitic capacitance
- Fringing-field factor FF = Ctotal/Cpp, as a function of (t/h), (w/h) and (w/l).
- The influence of fringing fields increases with the decreasing (w/h).
- the submicron fabrication technologies allow the width of the metal lines to be decreased rather significantly, but the thickness of the line must be preserved in order to ensure structural integrity. This situation, which involves narrow metal lines with a considerable vertical thickness, makes these interconnection lines especially vulnerable to fringing field effects



Influence of fringing electric fields upon the parasitic wire capacitance.



## **Estimation of Interconnect Parasitics (Inter –wire Capacitance)**

Capacitive Coupling components between two parallel lines running on the same level,



In this case, the total parasitic capacitance of the line is not only increased by the fringingfield effects, but also by the capacitive coupling between the lines

Capacitive Coupling components between three parallel lines running on two different levels



The capacitive coupling between neighboring lines is increased when the thickness of the wire is comparable to its width.

This coupling between the interconnect lines is mainly responsible for signal crosstalk, where transitions in one line can cause noise in the other lines



Capacitance of a which is coupled with two other lines on both sides (at the same level); separated bv the minimum design rule. Especially if both of the neighboring lines biased at ground, the total parasitic cap of the interconnect the in middle can he more than 20 times as large as the simple parallel-plate capacitance.

#### **Estimation of Interconnect Parasitics**

Cross-section view of a double-metal CMOS structure, where the individual parasitic capacitances between the layers are also indicated.



- VIA OXIDE

  Cm2f

  Cm2m1

  METAL-2

  METAL-1

  Cm2p

  Cm2p

  Cm1p

  Com1p

  Com1p
- The inter-layer capacitances between Metal-2 and Metal-1, Metal-1 and Polysilicon, and Metal-2 and Polysilicon.
- The other parasitic capacitance components are defined with respect to the substrate.
- If the metal line passes over an active region, the oxide thickness underneath is smaller (because of the active area window), and consequently, the capacitance is larger. These special cases are labeled as Cm1a and Cm2a.
- Otherwise, the thick field oxide layer results in a smaller capacitance value.

## **Interconnect Capacitance Estimation**

PES UNIVERSITY ONLINE

Thickness values of different layers in a typical 0.8 micron CMOS process.

| Field oxide thickness        | 0.52 | μm |                              |
|------------------------------|------|----|------------------------------|
| Gate oxide thickness         | 16.0 | nm | $(=0.016 \mu m)$             |
| Polysilicon thickness        | 0.35 | μm | (minimum width $0.8~\mu m$ ) |
| Poly - metal oxide thickness | 0.65 | μm |                              |
| Metal - 1 thickness          | 0.60 | μm | (minimum width 1.4 $\mu$ m)  |
| Via oxide thickness          | 1.00 | μm |                              |
| Metal - 2 thickness          | 1.00 | μm | (minimum width 1.4 $\mu$ m)  |
| n + junction depth           | 0.40 | μm | ,                            |
| p+ junction depth            | 0.40 | μm |                              |
| n - well junction depth      | 3.50 | μm |                              |

Table 6.2. Parasitic capacitance values between various layers, for a typical double-metal 0.8 micron CMOS technology.

| Poly over field oxide      | C <sub>pf</sub>   | Area      | 0.066 | fF/μm² |
|----------------------------|-------------------|-----------|-------|--------|
|                            | -                 | Perimeter | 0.046 | fF/μm  |
| Metal - 1 over field oxide | C <sub>mlf</sub>  | Area      | 0.030 | fF/μm² |
|                            |                   | Perimeter | 0.044 | fF/μm  |
| Metal - 2 over field oxide | C <sub>m2f</sub>  | Area      | 0.016 | fF/μm² |
|                            |                   | Perimeter | 0.042 | fF/μm  |
| Metal - 1 over Poly        | C <sub>m1p</sub>  | Area      | 0.053 | fF/μm² |
|                            | 2.                | Perimeter | 0.051 | fF/μm  |
| Metal - 2 over Poly        | C <sub>m2p</sub>  | Area      | 0.021 | fF/μm² |
|                            |                   | Perimeter | 0.045 | fF/μm  |
| Metal - 2 over Metal - 1   | C <sub>m2m1</sub> | Área      | 0.035 | fF/μm² |
|                            |                   | Perimeter | 0.051 | fF/μm  |



## **THANK YOU**

**Mahesh Awati** 

Department of Electronics and Communication

mahesha@pes.edu

+91 9741172822