

#### **DIGITAL VLSI DESIGN**

# **Unit 2: Fabrication of MOSFETs & Circuit Design Process**

### Annapurna K Y

**Electronics and Communication Engineering** 



## **DIGITAL VLSI DESIGN**

**Annapurna K Y**Electronics and Communication Engineering

#### **CMOS Full-Adder Circuit**



The one-bit full adder circuit is one of the most widely used building blocks in all data processing (arithmetic) and digital signal processing architectures.

In the following, we will examine the circuit structure and the realization of the full adder using the conventional CMOS design style.

The sumout and carry-out signals of the full adder are defined as the following two combinational Boolean functions of the three input variables, A, B, and C.

sum\_out = 
$$A \oplus B \oplus C$$
  
=  $ABC + A\overline{B}\overline{C} + \overline{A}\overline{B}C + \overline{A}\overline{C}B$   
carry\_out =  $AB + AC + BC$ 

## **CMOS Full-Adder Circuit**



#### Gate-level schematic of the one-bit full-adder circuit



### **CMOS Full-Adder Circuit**



#### Transistor-level schematic of the one-bit full-adder circuit

sum\_out = 
$$A \oplus B \oplus C$$
  
=  $ABC + A\overline{B}\overline{C} + \overline{A}\overline{B}C + \overline{A}\overline{C}B$   
carry\_out =  $AB + AC + BC$ 

$$C_{i+1} = a_ib_i + c_i(a_i + b_i)$$

$$S_i = (a_i + b_i + c_i).C'_{i+1} + (a_ib_ic_i)$$



The transistor-level design of the CMOS full-adder circuit is shown in figure.

Note that the circuit contains a total of 14 nMOS and 14 pMOS transistors, together with the two CMOS inverters which are used to generate the outputs.

## **Transistor Sizing**

When transistors are connected in series, their individual resistances get added up while the net W/L ratio is equal to 1/n times that of the individual device. In parallel connection, the equivalent W/L ratio is equal to 'n' times that of the individual device (n= no. of transistors connected).



$$(W/L)_{eq} = \frac{1}{\frac{1}{(W/L)_1} + \frac{1}{(W/L)_2} + \dots}$$

The parallel connection of transistors with W/L ratios of (W/L)<sub>1</sub>,(W/L)<sub>2</sub>,..., results in an equivalent W/L of (W/L)<sub>eq</sub> = (W/L)<sub>1</sub> + (W/L)<sub>2</sub> +...



## **Transistor Sizing**

Q. For the circuit diagram shown find an equivalent CMOS inverter circuit for simultaneous switching of all inputs, assuming that (W/L)p = 15 for all pMOS transistors and (W/L)n = 10 for all nMOS transistors.





The Boolean function realized by this circuit is

$$Z = \overline{(D+E+A)(B+C)}$$

The equivalent (WIL) ratios of the nMOS network and the pMOS network are determined by using the series-parallel equivalency rules

$$\frac{1}{\left(\frac{W}{L}\right)_{D} + \left(\frac{W}{L}\right)_{E} + \left(\frac{W}{L}\right)_{A} + \left(\frac{W}{L}\right)_{B} + \left(\frac{W}{L}\right)_{C}}$$

$$= \frac{1}{\frac{1}{30} + \frac{1}{20}} = 12$$

$$\left(\frac{W}{L}\right)_{p,eq} = \frac{1}{\left(\frac{W}{L}\right)_{D} + \left(\frac{W}{L}\right)_{E} + \left(\frac{W}{L}\right)_{A}} + \frac{1}{\left(\frac{W}{L}\right)_{B} + \left(\frac{W}{L}\right)_{C}}$$

$$= \frac{1}{\frac{1}{15} + \frac{1}{15} + \frac{1}{15}} + \frac{1}{15} + \frac{1}{15} = 12.5$$
© CMOS Digital Integral in the composition of the compositio



## **THANK YOU**

## Annapurna K Y

**Electronics & Communication Engineering** 

annapurnaky@pes.edu