

### **DIGITAL VLSI DESIGN**

**Annapurna K Y**Electronics and Communication Engineering



#### **DIGITAL VLSI DESIGN**

### **Unit 2: Fabrication of MOSFETs & Circuit Design Process**

#### Annapurna K Y

**Electronics and Communication Engineering** 

## nMOS Fabrication



Different layer representation used in MOS layout is as shown below

| KEY      |             |
|----------|-------------|
|          | Metal       |
| MINIMIN. | Polysilicon |
|          | Oxide       |
|          | n-diffusion |
|          | p-diffusion |
| 2222     | p-substrate |
| 5555     | n-substrate |
|          | Depletion   |

## nMOS Fabrication – Step 1



- Processing is carried out on a thin wafer cut from a single crystal of silicon of high purity into which the required pimpurities are introduced as the crystal is grown.
- Such wafers are typically 75 to 150 mm in diameter and 0.4 mm thick
- Doped with (say, boron) to impurity concentrations of  $10^{15}$ /cm<sup>3</sup> to  $10^{16}$ /cm<sup>3</sup>, giving resistivity in the approximate range 25 ohm cm to 2 ohm cm.





- A layer of silicon dioxide (Si02), typically  $1\mu m$  thick, is grown all over the surface of the wafer to
  - protect the surface,
  - act as a barrier to dopants during processing, and
  - provide a generally insulating substrate on to which other layers may be deposited and patterned.





 The surface is now covered with a photoresist which is deposited onto the wafer and spun to achieve an even distribution of the required thickness.



**Photoresist** 

- The photoresist layer is then exposed to ultraviolet light through a mask which defines those regions into which diffusion is to take place together with transistor channels.
  - Example: Those areas exposed to ultraviolet radiation are polymerized (hardened), but the areas required for diffusion are shielded by the mask and remain unaffected.



 These areas are subsequently readily etched away together with the underlying silicon dioxide so that the wafer surface is exposed in the window defined by the mask





# Photolithography



- One of the most important technology in the production of advanced integrated circuits
- It is through photolithography that semiconductor surfaces are patterned and the circuits formed.
- To make extremely small features, in the order of wavelength of light, advanced optical techniques are used to transfer a pattern from a mask onto the surface.
- A polymeric film or resist, is modified by the light and records the information in a process not dissimilar to ordinary photography.





- In the case of a positive photoresist, the photosensitive material is degraded by light and the developer will dissolve away the regions that were exposed to light, leaving behind a coating where the mask was placed.
- In the case of a negative photoresist, the photosensitive material is strengthened (either polymerized or cross-linked) by light, and the developer will dissolve away only the regions that were not exposed to light, leaving behind a coating in areas where the mask was not placed.



• The remaining photoresist is removed and a thin layer of Si02 (0.1 $\mu$ m typical) is grown over the entire chip surface.



- Polysilicon is then deposited on top of this to form the gate structure.
- The polysilicon layer consists of heavily doped polysilicon deposited by chemical vapor deposition (CVD).
- In the fabrication of fine pattern devices, precise control of thickness, impurity concentration, and resistivity is necessary.
- Further photoresist coating and masking allows the polysilicon to be patterned





- The thin oxide is removed to expose areas into which n-type impurities are to be diffused to form the source and drain.
- Diffusion is achieved by heating the wafer to a high temperature and passing a gas containing the desired n-type impurity (for example, phosphorus) over the surface.



•Note that the polysilicon with underlying thin oxide act as masks during diffusion → the process is self-aligning.

FIGURE 1.8 Diffusion process.



n+ diffusion (1 µm deep)

PES UNIVERSITY ONLINE

• Thick oxide (SiO<sub>2</sub>) is grown over all again and is then masked with photoresist and etched to expose selected areas of the polysilicon gate and the drain and source areas where connections (i.e. contact cuts) are to be made.



Contact holes (cuts)

- The whole chip then has metal (aluminium) deposited over its surface to a thickness typically of  $1\mu m$ .
- This metal layer is then masked and etched to form the required interconnection pattern.



Patterned metallization (aluminum 1 μm)

## Summary of an nMOS Process



- Processing takes place on a p-doped silicon crystal wafer on which is grown a 'thick' layer of SiO<sub>2</sub>.
- Mask 1—Pattern SiO<sub>2</sub> to expose the silicon surface in areas where paths in the
  diffusion layer or gate areas of transistors are required. Deposit thin oxide over all.
  For this reason, this mask is often known as the 'thinox' mask but some texts refer
  to it as the diffusion mask.
- Mask 2—Pattern the ion implantation within the thinox region where depletion mode devices are to be produced—self-aligning.
- Mask 3—Deposit polysilicon over all (1.5 µm thick typically), then pattern using Mask 3. Using the same mask, remove thin oxide layer where it is not covered by polysilicon.
- Diffuse n<sup>+</sup> regions into areas where thin oxide has been removed. Transistor drains
  and sources are thus self-aligning with respect to the gate structures.
- Mask 4—Grow thick oxide over all and then etch for contact cuts.
- Mask 5—Deposit metal and pattern with Mask 5.
- Mask 6-Would be required for the overglassing process step.



### **THANK YOU**

#### Annapurna K Y

**Electronics & Communication Engineering** 

annapurnaky@pes.edu