

## **DIGITAL VLSI DESIGN**

**Annapurna K Y**Electronics and Communication Engineering



#### **DIGITAL VLSI DESIGN**

# **Unit 2: Fabrication of MOSFETs & Circuit Design Process**

#### Annapurna K Y

**Electronics and Communication Engineering** 

### **Layout Design Rules**

- ➤ To allow reliable fabrication of each structure, the mask layers must conform to a set of geometric layout design rules.
- $\triangleright$  Usually, the rules (for example: minimum distance and/or separation between layers) are expressed as multiples of a scaling factor lambda ( $\lambda$ ).
- For each different fabrication technology, lambda factor can be different.



## **Layout Design Rules**

#### MOSIS Layout Design Rules (sample set)

| e numb | er Description                                | λ-Ru       |
|--------|-----------------------------------------------|------------|
|        | Active area rules                             |            |
| R1     | Minimum active area width                     | 3λ         |
| R2     | Minimum active area spacing                   | 3λ         |
|        | Polysilicon rules                             |            |
| R3     | Minimum poly width                            | . 2λ       |
| R4 .   | Minimum poly spacing                          | $2\lambda$ |
| R5     | Minimum gate extension of poly over active    | 2λ         |
| R6     | Minimum poly-active edge spacing              | 1λ         |
|        | (poly outside active area)                    |            |
| R7     | Minimum poly-active edge spacing              | 3λ         |
|        | (poly inside active area)                     |            |
|        | Metal rules                                   |            |
| R8     | Minimum metal width                           | 3λ         |
| R9     | Minimum metal spacing                         | 3λ         |
|        | Contact rules                                 | 4          |
| R10    | Poly contact size                             | 2λ         |
| R11    | Minimum poly contact spacing                  | 2λ         |
| R12    | Minimum poly contact to poly edge spacing     | 1λ         |
| R13    | Minimum poly contact to metal edge spacing    | 1λ         |
| R14    | Minimum poly contact to active edge spacing   | 3λ         |
| R15    | Active contact size                           | 2λ         |
| R16    | Minimum active contact spacing                | $2\lambda$ |
|        | (on the same active region)                   |            |
| R17    | Minimum active contact to active edge spacing | 1λ         |
| R18    | Minimum active contact to metal edge spacing  | 1λ         |
| R19    | Minimum active contact to poly edge spacing   | 3λ         |
| R20    | Minimum active contact spacing                | 6λ         |
|        | (on different active regions)                 |            |

Illustration of some of the typical MOSIS (MOS Implementation System) layout design rules















## **THANK YOU**

#### Annapurna K Y

**Electronics & Communication Engineering** 

annapurnaky@pes.edu