

### **RISC V Architecture**

**Prof. H R Vanamala** 

Department of Electronics and Communication Engg.



#### RISC V ARCHITECTURE

### **UNIT 4: Arithmetic for Computers**

**Prof. H R Vanamala** 

Department of Electronics and Communication Engineering

#### Unit 4: Arithmetic for Computers - Going Faster: Matrix Multiply in C

PES
UNIVERSITY
CELEBRATING 50 YEARS

DGEMM - Double-precision General Matrix Multiply.

Passing the matrix dimension as the parameter, this version of DGEMM uses single-dimensional versions of matrices and address arithmetic to get better performance instead of using two-dimensional arrays as in Python.

The five floating point-instructions start with a v like the AVX instructions, use the XMM registers instead of YMM, and sd in the name stands for scalar double precision.

The reasons for the speedup are fundamentally using a compiler instead of an interpreter and because the type declarations of C allow the compiler to produce much more efficient code.

Dealing with just 64 bits of data, the compiler uses the AVX version of the instructions instead of SSE2 to use three address per instruction instead of two

#### Unit 4: Arithmetic for Computers - Going Faster: Matrix Multiply in C



C version of a double-precision matrix multiply, widely known as DGEMM for Doubleprecision GEneral Matrix Multiply (GEMM).

```
    void dgemm (int n, double* A, double* B, double* C)

2. {
3.
       for (int i = 0: i < n: ++i)
      for (int j = 0; j < n; ++j)
5.
           double cij = C[i+j*n]; /* cij = C[i][j] */
6.
7.
           for( int k = 0: k < n: k++ )
8.
             cij += A[i+k*n] * B[k+j*n]; /* cij += A[i][k]*B[k][j] */
9.
           C[i+j*n] = cij; /* C[i][j] = cij */
10.
11. }
```

#### Unit 4: Arithmetic for Computers - Going Faster: Matrix Multiply in C



The x86 assembly language for the body of the nested loops generated by compiling the unoptimized C code above using gcc with -O3 optimization

```
1. vmovsd (%r10),%xmm0
                                    # Load 1 element of C into %xmm0
        %rsi.%rcx
                                    # register %rcx = %rsi
   mov
3. xor %eax.%eax
                                    \# register \%eax = 0
   vmovsd (%rcx),%xmm1
                                    # Load 1 element of B into %xmm1
   add %r9.%rcx
                                    \# register %rcx = %rcx + %r9
6. vmulsd (%r8,%rax,8),%xmm1,%xmm1
                                    # Multiply %xmm1, element of A
7. add $0x1.%rax
                                    \# register %rax = %rax + 1
    cmp %eax,%edi
8.
                                    # compare %eax to %edi
9. vaddsd %xmm1.%xmm0.%xmm0
                                    # Add %xmm1. %xmm0
10. jg 30 < dgemm + 0x30 >
                                    # jump if %eax > %edi
11. add $0x1.%r11
                                    \# register %r11 = %r11 + 1
                                    # Store %xmm0 into C element
12. vmovsd %xmm0.(%r10)
```



Declaration on line 6 of the C code below uses the \_\_m256d data Type – holds four doubleprecision floating-point values.

The intrinsic \_mm256\_load\_pd() on line 6 uses AVX instructions to load four double-precision floating-point numbers in parallel (\_pd) from the matrix C into c0.

The address calculation C+i+j\*n on line 6 represents element C[i+j\*n]. Symmetrically, the final step on line 11 uses the intrinsic \_mm256\_store\_pd() to store four double-precision floating-point numbers from c0 into the matrix C.

Four elements in each iteration - line 4 increments i by 4 instead of by 1 as on line 3 of previous C code.



Inside the loops, on line 9 we first load four elements of A again using \_mm256\_load\_pd().

To multiply these elements by one element of B, on line 10 we use the intrinsic \_mm256\_broadcast\_sd(), which makes four identical copies of the scalar double precision number—in this case an element of B—in one of the YMM registers.

Then use \_mm256\_mul\_pd() on line 9 to multiply the four doubleprecision results in parallel.

Finally, mm256 add pd() on line 8 adds the four products to the four sums in c0.



Resulting x86 code for the body of the inner loops produced by the compiler: Five AVX instructions—they all start with v and four of the five use pd for packed double precision—that correspond to the C intrinsics

Similarities:both use 12 instructions, the integer instructions are nearly identical (but different registers), and the floating-point instruction

Differences: Just going from scalar double (sd) using XMM registers to packed double (pd) with YMM registers.

The one exception is line 4: Every element of A must be multiplied by one element of B.

One solution is to place four identical copies of the 64-bit B element side-by-side into the 256-bit YMM register - instruction vbroadcastsd is used



For matrices of dimensions of 32 by 32, the unoptimized DGEMM C code runs at 1.7 GigaFLOPS (FLoating point Operations Per Second) on one core of a 2.6 GHz Intel Core i7 (Sandy Bridge).

The optimized code C code performs at 6.4 GigaFLOPS.

The AVX version is 3.85 times as fast clos eto 4 times by using **subword** parallelism.



Optimized version of DGEMM using C intrinsics to generate AVX512 subword-parallel instructions for the x86.

```
//include <x86intrin.h>
      void dgemm (size_t n, double* A, double* B, double* C)
  3.
  4.
        for ( size t i = 0: i < n: i+=4 )
  5.
          for ( size_t j = 0; j < n; j++ ) {
            _{m256d c0} = _{mm256_{load_pd(C+i+j*n);} /* c0 = C[i][j] */
  6.
  7.
            for ( size t k = 0; k < n; k++)
  8.
              c0 = _{mm256}add_{pd}(c0, /* c0 += A[i][k]*B[k][j] */
  9.
                      _{mm256}mul_{pd}(_{mm256}load_{pd}(A+i+k*n),
 10.
                      _mm256_broadcast_sd(B+k+j*n)));
 11.
            _{mm256\_store\_pd(C+i+j*n, c0);} /* C[i][j] = c0 */
 12.
13
```

Refere: ce: Computer Architecture with RISC V - The Hardware/Software Interface: RISC-V Edition by David A. Patterson and John L. Hennessy



#### Assembly language produced by the compiler for the inner loop.

```
vmovapd (%r11),%ymm0
                                    // Load 4 elements of C into %ymm0
           %rbx.%rcx
                                    // register %rcx = %rbx
    mov
   xor %eax.%eax
                                    // register %eax = 0
4. vbroadcastsd (%rax, %r8,1), %ymml // Make 4 copies of B element
          $0x8.%rax
                                    // register %rax = %rax + 8
5. add
6. vmulpd (%rcx),%ymm1,%ymm1
                                    // Parallel mul %ymm1,4 A elements
   add
           %r9.%rcx
                                    // register %rcx = %rcx + %r9
8.
   cmp %r10.%rax
                                    // compare %r10 to %rax
9. vaddpd %ymm1,%ymm0,%ymm0
                                    // Parallel add %ymm1, %ymm0
10. jne 50 < dgemm + 0x50 >
                                    // jump if not %r10 != %rax
         $0x1.%esi
                                    // register % esi = % esi + 1
11. add
12. vmovapd %ymm0,(%r11)
                                    // Store %ymm0 into 4 C elements
```



- •Primary difference from the previous program is that the original floatingpoint operations are now using YMM registers and the pd versions of the instructions for packed double precision instead of the sd version for scalar double precision.
- •It is performing a single multiply-add instruction instead of separate multiply and add instruction.

#### **Unit 4: Arithmetic for Computers – Exercise Problems:**





### **THANK YOU**

Vanamala H R

Department of Electronics and Communication