## Zynq UltraScale+ MPSoC Product Tables and Product Selection Guide





















## Zynq® UltraScale+™ MPSoCs

|                       | CG<br>Devices                                                                                                                       | <b>EG</b><br>Devices                                                                                                                                                                                                                                          | <b>EV</b><br>Devices                                                                                                                                                                                                                                                       |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Application Processor | <b>Dual</b> -core ARM® Cortex™-A53<br>MPCore™ up to <b>1.3GHz</b>                                                                   | Quad-core ARM Cortex-A53<br>MPCore up to 1.5GHz                                                                                                                                                                                                               | <b>Quad</b> -core ARM Cortex-A53<br>MPCore up to <b>1.5GHz</b>                                                                                                                                                                                                             |
| Real-Time Processor   | Dual-core ARM Cortex-R5<br>MPCore up to <b>533MHz</b>                                                                               | Dual-core ARM Cortex-R5<br>MPCore up to <b>600MHz</b>                                                                                                                                                                                                         | Dual-core ARM Cortex-R5<br>MPCore up to <b>600MHz</b>                                                                                                                                                                                                                      |
| Graphics Processor    |                                                                                                                                     | Mali™-400 MP2                                                                                                                                                                                                                                                 | Mali™-400 MP2                                                                                                                                                                                                                                                              |
| Video Codec           |                                                                                                                                     |                                                                                                                                                                                                                                                               | H.264 / H.265                                                                                                                                                                                                                                                              |
| Programmable Logic    | 103K–600K System Logic Cells                                                                                                        | 103K–1143K System Logic Cells                                                                                                                                                                                                                                 | 192K–504K System Logic Cells                                                                                                                                                                                                                                               |
| Applications          | <ul> <li>Sensor Processing &amp; Fusion</li> <li>Motor Control</li> <li>Low-cost Ultrasound</li> <li>Traffic Engineering</li> </ul> | <ul> <li>Flight Navigation</li> <li>Missile &amp; Munitions</li> <li>Military Construction</li> <li>Secure Solutions</li> <li>Networking</li> <li>Cloud Computing Security</li> <li>Data Center</li> <li>Machine Vision</li> <li>Medical Endoscopy</li> </ul> | <ul> <li>Situational Awareness</li> <li>Surveillance/Reconnaissance</li> <li>Smart Vision</li> <li>Image Manipulation</li> <li>Graphic Overlay</li> <li>Human Machine Interface</li> <li>Automotive ADAS</li> <li>Video Processing</li> <li>Interactive Display</li> </ul> |

### Zynq® UltraScale+™ MPSoCs: CG Block Diagram



### Zynq® UltraScale+™ MPSoCs: CG Devices

|                                 | Device Name <sup>(1)</sup>                                                                            | ZU2CG                     | ZU3CG | ZU4CG | ZU5CG         | ZU6CG | ZU7CG | ZU9CG |  |  |  |  |  |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|-------|-------|---------------|-------|-------|-------|--|--|--|--|--|--|
| Application                     | Processor Core                                                                                        |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| Processor Unit                  | Memory w/ECC L1 Cache 32KB I / D per core, L2 Cache 1MB, on-chip Memory 256KB                         |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| Real-Time                       | Processor Core <b>Dual-core</b> ARM Cortex-R5 MPCore up to 533MHz                                     |                           |       |       |               |       |       |       |  |  |  |  |  |  |
|                                 | Memory w/ECC L1 Cache 32KB I / D per core, Tightly Coupled Memory 128KB per core                      |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| Processor Unit  External Memory | Dynamic Memory Interface x32/x64: DDR4, LPDDR4, DDR3, DDR3L, LPDDR3 with ECC                          |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| External Memory                 | Static Memory Interfaces                                                                              |                           |       | N.A   | AND, 2x Quad- | SPI   |       |       |  |  |  |  |  |  |
| Carrana a aktivitus             | High-Speed Connectivity PCIe® Gen2 x4, 2x USB3.0, SATA 3.1, DisplayPort, 4x Tri-mode Gigabit Ethernet |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| Connectivity                    | General Connectivity 2xUSB 2.0, 2x SD/SDIO, 2x UART, 2x CAN 2.0B, 2x I2C, 2x SPI, 4x 32b GPIO         |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| Connectivity Integrated Block   | Power Management Full / Low / PL / Battery Power Domains                                              |                           |       |       |               |       |       |       |  |  |  |  |  |  |
|                                 | Security RSA, AES, and SHA                                                                            |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| Functionality                   | AMS - System Monitor 10-bit, 1MSPS – Temperature and Voltage Monitor                                  |                           |       |       |               |       |       |       |  |  |  |  |  |  |
| to PL Interface                 |                                                                                                       | 12 x 32/64/128b AXI Ports |       |       |               |       |       |       |  |  |  |  |  |  |
| Programmable                    | System Logic Cells (K)                                                                                | 103                       | 154   | 192   | 256           | 469   | 504   | 600   |  |  |  |  |  |  |
| Functionality                   | CLB Flip-Flops (K)                                                                                    | 94                        | 141   | 176   | 234           | 429   | 461   | 548   |  |  |  |  |  |  |
| dictionality                    | CLB LUTs (K)                                                                                          | 47                        | 71    | 88    | 117           | 215   | 230   | 274   |  |  |  |  |  |  |
|                                 | Max. Distributed RAM (Mb)                                                                             | 1.2                       | 1.8   | 2.6   | 3.5           | 6.9   | 6.2   | 8.8   |  |  |  |  |  |  |
| Memory                          | Total Block RAM (Mb)                                                                                  | 5.3                       | 7.6   | 4.5   | 5.1           | 25.1  | 11.0  | 32.1  |  |  |  |  |  |  |
|                                 | UltraRAM (Mb)                                                                                         | -                         | -     | 13.5  | 18.0          | -     | 27.0  | -     |  |  |  |  |  |  |
| Clocking                        | Clock Management Tiles (CMTs)                                                                         | 3                         | 3     | 4     | 4             | 4     | 8     | 4     |  |  |  |  |  |  |
|                                 | DSP Slices                                                                                            | 240                       | 360   | 728   | 1,248         | 1,973 | 1,728 | 2,520 |  |  |  |  |  |  |
|                                 | PCI Express® Gen 3x16 / Gen4x8                                                                        | -                         | -     | 2     | 2             | -     | 2     | -     |  |  |  |  |  |  |
| Integrated IP                   | 150G Interlaken                                                                                       | -                         | -     | -     | -             | -     | -     | -     |  |  |  |  |  |  |
|                                 | 100G Ethernet MAC/PCS w/RS-FEC                                                                        | -                         | -     | -     | -             | -     | -     | -     |  |  |  |  |  |  |
|                                 | AMS - System Monitor                                                                                  | 1                         | 1     | 1     | 1             | 1     | 1     | 1     |  |  |  |  |  |  |
| Transceivers                    | GTH 16.3Gb/s Transceivers                                                                             | -                         | -     | 16    | 16            | 24    | 24    | 24    |  |  |  |  |  |  |
| 1141130014013                   | GTY 32.75Gb/s Transceivers                                                                            | -                         | -     | -     | -             | -     | -     | -     |  |  |  |  |  |  |
| Speed Grades                    | Extended <sup>(2)</sup>                                                                               |                           |       |       | -1 -2 -2L     |       |       |       |  |  |  |  |  |  |
| ppeed Grades                    | Industrial                                                                                            |                           |       |       | -1 -1L -2     |       |       |       |  |  |  |  |  |  |

#### Notes:

<sup>1.</sup> For full part number details, see the Ordering Information section in <u>DS891</u>, *Zyng UltraScale+ MPSoC Overview*.

<sup>2.-2</sup>LE (Tj = 0°C to 110°C). For more details, see the Ordering Information section in <u>DS891</u>, Zynq UltraScale+ MPSoC Overview.

### Zynq® UltraScale+™ MPSoCs: EG Block Diagram



### Zynq® UltraScale+™ MPSoCs: EG Devices

|                              | Device Name <sup>(1)</sup>                                                   | ZU2EG     | ZU3EG   | 711450    | 711556                | 711650 | 711750    | 711056 | 7111150     | 7111550    | 7111750              | 7U10EC |  |  |  |  |
|------------------------------|------------------------------------------------------------------------------|-----------|---------|-----------|-----------------------|--------|-----------|--------|-------------|------------|----------------------|--------|--|--|--|--|
| Application                  | Processor Core                                                               | 20266     | 203EG   |           | d-core AR             |        |           |        |             |            | 2017EG               | 2019EG |  |  |  |  |
| Processor Unit               | Memory w/ECC                                                                 |           | 11      | -         | KB I / D p            |        |           |        | •           |            | KR                   |        |  |  |  |  |
| Real-Time                    | Processor Core                                                               |           | F.1     |           |                       | -      |           |        |             | •          | , KD                 |        |  |  |  |  |
| Processor Unit               | Memory w/ECC                                                                 |           |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
|                              | Graphics Processing Unit                                                     |           |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
| Acceleration                 | Memory                                                                       |           |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
| ž                            | Dynamic Memory Interface x32/x64: DDR4, LPDDR4, DDR3, DDR3L, LPDDR3 with ECC |           |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
| External Memory Connectivity | ·                                                                            |           |         | X32/XI    | J4. DDN4 <sub>.</sub> |        | •         | •      | יוא כאסס    | III ECC    |                      |        |  |  |  |  |
|                              | Static Memory Interfaces                                                     |           | DCI-® C | 2.4.2     | LICDA O               |        | ), 2x Qua |        | Tu: na a da | Ciaabit [  | -<br>- 4 h o u o o 4 |        |  |  |  |  |
| Connectivity                 | High-Speed Connectivity                                                      |           |         | •         | x USB3.0              |        |           | -      |             | •          |                      |        |  |  |  |  |
| <u> </u>                     | General Connectivity                                                         |           | ZXUSB   | 2.0, 2x S | D/SDIO,               |        |           | •      | · ·         | ام, 4x 32i | 0 GPIO               |        |  |  |  |  |
| Integrated Block             | Power Management                                                             |           |         |           | Full / L              |        | Battery I |        | omains      |            |                      |        |  |  |  |  |
| Functionality                | Security RSA, AES, and SHA                                                   |           |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
|                              | AMS - System Monitor                                                         | •         |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
| S to PL Interface            | 12 x 32/64/128b AXI Ports                                                    |           |         |           |                       |        |           |        |             |            |                      |        |  |  |  |  |
| Programmable                 | System Logic Cells (K)                                                       | 103<br>94 | 154     | 192       | 256                   | 469    | 504       | 600    | 653         | 747        | 926                  | 1,143  |  |  |  |  |
| Functionality                | CLB Flip-Flops (K)                                                           |           | 141     | 176       | 234                   | 429    | 461       | 548    | 597         | 682        | 847                  | 1,045  |  |  |  |  |
|                              | CLB LUTs (K)                                                                 | 47        | 71      | 88        | 117                   | 215    | 230       | 274    | 299         | 341        | 423                  | 523    |  |  |  |  |
| -                            | Max. Distributed RAM (Mb)                                                    | 1.2       | 1.8     | 2.6       | 3.5                   | 6.9    | 6.2       | 8.8    | 9.1         | 11.3       | 8.0                  | 9.8    |  |  |  |  |
| Memory                       | Total Block RAM (Mb)                                                         | 5.3       | 7.6     | 4.5       | 5.1                   | 25.1   | 11.0      | 32.1   | 21.1        | 26.2       | 28.0                 | 34.6   |  |  |  |  |
| Clocking                     | UltraRAM (Mb)                                                                | -         | -       | 13.5      | 18.0                  | -      | 27.0      | -      | 22.5        | 31.5       | 28.7                 | 36.0   |  |  |  |  |
| Clocking                     | Clock Management Tiles (CMTs)                                                | 3         | 3       | 4         | 4                     | 4      | 8         | 4      | 8           | 4          | 11                   | 11     |  |  |  |  |
|                              | DSP Slices                                                                   | 240       | 360     | 728       | 1,248                 | 1,973  | 1,728     | 2,520  | 2,928       | 3,528      | 1,590                | 1,968  |  |  |  |  |
| na                           | PCI Express® Gen 3x16 / Gen4x8                                               | -         | -       | 2         | 2                     | -      | 2         | -      | 4           | -          | 4                    | 5      |  |  |  |  |
| Integrated IP                | 150G Interlaken                                                              | -         | -       | -         | -                     | -      | -         | -      | 1           | -          | 2                    | 4      |  |  |  |  |
| 00<br>0                      | 100G Ethernet MAC/PCS w/RS-FEC                                               | -         | -       | -         | -                     | -      | -         | -      | 2           | -          | 2                    | 4      |  |  |  |  |
| Integrated IP                | AMS - System Monitor                                                         | 1         | 1       | 1         | 1                     | 1      | 1         | 1      | 1           | 1          | 1                    | 1      |  |  |  |  |
| Transceivers                 | GTH 16.3Gb/s Transceivers                                                    | -         | -       | 16        | 16                    | 24     | 24        | 24     | 32          | 24         | 44                   | 44     |  |  |  |  |
| Transceivers                 | GTY 32.75Gb/s Transceivers                                                   | -         | -       |           |                       |        | -         | -      | 16          | -          | 28                   | 28     |  |  |  |  |
| Speed Grades                 | Extended <sup>(2)</sup>                                                      | -1 -2     | 2 -2L   |           | -1 -2                 | -2L -3 |           |        | -:          | 1 -2 -2L - | 3                    |        |  |  |  |  |
| Speed drades                 | Industrial                                                                   |           |         |           |                       |        | -1 -1L -2 |        |             |            |                      |        |  |  |  |  |

#### Notes:

 $<sup>\</sup>hbox{1. For full part number details, see the Ordering Information section in $\underline{\tt DS891}$, $\it Zynq UltraScale+ MPSoC Overview. }$ 

<sup>2.-2</sup>LE (Tj = 0°C to 110°C). For more details, see the Ordering Information section in DS891, Zynq UltraScale+ MPSoC Overview.

## Zynq® UltraScale+™ MPSoCs: EV Block Diagram



### Zynq® UltraScale+™ MPSoCs: EV Devices

|                                                           | Device Name <sup>(1)</sup>                                                                   | ZU4EV                                                               | ZU5EV                               | ZU7EV                  |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------|------------------------|--|--|--|--|--|--|--|--|
| Application                                               | Processor Core                                                                               | Quad-cor                                                            | <b>e</b> ARM® Cortex™-A53 MPCore™ u | p to 1.5GHz            |  |  |  |  |  |  |  |  |
| Processor Unit                                            | Memory w/ECC                                                                                 | L1 Cache 32KB I / D per core, L2 Cache 1MB, on-chip Memory 256KB    |                                     |                        |  |  |  |  |  |  |  |  |
| Real-Time                                                 | Processor Core                                                                               | Dual-core ARM Cortex-R5 MPCore™ up to 600MHz                        |                                     |                        |  |  |  |  |  |  |  |  |
| Processor Unit                                            | Memory w/ECC                                                                                 | L1 Cache 32KB I / D per core, Tightly Coupled Memory 128KB per core |                                     |                        |  |  |  |  |  |  |  |  |
| Graphic & Video                                           | Graphics Processing Unit                                                                     |                                                                     | Mali™-400 MP2 up to 667MHz          |                        |  |  |  |  |  |  |  |  |
| Acceleration                                              | Memory                                                                                       | L2 Cache 64KB                                                       |                                     |                        |  |  |  |  |  |  |  |  |
| Graphic & Video Acceleration External Memory Connectivity | Dynamic Memory Interface                                                                     | x32/x64: D                                                          | DR4, LPDDR4, DDR3, DDR3L, LPDE      | DR3 with ECC           |  |  |  |  |  |  |  |  |
|                                                           | Static Memory Interfaces                                                                     |                                                                     | NAND, 2x Quad-SPI                   |                        |  |  |  |  |  |  |  |  |
| Connectivity                                              | High-Speed Connectivity                                                                      | PCIe® Gen2 x4, 2x USI                                               | B3.0, SATA 3.1, DisplayPort, 4x Tri | -mode Gigabit Ethernet |  |  |  |  |  |  |  |  |
| Connectivity                                              | General Connectivity 2xUSB 2.0, 2x SD/SDIO, 2x UART, 2x CAN 2.0B, 2x I2C, 2x SPI, 4x 32b GPI |                                                                     |                                     |                        |  |  |  |  |  |  |  |  |
| Lintagrated Display                                       | Power Management                                                                             | Full / Low / PL / Battery Power Domains                             |                                     |                        |  |  |  |  |  |  |  |  |
| Integrated Block                                          | Security                                                                                     | RSA, AES, and SHA                                                   |                                     |                        |  |  |  |  |  |  |  |  |
| Functionality                                             | AMS - System Monitor 10-bit, 1MSPS – Temperature and Voltage Monitor                         |                                                                     |                                     |                        |  |  |  |  |  |  |  |  |
| PS to PL Interface                                        |                                                                                              | 12 x 32/64/128b AXI Ports                                           |                                     |                        |  |  |  |  |  |  |  |  |
| Programmable                                              | System Logic Cells (K)                                                                       | 192                                                                 | 256                                 | 504                    |  |  |  |  |  |  |  |  |
| Functionality                                             | CLB Flip-Flops (K)                                                                           | 176                                                                 | 234                                 | 461                    |  |  |  |  |  |  |  |  |
| unctionality                                              | CLB LUTs (K)                                                                                 | 88                                                                  | 117                                 | 230                    |  |  |  |  |  |  |  |  |
|                                                           | Max. Distributed RAM (Mb)                                                                    | 2.6                                                                 | 3.5                                 | 6.2                    |  |  |  |  |  |  |  |  |
| <b>☆</b> Memory                                           | Total Block RAM (Mb)                                                                         | 4.5                                                                 | 5.1                                 | 11.0                   |  |  |  |  |  |  |  |  |
| <u>5</u>                                                  | UltraRAM (Mb)                                                                                | 13.5                                                                | 18.0                                | 27.0                   |  |  |  |  |  |  |  |  |
| Clocking                                                  | Clock Management Tiles (CMTs)                                                                | 4                                                                   | 4                                   | 8                      |  |  |  |  |  |  |  |  |
| O                                                         | DSP Slices                                                                                   | 728                                                                 | 1,248                               | 1,728                  |  |  |  |  |  |  |  |  |
| abl                                                       | Video Codec Unit (VCU)                                                                       | 1                                                                   | 1                                   | 1                      |  |  |  |  |  |  |  |  |
| Integrated IP                                             | PCI Express® Gen 3x16 / Gen4x8                                                               | 2                                                                   | 2                                   | 2                      |  |  |  |  |  |  |  |  |
| Integrated IP                                             | 150G Interlaken                                                                              | -                                                                   | -                                   | -                      |  |  |  |  |  |  |  |  |
| <b>O</b>                                                  | 100G Ethernet MAC/PCS w/RS-FEC                                                               | -                                                                   | -                                   | -                      |  |  |  |  |  |  |  |  |
| <b>△</b>                                                  | AMS - System Monitor                                                                         | 1                                                                   | 1                                   | 1                      |  |  |  |  |  |  |  |  |
| Transceivers                                              | GTH 16.3Gb/s Transceivers                                                                    | 16                                                                  | 16 16 24                            |                        |  |  |  |  |  |  |  |  |
| Talloccivers                                              | GTY 32.75Gb/s Transceivers                                                                   | -                                                                   | <del>-</del>                        | -                      |  |  |  |  |  |  |  |  |
| Speed Grades                                              | Extended <sup>(2)</sup>                                                                      |                                                                     | -1 -2 -2L -3                        |                        |  |  |  |  |  |  |  |  |
| speed Grades                                              | Industrial                                                                                   |                                                                     | -1 -1L -2                           |                        |  |  |  |  |  |  |  |  |

Notes:

<sup>1.</sup> For full part number details, see the Ordering Information section in DS891, Zyng UltraScale+ MPSoC Overview.

<sup>2.-2</sup>LE (Tj = 0°C to 110°C). For more details, see the Ordering Information section in DS891, Zynq UltraScale+ MPSoC Overview.

#### Zynq® UltraScale+™ MPSoCs

PS I/Os<sup>(1)</sup>, 3.3V High-Density (HD) I/O, 1.8V High-Performance (HP) I/Os PS-GTR 6Gb/s, GTH 16.3Gb/s, GTY 32.75Gb/s

| Pkg<br>Footprint <sup>(2,3)</sup> | Dimensions<br>(mm) | ZU2                     | ZU3                     | ZU4                      | ZU5                      | ZU6                       | ZU7                      | ZU9                       | ZU11                      | ZU15                      | ZU17                      | ZU19                      |
|-----------------------------------|--------------------|-------------------------|-------------------------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| A484 <sup>(4)</sup>               | 19x19              | 170, 24, 58<br>4, 0, 0  | 170, 24, 58<br>4, 0, 0  |                          |                          |                           |                          |                           |                           |                           |                           |                           |
| A625 <sup>(4)</sup>               | 21x21              | 170, 24, 156<br>4, 0, 0 | 170, 24, 156<br>4, 0, 0 |                          |                          |                           |                          |                           |                           |                           |                           |                           |
| C784 <sup>(4,5)</sup>             | 23x23              | 214, 96, 156<br>4, 0, 0 | 214, 96, 156<br>4, 0, 0 | 214, 96, 156<br>4, 4, 0  | 214, 96, 156<br>4, 4, 0  |                           |                          |                           |                           |                           |                           |                           |
| В900                              | 31x31              |                         |                         | 214, 48, 156<br>4, 16, 0 | 214, 48, 156<br>4, 16, 0 |                           | 214, 48, 156<br>4, 16, 0 |                           |                           |                           |                           |                           |
| C900                              | 31x31              |                         |                         |                          |                          | 214, 48, 156<br>4, 16, 0  |                          | 214, 48, 156<br>4, 16, 0  |                           | 214, 48, 156<br>4, 16, 0  |                           |                           |
| B1156                             | 35x35              |                         |                         |                          |                          | 214, 120, 208<br>4, 24, 0 |                          | 214, 120, 208<br>4, 24, 0 |                           | 214, 120, 208<br>4, 24, 0 |                           |                           |
| C1156                             | 35x35              |                         |                         |                          |                          |                           | 214, 48, 312<br>4, 20, 0 |                           | 214, 48, 312<br>4, 20, 0  |                           |                           |                           |
| B1517                             | 40x40              |                         |                         |                          |                          |                           |                          |                           | 214, 72, 416<br>4, 16, 0  |                           | 214, 72, 572<br>4, 16, 0  | 214, 72, 572<br>4, 16, 0  |
| F1517                             | 40x40              |                         |                         |                          |                          |                           | 214, 48, 416<br>4, 24, 0 |                           | 214, 48, 416<br>4, 32, 0  |                           |                           |                           |
| C1760                             | 42.5x42.5          |                         |                         |                          |                          |                           |                          |                           | 214, 96, 416<br>4, 32, 16 |                           | 214, 96, 416<br>4, 32, 16 | 214, 96, 416<br>4, 32, 16 |
| D1760                             | 42.5x42.5          |                         |                         |                          |                          |                           |                          |                           |                           |                           | 214, 48, 260<br>4, 44, 28 | 214, 48, 260<br>4, 44, 28 |
| E1924                             | 45x45              |                         |                         |                          |                          |                           |                          |                           |                           |                           | 214, 96, 572<br>4, 44, 0  | 214, 96, 572<br>4, 44, 0  |

#### Notes:

- 1. PS I/O is a combination of PS MIO and PS DDRIO.
- 2. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence.
- 3. For full part number details, see the Ordering Information section in DS891, Zyng UltraScale+ MPSoC Overview.
- 4. These packages are only offered in 0.8mm ballpitch. All other packages are offered in 1.0mm ball pitch.
- 5. GTH transceivers in the C784 package support data rates up to 12.5Gb/s.

Important: Verify all data in this document with the device data sheets found at www.xilinx.com



### Zynq® UltraScale+™ MPSoC Device Migration Table

The Zynq UltraScale+ family provides footprint compatibility to enable users to migrate designs from one device to another. Any two packages with the same footprint identifier code (last letter and number sequence) are footprint compatible.



### Zynq® UltraScale+™ MPSoC Speed Grades

#### Device Name<sup>(1)</sup>

|                         |             | Device Name |    |    |    |    |     |    |    |     |    |    |    |    |     |    |    |    |      |      |      |      |
|-------------------------|-------------|-------------|----|----|----|----|-----|----|----|-----|----|----|----|----|-----|----|----|----|------|------|------|------|
|                         | Speed Grade |             | J2 | ZI | J3 |    | ZU4 |    |    | ZU5 |    | Zι | J6 |    | ZU7 |    | Ζl | 9  | ZU11 | ZU15 | ZU17 | ZU19 |
|                         | Speed Grade | CG          | EG | CG | EG | CG | EG  | EV | CG | EG  | EV | CG | EG | CG | EG  | EV | CG | EG | EG   | EG   | EG   | EG   |
|                         | -1          | •           | •  | •  | •  | •  | •   | •  | •  | •   | •  | •  | •  | •  | •   | •  | •  | •  | •    | •    | •    | •    |
| ded <sup>(2</sup>       | -2          | •           | •  | •  | •  | •  | •   | •  | •  | •   | •  | •  | •  | •  | •   | •  | •  | •  | •    | •    | •    | •    |
| Extended <sup>(2)</sup> | -2L         | •           | •  | •  | •  | •  | •   | •  | •  | •   | •  | •  | •  | •  | •   | •  | •  | •  | •    | •    | •    | •    |
| ш                       | -3          | _           | _  | _  | _  | _  | •   | •  | _  | •   | •  | _  | •  | _  | •   | •  | _  | •  | •    | •    | •    | •    |
| ial                     | -1          | •           | •  | •  | •  | •  | •   | •  | •  | •   | •  | •  | •  | •  | •   | •  | •  | •  | •    | •    | •    | •    |
| Industrial              | -1L         | •           | •  | •  | •  | •  | •   | •  | •  | •   | •  | •  | •  | •  | •   | •  | •  | •  | •    | •    | •    | •    |
| ın                      | -2          | •           | •  | •  | •  | •  | •   | •  | •  | •   | •  | •  | •  | •  | •   | •  | •  | •  | •    | •    | •    | •    |

#### Notes:

1. For full part number details, see the Ordering Information section in <u>DS891</u>, Zyng UltraScale+ MPSoC Overview.

2.-2LE (Tj = 0°C to 110°C). For more details, see the Ordering Information section in DS891, Zyng UltraScale+ MPSoC Overview.

• :: available

:: not offered

# Zynq® UltraScale+™ MPSoC Ordering Information



Note: -L2E ( $T_j = 0$ °C to +110°C). Refer to DS891, Zynq UltraScale+ MPSoC Overview for additional information.

## **Memory**



Zynq® UltraScale+™ MPSoCs include block RAM and UltraRAM (high density, dual-port, synchronous memory block), which increase performance, device utilization, and power efficiency. These new features are designed to provide highly efficient solutions for applications that require heterogeneous processing.



#### **Transceiver Count and Bandwidth**



UltraScale™ architecture serial transceivers include the proven on-chip circuits required to provide optimal signal integrity in real world environments, at data rates up to 6.0Gb/s (PS-GTR), 16.3Gb/s (GTH), and 32.75Gb/s (GTY).



#### I/O Count



The I/Os are classified as PS I/O, high-density (HD) I/O, and high-performance (HP) I/O. The PS I/Os are composed of multi-use I/O (MIO) and DDR I/O, which support 1.8V to 3.3V standards. The HD I/Os are reduced-feature I/Os, providing voltage support from 1.2V to 3.3V. The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V.



#### Notes:

Important: Verify all data in this document with the device data sheets found at www.xilinx.com

<sup>1.</sup> The PS I/O count is composed of 78 I/Os, which are used to communicate to external components, referred to as multi-use I/O (MIO) and an additional 136 I/Os, which are used to communicate to DDRs, referred to as DDR I/O.

#### References





DS890, UltraScale™ Architecture and Product Overview

DS891, Zynq® UltraScale+™ MPSoC Overview

<u>DS925</u>, Zynq UltraScale+ MPSoC Data Sheet: DC and AC Switching Characteristics

UG1075, Zynq UltraScale+ MPSoC Packaging and Pinouts

UG1085, Zynq UltraScale+ MPSoC Technical Reference Manual

UG1087, Zynq UltraScale+ MPSoC Register Reference

<u>UG1137</u>, Zynq UltraScale+ MPSoC: Software Developers Guide

UG1169, Zynq UltraScale+ MPSoC QEMU: User Guide

UG1186, Zynq UltraScale+ MPSoC OpenAMP: Getting Started Guide

UG571, UltraScale Architecture SelectIO™ Resources User Guide

UG572, UltraScale Architecture Clocking Resources User Guide

UG573, UltraScale Architecture Memory Resources User Guide

UG574, UltraScale Architecture Configurable Logic Block User Guide

UG576, UltraScale Architecture GTH Transceivers User Guide

UG578, UltraScale Architecture GTY Transceivers User Guide

UG579, UltraScale Architecture DSP Slice User Guide

UG580, UltraScale Architecture System Monitor User Guide

UG583, UltraScale Architecture PCB and Pin Planning User Guide

PG150, LogiCORE™ IP UltraScale Architecture-Based FPGAs Memory Interface Solutions

PG182, UltraScale FPGAs Transceivers Wizard Product Guide

XMP104 (v2.3)