## CHANGING THE CACHEABILITY OF MEMORY FOR ZYNQ IN THE XILINX SDK

The purpose of this document is to summarize changing the cacheability of a memory region in run time. This allows different levels of cacheability on different memory regions while not requiring the user to alter the standalone BSP source files provided by Xilinx.

This document does not attempt to explain all the details of the page tables which are explained in the TRM.

#### 2. STANDALONE BSP MMU INITIALIZATION

The standalone BSP sets up the page tables for the MMU such that DDR is set for inner (L1) and outer (L2) cacheable and shared. The shared bit (together with the SMP bit in the auxiliary control register) causes hardware coherency to be on, which causes the L1 caches of both CPUs and the L2 cache to be coherent.

This is done in source file translation\_table.S of the ARM BSP which is located in <install>\SDK\2013.4\sw\lib\bsp\standalone\_v3\_12\_a\src\cortexa9.

The following code snippet from the source file shows that 1024 32 bit words are being generated by the assembler. Each word is 0x15DE6 for the memory attributes and covers a 1 MB memory region. Each 32 bit generated is a level 1 page table entry for the MMU.

#### 3. STANDALONE BSP FUNCTIONS

The standalone BSP provides a function, Xil\_SetTlbAttributes, to allow the memory attributes to be modified for an MMU table entry.

The prototype of the function is provided in the source file xil\_mmu.h of the ARM BSP which is located in <install>\SDK\2013.4\sw\lib\bsp\standalone\_v3\_12\_a\src\cortexa9.

Multiple page table entries might need to be modified if the memory region to be altered is larger than 1 MB.

The attributes argument of the function call is a u32 and there are no macros defined to help set the specific cacheability bits.

## 4. PAGE TABLE ENTRIES FORMAT

The following diagram, taken from the TRM, shows the bit definitions for the level 1 page table entry. The section definition does not show the C and B bits and they are in the same location as shown for the supersection.

|              | 31<br>24                                                 | 23<br>23                        | 19 | 18 | 17 | 16 | 15    | 14<br>13<br>12 | 11<br>10 | 9   | 8<br>7<br>6<br>5                | 4  | 3 | 2 | 1 | 0 |
|--------------|----------------------------------------------------------|---------------------------------|----|----|----|----|-------|----------------|----------|-----|---------------------------------|----|---|---|---|---|
| Fault        | IGNORE                                                   |                                 |    |    |    |    |       |                |          | 0   | 0                               |    |   |   |   |   |
| Page Table   | Page Table Base Address, bits [31:10] IMP SBZ SBZ NS SBZ |                                 |    |    |    |    |       |                | 0        | 1   |                                 |    |   |   |   |   |
| Section      | Section Base                                             | Address, PA [31:20]             | NS | 0  | nG | S  | [Z]AV | TEX[2:0]       | AP[1:0]  | IMP | Domain                          |    |   |   |   |   |
| Supersection | Supersection Base Address PA[31:24]                      | Extended Base Address PA[35:32] | NS | 1  | nG | S  | AP[2] | TEX[2:0]       | AP[1:0]  | IMP | Extended Base Address PA[39:36] | XN | С | В | 1 | 0 |
| Reserved     | Reserved                                                 |                                 |    |    |    |    |       |                | 1        | 1   |                                 |    |   |   |   |   |

UG585\_c3\_06\_1022112

Figure 3-5: L1 Page Table Entry Format

# 5. MEMORY ATTRIBUTES

The following image was extracted from the TRM. The goal of putting these images into this document is to put all the information into one place so that it is easy to digest.

TEX, C, and B bits within the page table entry are used to set the memory attributes of a page and also the cache policies to be used. Memory attributes are discussed in 3.2.4 Memory Ordering, and for various cache policies please refer to the ARM Technical Reference Manual. Table 3-3 and Table 3-4 summarizes these memory attributes.

Table 3-3: Memory Attributes Encodings

| TEX [2:0] | С | В | Description                                         | Memory Type      |  |
|-----------|---|---|-----------------------------------------------------|------------------|--|
| 0         | 0 | 0 | Strongly-ordered                                    | Strongly ordered |  |
| 0         | 0 | 1 | shareable device                                    | Device           |  |
| 0         | 1 | 0 | Outer and Inner write-through, no allocate on write | Normal           |  |
| 0         | 1 | 1 | Outer and Inner write-back, no allocate on write    | Normal           |  |
| 1         | 0 | 0 | Outer and Inner non-cacheable                       | Normal           |  |
| 1         | - | - | Reserved                                            | -                |  |
| 10        | 1 | 0 | Non-Shareable device                                | Device           |  |
| 10        | - | - | Reserved                                            | -                |  |
| 11        | - | - | Reserved                                            | -                |  |
| 1XX       | Y | Y | Cached memory XX - Outer Policy YY - Inner Policy   | Normal           |  |

Table 3-4: Memory Attributes Encodings

| Encodi | ng Bits | Cache Attribute                  |  |  |  |
|--------|---------|----------------------------------|--|--|--|
| С      | В       |                                  |  |  |  |
| 0      | 0       | Non-Cacheable                    |  |  |  |
| 0      | 1       | Write-Back, Write-Allocate       |  |  |  |
| 1      | 0       | Write-Through, no Write-Allocate |  |  |  |
| 1      | 1       | Write-Back, no Write-Allocate    |  |  |  |

#### **EXAMPLE OF CHANGING MEMORY ATTRIBUTES**

The following code snippet defines the memory attributes so that they are a bit easier to understand and read. It has been tested minimally.

```
/* L1 Page Table Attribute definitions */
#define SHAREABLE
                            (1 << 16)
#define NON_CACHED (0)
#define WB_WA_CACHE (1) /* write back, write allocate */
#define WT_CACHE (2) /* write thru */
#define WB_CACHE (3) /* write back */
                     (2)
(12)
(1 << 14)
(0)
(3 << 10)
(x << 5)
#define INNER_SHIFT
#define OUTER_SHIFT
#define TEX MSB
#define AP FAULT
                                       /* no access, a fault */
#define AP FULL
                                       /* full access */
#define DOMAIN(x)
#define OUTER WB
                            (TEX MSB | (WB CACHE << OUTER SHIFT))
#define SECTION(attributes)
                                        ((attributes) | 0x2)
#define SUPER_SECTION(attributes)
                                      ((attributes) | 0x4002)
/st Set the OCM and DDR sections up to match what the standalone BSP does st/
u32 OcmAttributes = SECTION(SHAREABLE | OUTER NON CACHED | AP FULL | INNER WB);
u32 DdrAttributes = SECTION(SHAREABLE | OUTER WB WA | AP FULL | INNER WB WA
                                     | DOMAIN(0xF));
Xil SetTlbAttributes (OCM ADDRESS, OcmAttributes);
Xil SetTlbAttributes(DDR ADDRESS, DdrAttributes);
```