## **B.E E&C SEVENTH SEMESTER SYLLABUS**

## **MICROWAVES AND ANTENNAS**

## **B.E., VII Semester, Electronics & Communication Engineering**

[As per Choice Based Credit System (CBCS) scheme]

| Course Code                          | 15EC71                 | IA Marks          | 20 |
|--------------------------------------|------------------------|-------------------|----|
| Number of Lecture Hours/Week         | 04                     | Exam Marks        | 80 |
| <b>Total Number of Lecture Hours</b> | 50 (10 Hours / Module) | <b>Exam Hours</b> | 03 |

#### CREDITS - 04

**Course objectives:** This course will enable students to:

- Describe the microwave properties and its transmission media
- Describe microwave devices for several applications
- Understand the basics of antenna theory
- Select antennas for specific applications

#### Module-1

**Microwave Tubes:** Introduction, Reflex Klystron Oscillator, Mechanism of Oscillations, Modes of Oscillations, Mode Curve (Qualitative Analysis only). (Text 1: 9.1, 9.2.2) **Microwave Transmission Lines:** Microwave Frequencies, Microwave devices, Microwave Systems, Transmission Line equations and solutions, Reflection Coefficient and Transmission Coefficient, Standing Wave and Standing Wave Ratio, Smith Chart, Single Stub matching. (Text 2: 0.1, 0.2, 0.3, 3.1, 3.2, 3.3, 3.5, 3.6 Except Double stub matching) **L1, L2** 

### Module-2

**Microwave Network theory:** Symmetrical Z and Y-Parameters for Reciprocal Networks, S matrix representation of Multi-Port Networks. (Text 1: 6.1, 6.2, 6.3)

**Microwave Passive Devices:** Coaxial Connectors and Adapters, Attenuators, Phase Shifters, Waveguide Tees, Magic tees. (Text 1: 6.4.2, 6.4.14, 6.4.15, 6.4.16) **L1, L2** 

#### Module-3

**Strip Lines:** Introduction, Micro Strip lines, Parallel Strip lines, Coplanar Strip lines, Shielded Strip Lines. (Text 2: Chapter 11)

**Antenna Basics**: Introduction, Basic Antenna Parameters, Patterns, Beam Area, Radiation Intensity, Beam Efficiency, Directivity and Gain, Antenna Apertures, Effective Height, Bandwidth, Radio Communication Link, Antenna Field Zones & Polarization. (Text 3: 2.1-2.11, 2.13,2.15) **L1, L2, L3** 

#### Module-4

**Point Sources and Arrays**: Introduction, Point Sources, Power Patterns, Power Theorem, Radiation Intensity, Field Patterns, Phase Patterns, Arrays of Two Isotropic Point Sources, Pattern Multiplication, Linear Arrays of n Isotropic Point Sources of equal Amplitude and Spacing.(Text 3: 5.1 – 5.10,5.13)

**Electric Dipoles:** Introduction, Short Electric Dipole, Fields of a Short Dipole (General and Far Field Analyses), Radiation Resistance of a Short Dipole, Thin Linear Antenna (Field Analyses), Radiation Resistances of Lambda/2 Antenna. (Text 3: 6.1 -6.6) **L1, L2, L3, L4** 

#### Module-5

**Loop and Horn Antenna:** Introduction, Small loop, Comparison of Far fields of Small Loop and Short Dipole, The Loop Antenna General Case, Far field Patterns of Circular Loop Antenna with Uniform Current, Radiation Resistance of Loops, Directivity of Circular Loop Antennas with Uniform Current, Horn antennas Rectangular Horn Antennas. (Text 3: 7.1-7.8, 7.19, 7.20)

**Antenna Types:** Helical Antenna, Helical Geometry, Practical Design Considerations of Helical Antenna, Yagi-Uda array, Parabola General Properties, Log Periodic Antenna. (Text 3: 8.3, 8.5, 8.8, 9.5, 11.7) **L1, L2, L3** 

**Course Outcomes:** At the end of the course, students will be able to:

- Describe the use and advantages of microwave transmission
- Analyze various parameters related to microwave transmission lines and waveguides
- Identify microwave devices for several applications
- Analyze various antenna parameters necessary for building an RF system
- Recommend various antenna configurations according to the applications

#### **Text Books:**

- 1. **Microwave Engineering** Annapurna Das, Sisir K Das TMH Publication, 2<sup>nd</sup>, 2010.
- 2. **Microwave Devices and circuits** Liao, Pearson Education.
- 3. **Antennas and Wave Propagation,** John D. Krauss, Ronald J Marhefka and Ahmad S Khan,4<sup>th</sup> Special Indian Edition, McGraw-Hill Education Pvt. Ltd., 2010.

- 1. **Microwave Engineering** David M Pozar, John Wiley India Pvt. Ltd. 3<sup>rd</sup>Edn, 2008.
- 2. Microwave Engineering Sushrut Das, Oxford Higher Education, 2<sup>nd</sup>Edn, 2015.
- 3. **Antennas and Wave Propagation** Harish and Sachidananda: Oxford University Press, 2007.

## **DIGITAL IMAGE PROCESSING**

## **B.E., VII Semester, Electronics & Communication Engineering**

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC72         | IA Marks   | 20 |
|-------------------|----------------|------------|----|
| Number of Lecture | 04             | Exam Marks | 80 |
| Hours/Week        |                |            |    |
| Total Number of   | 50 (10 Hours / | Exam Hours | 03 |
| Lecture Hours     | Module)        |            |    |
| CREDITS – 04      |                |            |    |

**Course Objectives:** The objectives of this course are to:

- Understand the fundamentals of digital image processing
- Understand the image transform used in digital image processing
- Understand the image enhancement techniques used in digital image processing
- Understand the image restoration techniques and methods used in digital image processing
- Understand the Morphological Operations and Segmentation used in digital image processing

| processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Module-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RBT Level     |
| <b>Digital Image Fundamentals</b> : What is Digital Image Processing?, Origins of Digital Image Processing, Examples of fields that use DIP, Fundamental Steps in Digital Image Processing, Components of an Image Processing System, Elements of Visual Perception, Image Sensing and Acquisition, Image Sampling and Quantization, Some Basic Relationships Between Pixels, Linear and Nonlinear Operations.  [Text: Chapter 1 and Chapter 2: Sections 2.1 to 2.5, 2.6.2]                                                         | L1, L2        |
| Module-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |
| <b>Spatial Domain:</b> Some Basic Intensity Transformation Functions, Histogram Processing, Fundamentals of Spatial Filtering, Smoothing Spatial Filters, Sharpening Spatial Filters <b>Frequency Domain:</b> Preliminary Concepts, The Discrete Fourier Transform (DFT) of Two Variables, Properties of the 2-D DFT, Filtering in the Frequency Domain, Image Smoothing and Image Sharpening Using Frequency Domain Filters, Selective Filtering.  [Text: Chapter 3: Sections 3.2 to 3.6 and Chapter 4: Sections 4.2, 4.5 to 4.10] | L1, L2,<br>L3 |
| Module-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |
| <b>Restoration:</b> Noise models, Restoration in the Presence of Noise Only using Spatial Filtering and Frequency Domain Filtering, Linear, Position-Invariant Degradations, Estimating the Degradation Function, Inverse Filtering, Minimum Mean Square Error (Wiener) Filtering, Constrained Least Squares Filtering.  [Text: Chapter 5: Sections 5.2, to 5.9]                                                                                                                                                                    | L1, L2,<br>L3 |
| Module-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |

| Color Image Processing: Color Fundamentals, Color Models, Pseudocolor                                                                                | L1, L2 | 2,  |
|------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|
| Image Processing.                                                                                                                                    |        |     |
| Wavelets: Background, Multiresolution Expansions.                                                                                                    |        |     |
| Morphological Image Processing: Preliminaries, Erosion and Dilation,                                                                                 |        |     |
| Opening and Closing, The Hit-or-Miss Transforms, Some Basic                                                                                          |        |     |
| Morphological Algorithms.                                                                                                                            |        |     |
| [Text: Chapter 6: Sections 6.1 to 6.3, Chapter 7: Sections 7.1 and 7.2,                                                                              |        |     |
| Chapter 9: Sections 9.1 to 9.5]                                                                                                                      |        |     |
| •                                                                                                                                                    |        |     |
| Module-5                                                                                                                                             |        |     |
| Segmentation: Point, Line, and Edge Detection, Thresholding, Region-                                                                                 | L1,    | L2, |
| Based Segmentation, Segmentation Using Morphological Watersheds.                                                                                     | L3     |     |
|                                                                                                                                                      |        |     |
| <b>Representation and Description:</b> Representation, Boundary descriptors.                                                                         |        |     |
| <b>Representation and Description:</b> Representation, Boundary descriptors. [Text: Chapter 10: Sections 10.2, to 10.5 and Chapter 11: Sections 11.1 |        |     |
|                                                                                                                                                      |        |     |

**Course Outcomes:** At the end of the course students should be able to:

- Understand image formation and the role human visual system plays in perception of gray and color image data.
- Apply image processing techniques in both the spatial and frequency (Fourier) domains.
- Design image analysis techniques in the form of image segmentation and to evaluate the Methodologies for segmentation.
- Conduct independent study and analysis of Image Enhancement techniques.

## **Question paper pattern:**

- The question paper will have ten questions.
- Each full question consists of 16 marks.
- There will be 2 full questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module. The students will have to answer 5 full questions, selecting one full question from each module.

## Text Book:

**Digital Image Processing**- Rafel C Gonzalez and Richard E. Woods, PHI 3rd Edition 2010.

- 1. **Digital Image Processing** S.Jayaraman, S.Esakkirajan, T.Veerakumar, Tata McGraw Hill 2014.
- 2. Fundamentals of Digital Image Processing-A. K. Jain, Pearson 2004.

## **POWER ELECTRONICS**

## **B.E.**, VII Semester, Electronics & Communication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| <b>POWER</b> | <b>ELECTRONICS</b>   |   |
|--------------|----------------------|---|
| Flactro      | nice & Communication | n |

## B.E., VII Semester, Electronics & Communication Engineering [As per Choice Based Credit System (CBCS) Scheme]

| [As per choice based credit system (CBCs) scheme] |                        |            |    |
|---------------------------------------------------|------------------------|------------|----|
| Course Code                                       | 15EC73                 | IA Marks   | 20 |
| Number of Lecture                                 | 04                     | Exam Marks | 80 |
| Hours/Week                                        |                        |            |    |
| Total Number of                                   | 50 (10 Hours / Module) | Exam Hours | 03 |
| <b>Lecture Hours</b>                              |                        |            |    |

### CREDITS - 04

**Course Objectives:** This course will enable students to:

- Understand the construction and working of various power devices.
- Study and analysis of thyristor circuits with different triggering conditions.
- Learn the applications of power devices in controlled rectifiers, converters and inverters.
- Study of power electronics circuits under various load conditions.

#### Module-1

Introduction - Applications of Power Electronics, Power Semiconductor Devices, Control Characteristics of Power Devices, types of Power Electronic Circuits, Peripheral Effects. Power Transistors: Power BJTs: Steady state characteristics. Power MOSFETs: device operation, switching characteristics, IGBTs: device operation, output and transfer characteristics, di/dt and dv/dt limitations. (Text 1) **L1, L2** 

#### Module-2

Thyristors - Introduction, Principle of Operation of SCR, Static Anode-Cathode Characteristics of SCR, Two transisitor model of SCR, Gate Characteristics of SCR, Turn-ON Methods, Turn-OFF Mechanism, Turn-OFF Methods: Natural and Forced Commutation - Class A and Class B types, Gate Trigger Circuit: Resistance Firing Circuit, Resistance capacitance firing circuit, UJT Firing Circuit. (Text 2) **L1**, **L2**, **L3** 

### **Module-3**

Controlled Rectifiers - Introduction, Principle of Phase-Controlled Converter Operation, Single-Phase Full Converter with RL Load, Single-Phase Dual Converters, Single-Phase Semi Converter with RL load.

AC Voltage Controllers - Introduction, Principles of ON-OFF Control, Principle of Phase Control, Single phase controllers with resistive and inductive loads. (Text 1) **L1, L2, L3** 

### **Module-4**

DC-DC Converters - Introduction, principle of step-down operation and it's analysis with RL load, principle of step-up operation, Step-up converter with a resistive load, Performance parameters, Converter classification, Switching mode regulators: Buck regulator, Boost regulator, Buck-Boost Regulators, Chopper circuit design. (Text 1) **L1, L2** 

### Module-5

Pulse Width Modulated Inverters- Introduction, principle of operation, performance parameters, Single phase bridge inverters, voltage control of single phase inverters, current source inverters, Variable DC-link inverter, Boost inverter, Inverter circuit design.

Static Switches: Introduction, Single phase AC switches, DC Switches, Solid state

## relays, Microelectronic relays. (Text 1) L1, L2

**Course Outcomes:** At the end of the course students should be able to:

- Describe the characteristics of different power devices and identify the various applications associated with it.
- Illustrate the working of power circuit as DC-DC converter.
- Illustrate the operation of inverter circuit and static switches.
- Determine the output response of a thyristor circuit with various triggering options.
- Determine the response of controlled rectifier with resistive and inductive loads.

### **Evaluation of Internal Assessment Marks:**

It is suggested that at least 4 experiments of Power Electronics to be conducted by the students. This activity can be considered for the evaluation of 05 marks out of 20 Internal Assessment (IA) Marks, reserved for the other activities.

### **Text Books:**

- 1. Mohammad H Rashid, Power Electronics, Circuits, Devices and Applications, 3<sup>rd</sup>/4<sup>th</sup> Edition, Pearson Education Inc, 2014, ISBN: 978-93-325-1844-5.
- 2. M.D Singh and K B Khanchandani, Power Electronics, 2nd Edition, Tata Mc-Graw Hill, 2009, ISBN: 0070583897

#### Reference Books:

- 1. L. Umanand, Power Electronics, Essentials and Applications, John Wiley India Pvt. Ltd, 2009.
- 2. Dr. P. S. Bimbhra, "Power Electronics", Khanna Publishers, Delhi, 2012.
- 3. P.C. Sen, "Modern Power Electronics", S Chand & Co New Delhi, 2005.
- 4. Earl Gose, Richard Johnsonbaugh, Steve Jost, Pattern Recognition and Image Analysis, ePub eBook.

## **MULTIMEDIA COMMUNICATION**

## **B.E., VII Semester, Electronics & Communication Engineering/ Telecommunication Engineering**

[As per Choice Based credit System (CBCS) Scheme

| Subject Code      | 15EC741        | IA Marks   | 20 |
|-------------------|----------------|------------|----|
| Number of Lecture | 03             | Exam Marks | 80 |
| Hours/Week        |                |            |    |
| Total Number of   | 40 (08 Hours / | Exam Hours | 03 |
| Lecture Hours     | Module)        |            |    |
|                   | CDEDIA         | TC 02      |    |

## **Course objectives:** This course will enable students to:

- Gain fundamental knowledge in understanding the basics of different multimedia networks and applications.
- Understand digitization principle techniques required to analyze different media types.
- Analyze compression techniques required to compress text and image and gain knowledge of DMS.
- Analyze compression techniques required to compress audio and video.
- Gain fundamental knowledge about multimedia communication across different networks.

| Module-1                                                                                                                         | RBT Level  |
|----------------------------------------------------------------------------------------------------------------------------------|------------|
| Multimedia Communications: Introduction, Multimedia information                                                                  | L1, L2     |
| representation, multimedia networks, multimedia applications, Application                                                        |            |
| and networking terminology. (Chap 1 of Text 1)                                                                                   |            |
| Module-2                                                                                                                         |            |
| <b>Information Representation</b> : Introduction, Digitization principles, Text,                                                 | L1, L2     |
| Images, Audio and Video (Chap 2 of Text 1)                                                                                       |            |
| Module-3                                                                                                                         |            |
| <b>Text and image compression:</b> Introduction, Compression principles, text compression, image Compression. (Chap 3 of Text 1) | L1, L2, L3 |
| <b>Distributed multimedia systems:</b> Introduction, main Features of a DMS,                                                     |            |
| Resource management of DMS, Networking, Multimedia operating systems (Chap. 4 - Sections 4.1 to 4.5 of Text 2).                  |            |
| Module-4                                                                                                                         |            |
| Audio and video compression: Introduction, Audio compression, video                                                              | L1, L2, L3 |
| compression, video compression principles, video compression. (Chap. 4 of Text 1).                                               |            |
| Module-5                                                                                                                         |            |
| <b>Multimedia Communication Across Networks:</b> Packet audio/video in the                                                       | L1, L2     |
| network environment, Video transport across generic networks,                                                                    | l          |
| Multimedia Transport across ATM Networks (Chap. 6 - Sections 6.1, 6.2, 6.3 of Text 2).                                           |            |
|                                                                                                                                  |            |

**Course Outcomes:** After studying this course, students will be able to:

- Understand basics of different multimedia networks and applications.
- Understand different compression techniques to compress audio and video.
- Describe multimedia Communication across Networks.
- Analyse different media types to represent them in digital form.
- Compress different types of text and images using different compression techniques and analyse DMS.

## **Question paper pattern:**

- The question paper will have ten questions.
- Each full question consists of 16 marks.
- There will be 2 full questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module.
- The students will have to answer 5 full questions, selecting one full question from each module.

### **Text Books:**

- 1. Fred Halsall, "Multimedia Communications", Pearson education, 2001 ISBN 9788131709948.
- 2. K. R. Rao, Zoran S. Bojkovic, Dragorad A. Milovanovic, "Multimedia Communication Systems", Pearson education, 2004. ISBN -9788120321458

## **Reference Book:**

Raifsteinmetz, Klara Nahrstedt, "Multimedia: Computing, Communications and Applications", Pearson education, 2002. ISBN -9788177584417

### **BIOMEDICAL SIGNAL PROCESSING**

## **B.E., VII Semester, Electronics & Communication Engineering/ Telecommunication Engineering**

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC742               | IA Marks   | 20 |
|-------------------|-----------------------|------------|----|
| Number of Lecture | 03                    | Exam Marks | 80 |
| Hours/Week        |                       |            |    |
| Total Number of   | 40 (8 Hours / Module) | Exam Hours | 03 |
| Lecture Hours     |                       |            |    |
| CDEDITS 02        |                       |            |    |

#### CREDITS - 03

**Course Objectives:** The objectives of this course are to:

- Describe the origin, properties and suitable models of important biological signals such as ECG and EEG.
- Introduce students to basic signal processing techniques in analysing biological signals.
- Develop the students mathematical and computational skills relevant to the field of biomedical signal processing.
- Develop a thorough understanding on basics of ECG signal compression algorithms.
- Increase the student's awareness of the complexity of various biological phenomena and cultivate an understanding of the promises, challenges of the biomedical engineering.

| Module-1                                                                                                                                                                                                                                                         | RBT Level     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Introduction to Biomedical Signals: The nature of Biomedical Signals,                                                                                                                                                                                            | L1, L2        |
| Examples of Biomedical Signals, Objectives and difficulties in Biomedical analysis.                                                                                                                                                                              |               |
| <b>Electrocardiography:</b> Basic electrocardiography, ECG lead systems, ECG signal characteristics.                                                                                                                                                             |               |
| <b>Signal Conversion</b> :Simple signal conversion systems, Conversion requirements for biomedical signals, Signal conversion circuits (Text-1)                                                                                                                  |               |
| Module-2                                                                                                                                                                                                                                                         |               |
| <b>Signal Averaging:</b> Basics of signal averaging, signal averaging as a digital filter, a typical averager, software for signal averaging, limitations of signal averaging.                                                                                   | L1, L2,<br>L3 |
| <b>Adaptive Noise Cancelling:</b> Principal noise canceller model, 60-Hzadaptive cancelling using a sine wave model, other applications of adaptive filtering (Text-1)                                                                                           |               |
| Module-3                                                                                                                                                                                                                                                         |               |
| <b>Data Compression Techniques:</b> Turning point algorithm, AZTEC algorithm, Fan algorithm, Huffman coding, data reduction algorithms The Fourier transform, Correlation, Convolution, Power spectrum estimation, Frequency domain analysis of the ECG (Text-1) | L1, L2,<br>L3 |
| Module-4                                                                                                                                                                                                                                                         |               |

| Cardiological signal processing:                                                                                                                                                                                                                                                            | L1, | L2, |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|
| Basic Electrocardiography, ECG data acquisition, ECG lead system, ECG                                                                                                                                                                                                                       | L3  |     |
| signal characteristics (parameters and their estimation), Analog filters,                                                                                                                                                                                                                   |     |     |
| ECG amplifier, and QRS detector, Power spectrum of the ECG, Bandpass                                                                                                                                                                                                                        |     |     |
| filtering techniques, Differentiation techniques, Template matching                                                                                                                                                                                                                         |     |     |
| techniques, A QRS detection algorithm, Realtime ECG processing                                                                                                                                                                                                                              |     |     |
| algorithm, ECG interpretation, ST segment analyzer, Portable arrhythmia                                                                                                                                                                                                                     |     |     |
| monitor. (Text -2)                                                                                                                                                                                                                                                                          |     |     |
|                                                                                                                                                                                                                                                                                             |     |     |
|                                                                                                                                                                                                                                                                                             |     |     |
| Module-5                                                                                                                                                                                                                                                                                    |     |     |
| Neurological signal processing: The brain and its potentials, The                                                                                                                                                                                                                           |     | L2, |
| <b>Neurological signal processing:</b> The brain and its potentials, The electrophysiological origin of brain waves, The EEG signal and its                                                                                                                                                 |     | L2, |
| Neurological signal processing: The brain and its potentials, The                                                                                                                                                                                                                           |     | L2, |
| <b>Neurological signal processing:</b> The brain and its potentials, The electrophysiological origin of brain waves, The EEG signal and its                                                                                                                                                 |     | L2, |
| <b>Neurological signal processing:</b> The brain and its potentials, The electrophysiological origin of brain waves, The EEG signal and its characteristics (EEG rhythms, waves, and transients), Correlation. <b>Analysis of EEG channels:</b> Detection of EEG rhythms, Template matching | L3  | L2, |
| <b>Neurological signal processing:</b> The brain and its potentials, The electrophysiological origin of brain waves, The EEG signal and its characteristics (EEG rhythms, waves, and transients), Correlation.                                                                              | L3  | L2, |

**Course outcomes:** At the end of the course, students will be able to:

- Possess the basic mathematical, scientific and computational skills necessary to analyse ECG and EEG signals.
- Apply classical and modern filtering and compression techniques for ECG and EEG signals
- Develop a thorough understanding on basics of ECG and EEG feature extraction.

## Question paper pattern:

- The question paper will have ten questions.
- Each full question consists of 16 marks.
- There will be 2 full questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module. The students will have to answer 5 full questions, selecting one full question from each module.

## Text Books:

- 1. **Biomedical Digital Signal Processing-** Willis J. Tompkins, PHI 2001.
- 2. **Biomedical Signal Processing Principles and Techniques** D C Reddy, McGraw-Hill publications 2005

### **Reference Book:**

Biomedical Signal Analysis-Rangaraj M. Rangayyan, John Wiley & Sons 2002

## **REAL TIME SYSTEMS**

## **B.E., VII Semester, Electronics & Communication Engineering**/Telecommunication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC743                  | IA Marks   | 20 |  |
|-------------------|--------------------------|------------|----|--|
| Number of Lecture | 03                       | Exam marks | 80 |  |
| Hours/Week        |                          |            |    |  |
| Total Number of   | 40 (08 Hours per Module) | Exam Hours | 03 |  |
| Lecture Hours     |                          |            |    |  |
| Credits - 03      |                          |            |    |  |

## Course Objectives: This Course will enable students to:

- Discuss the historical background of Real-time systems and its classifications.
- Describe the concepts of computer control and hardware components for Real-Time Application.
- Discuss the languages to develop software for Real-Time Applications.
- Explain the concepts of operating system and RTS development methodologies.

| Modules                                                                                                                                                                                                                                                                                                                                                                                                                          | RBT<br>Level |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Module-1                                                                                                                                                                                                                                                                                                                                                                                                                         |              |
| <b>Introduction to Real-Time Systems:</b> Historical background, Elements of a Computer Control System, RTS- Definition, Classification of Real-time Systems, Time Constraints, Classification of Programs.                                                                                                                                                                                                                      | L1, L2       |
| <b>Concepts of Computer Control:</b> Introduction, Sequence Control, Loop Control, Supervisory Control, Centralized Computer Control, Hierarchical Systems. (Text Book: 1.1 to 1.6 and 2.1 to 2.6)                                                                                                                                                                                                                               | EI, EE       |
| Module-2                                                                                                                                                                                                                                                                                                                                                                                                                         |              |
| Computer Hardware Requirements for Real-Time Applications: Introduction, General Purpose Computer, Single Chip Microcomputers and Microcontrollers, Specialized Processors, Process-Related Interfaces, Data Transfer Techniques, Communications, Standard Interface.(Text Book: 3.1 to                                                                                                                                          | L1, L2       |
| 3.8)                                                                                                                                                                                                                                                                                                                                                                                                                             |              |
| Module-3                                                                                                                                                                                                                                                                                                                                                                                                                         |              |
| <b>Languages for Real-Time Applications:</b> Introduction, Syntax Layout and Readability, Declaration and Initialization of Variables and Constants, Modularity and Variables, Compilation of Modular Programs, Data types, Control Structures, Exception Handling, Low-level facilities, Co-routines, Interrupts and Device Handling, Concurrency, Real-Time Support, Overview of Real-Time Languages. (Text Book: 5.1 to 5.14) | L1, L2, L3   |
| Module-4                                                                                                                                                                                                                                                                                                                                                                                                                         |              |
| <b>Operating Systems:</b> Introduction, Real-Time Multi-Tasking OS, Scheduling Strategies, Priority Structures, Task Management, Scheduler and Real-Time Clock Interrupt Handler, Memory Management, Code Sharing, Resource Control, Task Co-Operation and Communication, Mutual Exclusion.(Text Book: 6.1 to 6.11)                                                                                                              | L1, L2       |

| Module-5                                                                                                                                                           |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>Design of RTS - General Introduction:</b> Introduction, Specification                                                                                           |  |  |
| Document, Preliminary Design, Single-Program Approach, Foreground/Background System.                                                                               |  |  |
| RTS Development Methodologies: Introduction, Yourdon Methodology, Ward and Mellor Method, Hately and Pirbhai Method. (Text Book: 7.1 to 7.5 and 8.1, 8.2, 8.4,8.5) |  |  |

**Course Outcomes:** At the end of the course, students should be able to:

- Understand the fundamentals of Real time systems and its classifications.
- Understand the concepts of computer control, operating system and the suitable computer hardware requirements for real-time applications.
- Develop the software languages to meet Real time applications.
- Apply suitable methodologies to design and develop Real-Time Systems.

## **Question Paper Pattern:**

- The question paper will have ten questions.
- Each full Question consisting of 16 marks
- There will be 2 full questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module.
- The students will have to answer 5 full questions, selecting one full question from each module.

### **Text Book:**

Real-Time Computer Control, by Stuart Bennet, 2nd Edn. Pearson Education. 2008.

- 1. C.M. Krishna, Kang G. Shin, "Real –Time Systems", McGraw –Hill International Editions, 1997.
- **2.** Real-Time Systems Design and Analysis, Phillip. A. Laplante, second edition, PHI, 2005.
- 3. Embedded Systems, Raj Kamal, Tata McGraw Hill, India, third edition, 2005.

## **Cryptography**

## **B.E.**, VII Semester, Electronics & Communication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC744        | IA Marks   | 20 |
|-------------------|----------------|------------|----|
| Number of Lecture | 03             | Exam Marks | 80 |
| Hours/Week        |                |            |    |
| Total Number of   | 40 (08 Hours / | Exam Hours | 03 |
| Lecture Hours     | Module)        |            |    |
| CREDITS - 03      |                |            |    |

## Course Objectives: This Course will enable students to:

- Enable students to understand the basics of symmetric key and public key cryptography.
- Equip students with some basic mathematical concepts and pseudorandom number generators required for cryptography.
- Enable students to authenticate and protect the encrypted data.
- Enrich knowledge about Email, IP and Web security.

| Modules                                                                                                                                                                                                                                                                                                                                                  |               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Module-1                                                                                                                                                                                                                                                                                                                                                 | RBT Level     |
| <b>Basic Concepts of Number Theory and Finite Fields:</b> Divisibility and the divisibility algorithm, Euclidean algorithm, Modular arithmetic, Groups, Rings and Fields, Finite fields of the form GF(p), Polynomial arithmetic, Finite fields of the form GF(2 <sup>n</sup> )(Text 1: Chapter 3)                                                       | L1, L2        |
| Module-2                                                                                                                                                                                                                                                                                                                                                 |               |
| <b>Classical Encryption Techniques:</b> Symmetric cipher model, Substitution techniques, Transposition techniques, Steganography (Text 1: Chapter 1) <b>SYMMETRIC CIPHERS:</b> Traditional Block Cipher structure, Data Encryption Standard (DES) (Text 1: Chapter 2: Section1, 2)                                                                       | L1, L2        |
| Module-3                                                                                                                                                                                                                                                                                                                                                 |               |
| <b>SYMMETRIC CIPHERS:</b> The AES Cipher. (Text 1: Chapter 4: Section 2, 3, 4) <b>Pseudo-Random-Sequence Generators and Stream Ciphers:</b> Linear Congruential Generators, Linear Feedback Shift Registers, Design and analysis of stream ciphers, Stream ciphers using LFSRs (Text 2: Chapter 16: Section 1, 2, 3, 4)                                  | L1, L2,<br>L3 |
| Module-4                                                                                                                                                                                                                                                                                                                                                 |               |
| More number theory: Prime Numbers, Fermat's and Euler's theorem, Primality testing, Chinese Remainder theorem, discrete logarithm. (Text 1: Chapter 7)  Principles of Public-Key Cryptosystems: The RSA algorithm, Diffie - Hellman Key Exchange, Elliptic Curve Arithmetic, Elliptic Curve Cryptography (Text 1: Chapter 8, Chapter 9: Section 1, 3, 4) | L1, L2,<br>L3 |
| Module-5                                                                                                                                                                                                                                                                                                                                                 |               |

| One-Way Hash Functions: Background, Snefru, N-Hash, MD4, MD5,            | L1, L2, |
|--------------------------------------------------------------------------|---------|
| Secure Hash Algorithm [SHA], One way hash functions using symmetric      | L3      |
| block algorithms, Using public key algorithms, Choosing a one-way hash   | l       |
| functions, Message Authentication Codes. Digital Signature Algorithm,    | ı       |
| Discrete Logarithm Signature Scheme (Text 2: Chapter 18: Section 18.1 to | ı       |
| 18.5, 18.7, 18.11 to 18.14 and Chapter 20: Section 20.1, 20.4)           | İ       |

**Course Outcomes:** After studying this course, students will be able to:

- Use basic cryptographic algorithms to encrypt the data.
- Generate some pseudorandom numbers required for cryptographic applications.
- Provide authentication and protection for encrypted data.

## Question paper pattern:

- The question paper will have 10 full questions carrying equal marks.
- Each full question consists of 16 marks with a maximum of Three sub questions.
- There will be 2 full questions from each module covering all the topics of the module
- The students will have to answer 5 full questions, selecting one full question from each module.

### Text Books:

- 1. William Stallings, "Cryptography and Network Security Principles and Practice", Pearson Education Inc., 6th Edition, 2014, ISBN: 978-93-325-1877-3
- 2. Bruce Schneier, "Applied Cryptography Protocols, Algorithms, and Source code in C", Wiley Publications, 2<sup>nd</sup> Edition, ISBN: 9971-51-348-X

- 1. Cryptography and Network Security, Behrouz A. Forouzan, TMH, 2007.
- 2. Cryptography and Network Security, Atul Kahate, TMH, 2003.

## **CAD for VLSI**

# **B.E., VII Semester, Electronics & Communication Engineering** [As per Choice Based Credit System (CBCS) scheme]

|                                                                   |                      |          |    | Loval |
|-------------------------------------------------------------------|----------------------|----------|----|-------|
| Modules                                                           |                      |          |    | RBT   |
| <ul> <li>Compare performance of different algorithms</li> </ul>   |                      |          |    |       |
| Become aware of graph theoretic, heuristic and genetic algorithms |                      |          |    |       |
| Know about mapping a design problem to a realizable algorithm     |                      |          |    |       |
| Understand various stages of Physical design of VLSI circuits     |                      |          |    |       |
| Course Objectives: This course will enable students to:           |                      |          |    |       |
| CREDITS – 03                                                      |                      |          |    |       |
| Lecture Hours                                                     | (8 Hours per Module) | Hours    |    |       |
| Total Number of                                                   | 40                   | Exam     | 03 |       |
| Hours/Week                                                        |                      | marks    |    |       |
| Number of Lecture                                                 | 03                   | Exam     | 80 |       |
| Subject Code                                                      | 15EC745              | IA Marks | 20 |       |

| Modules                                                           | RBT    |
|-------------------------------------------------------------------|--------|
|                                                                   | Level  |
| Module 1                                                          |        |
| Data Structures and Basic Algorithms:                             | L1, L2 |
| Basic terminology, Complexity issues and NP-Hardness.             |        |
| Examples - Exponential, heuristic, approximation and special      |        |
| cases. Basic Algorithms. Graph Algorithms for Search, spanning    |        |
| tree, shortest path, min-cut and max-cut, Steiner tree.           |        |
| Computational Geometry Algorithms: Line sweep and extended        |        |
| line sweep methods.                                               |        |
| Module 2                                                          |        |
| Basic Data Structures. Atomic operations for layout editors,      | L1, L2 |
| Linked list of blocks, Bin-based method, Neighbor pointers,       |        |
| corner-stitching, Multi-layer operations, Limitations of existing |        |
| data structures. Layout specification languages.                  |        |
| Graph algorithms for physical design: Classes of graphs in        |        |
| physical design, Relationship between graph classes, Graph        |        |
| problems in physical design, Algorithms for Interval graphs,      |        |
| permutation graphs and circle graphs.                             |        |
| Module 3                                                          |        |

| <b>Partitioning:</b> | Problem            | formulation,     | Design     | style     | specific  | L1,      |
|----------------------|--------------------|------------------|------------|-----------|-----------|----------|
| partitioning pr      | oblems, Clas       | ssification of P | artitionin | g Algorit | thms.     | L2,L3    |
| Group migration      | on algorithn       | ns: Kernighan    | -Lin algo  | rithm, F  | Fiduccia- |          |
| Mattheyses Alg       | gorithm, Sim       | ulated Anneal    | ing, Simu  | lated E   | volution. |          |
| Floor Plannir        | <b>ng:</b> Problem | formulation,     | Constra    | int bas   | sed floor |          |
| planning, Re         | ectangular         | dualization,     | Simula     | ated 6    | evolution |          |
| algorithms.          |                    |                  |            |           |           |          |
| Module 4             |                    |                  |            |           |           | •        |
| Pin Assignme         | ent: Proble        | m formulatio     | n. Classi  | fication  | of pin    | L1,L2,L3 |
| assignment pro       | oblems Gen         | eral nin assigi  | ment pro   | hlem      |           |          |

assignment problems, General pin assignment problem.

**Placement:** Problem formulation, Classification of placement algorithms. Simulation based placement: Simulated annealing, simulated evolution, force directed placement. Partitioning based algorithms: Breur's Algorithm, Terminal propagation algorithm, Other algorithms for placement.

#### Module 5

Global Routing: Problem formulation, Classification of Global L1,L2,L3 routing algorithms, Maze routing algorithms: Lee's algorithm, Soukup's algorithm and Hadlock's Algorithm, Line probe algorithms.

**Detailed Routing:** Problem formulation, Routing considerations, models, channel routing and switch box routing problems. General river routing problem, Single row routing problem.

Two-layer channel routing algorithms: Basic Left Edge Algorithm, Dogleg router, Symbolic router-YACR2.

**Course Outcomes:** After studying this course, students will be able to:

- Appreciate the problems related to physical design of VLSI
- Use genralized graph theoretic approach to VLSI problems
- Design Simulated Annealing and Evolutionary algorithms
- Know various approaches to write generalized algorithms

## Question paper pattern:

- The question paper will have 10 full questions carrying equal marks.
- Each full question consists of 16 marks with a maximum of Three sub questions.
- There will be 2 full questions from each module covering all the topics of the module
- The students will have to answer 5 full questions, selecting one full question from each module.

## Text Book:

Algorithms for VLSI Physical Design Automation, 3<sup>rd</sup> Ed, Naveed Sherwani, 1999 Kluwer Academic Publishers, Reprint 2009 Springer (India) Private Ltd. ISBN 978-81-8128-317-7.

## **DSP Algorithms and Architecture**

## B.E., VII Semester, Electronics & Communication Engineering /Telecommunication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC751               | IA Marks   | 20 |
|-------------------|-----------------------|------------|----|
| Number of Lecture | 03                    | Exam Marks | 80 |
| Hours/Week        |                       |            |    |
| Total Number of   | 40 (8 Hours / Module) | Exam Hours | 03 |
| Lecture Hours     |                       |            |    |
| CREDITS _ 03      |                       |            |    |

## Course Objectives: This course will enable students to:

- Figure out the knowledge and concepts of digital signal processing techniques.
- Understand the computational building blocks of DSP processors and its speed issues.
- Understand the various addressing modes, peripherals, interrupts and pipelining structure of TMS320C54xx processor.
- Learn how to interface the external devices to TMS320C54xx processor in various modes.
- Understand basic DSP algorithms with their implementation.

| Module-1                                                                                                                                                                                                                                                                                                                                                                     | <b>RBT Level</b> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Introduction to Digital Signal Processing: Introduction, A Digital Signal – Processing System, The Sampling Process, Discrete Time Sequences, Discrete Fourier Transform (DFT) and Fast Fourier Transform (FFT), Linear Time-Invariant Systems, Digital Filters, Decimation and Interpolation.                                                                               | L1, L2           |
| <b>Computational Accuracy in DSP Implementations:</b> Number Formats for Signals and Coefficients in DSP Systems, Dynamic Range and Precision, Sources of Error in DSP Implementation.                                                                                                                                                                                       |                  |
| Module-2                                                                                                                                                                                                                                                                                                                                                                     |                  |
| Architectures for Programmable Digital Signal - Processing Devices: Introduction, Basic Architectural Features, DSP Computational Building Blocks, Bus Architecture and Memory, Data Addressing Capabilities, Address Generation Unit, Programmability and Program Execution, Speed Issues, Features for External Interfacing.                                               | L1, L2, L3       |
| Module-3                                                                                                                                                                                                                                                                                                                                                                     |                  |
| Programmable Digital Signal Processors: Introduction, Commercial Digital Signal-processing Devices, Data Addressing Modes of TMS32OC54XX, Memory Space of TMS32OC54xx Processors, Program Control. Detail Study of TMS32OC54X & 54xx Instructions and Programming, On – Chip Peripherals, Interrupts of TMS32OC54XX Processors, Pipeline Operation of TMS32OC54xx Processor. | L1, L2, L3       |
| Module-4                                                                                                                                                                                                                                                                                                                                                                     |                  |

| Implementation of Basic DSP Algorithms:                                                                                                                                                                                                                                                                                                                                                                                                                                      | L1, L2, L3 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Introduction, The Q - notation, FIR Filters, IIR Filters, Interpolation and                                                                                                                                                                                                                                                                                                                                                                                                  |            |
| Decimation Filters (one example in each case).                                                                                                                                                                                                                                                                                                                                                                                                                               |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |
| Implementation of FFT Algorithms:                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |
| Introduction, An FFT Algorithm for DFT Computation, Overflow and                                                                                                                                                                                                                                                                                                                                                                                                             |            |
| Scaling, Bit - Reversed Index. Generation & Implementation on the                                                                                                                                                                                                                                                                                                                                                                                                            |            |
| TMS32OC54xx.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |
| Module-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |
| Interfacing Memory and Parallel I/O Peripherals to Programmable                                                                                                                                                                                                                                                                                                                                                                                                              | L1, L2, L3 |
| DSP Devices:                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |
| Introduction, Memory Space Organization, External Bus Interfacing                                                                                                                                                                                                                                                                                                                                                                                                            |            |
| Signals. Memory Interface, Parallel I/O Interface, Programmed I/O,                                                                                                                                                                                                                                                                                                                                                                                                           |            |
| Interrupts and I/O Direct Memory Access (DMA).                                                                                                                                                                                                                                                                                                                                                                                                                               |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |
| Interfacing and Applications of DSP Processors:                                                                                                                                                                                                                                                                                                                                                                                                                              |            |
| Introduction, Synchronous Serial Interface, A CODEC Interface Circuit,                                                                                                                                                                                                                                                                                                                                                                                                       | i          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |
| DSP Based Bio-telemetry Receiver, A Speech Processing System, An Image                                                                                                                                                                                                                                                                                                                                                                                                       |            |
| Processing System.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |
| Processing System.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |
| Processing System.  Course Outcomes: At the end of this course, students would be able to                                                                                                                                                                                                                                                                                                                                                                                    |            |
| Processing System.  Course Outcomes: At the end of this course, students would be able to  Comprehend the knowledge and concepts of digital signal processing techniques.                                                                                                                                                                                                                                                                                                    |            |
| Processing System.  Course Outcomes: At the end of this course, students would be able to  Comprehend the knowledge and concepts of digital signal processing                                                                                                                                                                                                                                                                                                                |            |
| <ul> <li>Processing System.</li> <li>Course Outcomes: At the end of this course, students would be able to</li> <li>Comprehend the knowledge and concepts of digital signal processing techniques.</li> <li>Apply the knowledge of DSP computational building blocks to achieve</li> </ul>                                                                                                                                                                                   |            |
| <ul> <li>Processing System.</li> <li>Course Outcomes: At the end of this course, students would be able to</li> <li>Comprehend the knowledge and concepts of digital signal processing techniques.</li> <li>Apply the knowledge of DSP computational building blocks to achieve speed in DSP architecture or processor.</li> </ul>                                                                                                                                           |            |
| <ul> <li>Processing System.</li> <li>Course Outcomes: At the end of this course, students would be able to</li> <li>Comprehend the knowledge and concepts of digital signal processing techniques.</li> <li>Apply the knowledge of DSP computational building blocks to achieve speed in DSP architecture or processor.</li> <li>Apply knowledge of various types of addressing modes, interrupts,</li> </ul>                                                                |            |
| <ul> <li>Processing System.</li> <li>Course Outcomes: At the end of this course, students would be able to</li> <li>Comprehend the knowledge and concepts of digital signal processing techniques.</li> <li>Apply the knowledge of DSP computational building blocks to achieve speed in DSP architecture or processor.</li> <li>Apply knowledge of various types of addressing modes, interrupts, peripherals and pipelining structure of TMS320C54xx processor.</li> </ul> |            |

## Question paper pattern:

• The question paper will have 10 full questions carrying equal marks.

• Demonstrate the programming of CODEC interfacing.

- Each full question consists of 16 marks with a maximum of Three sub questions.
- There will be 2 full questions from each module covering all the topics of the module
- The students will have to answer 5 full questions, selecting one full question from each module.

### Text Book:

"Digital Signal Processing", Avatar Singh and S. Srinivasan, Thomson Learning, 2004.

- 1. "Digital Signal Processing: A practical approach", Ifeachor E. C., Jervis B. W Pearson-Education, PHI, 2002.
- 2. "Digital Signal Processors", B Venkataramani and M Bhaskar, TMH, 2nd, 2010
- 3. "Architectures for Digital Signal Processing", Peter Pirsch John Weily, 2008

## **IoT & WIRELESS SENSOR NETWORKS**

## B.E., VII Semester, Electronics & Communication Engineering /Telecommunication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC752               | IA Marks   | 20 |
|-------------------|-----------------------|------------|----|
| Number of Lecture | 03                    | Exam Marks | 80 |
| Hours/Week        |                       |            |    |
| Total Number of   | 40 (8 Hours / Module) | Exam Hours | 03 |
| Lecture Hours     |                       |            |    |
| CREDITS - 03      |                       |            |    |

## **Course Objectives:** This course will enable students to:

- Understand various sources of IoT & M2M communication protocols.
- Describe Cloud computing and design principles of IoT.
- Become aware of MQTT clients, MQTT server and its programming.
- Understand the architecture and design principles of WSNs.
- Enrich the knowledge about MAC and routing protocols in WSNs.

| Module-1                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>RBT Level</b> |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| <b>Overview of Internet of Things:</b> IoT Conceptual Framework, IoT Architectural View, Technology Behind IoT, Sources of IoT,M2M communication, Examples of IoT. Modified OSI Model for the IoT/M2M Systems, data enrichment, data consolidation and device management at IoT/M2M Gateway, web communication protocols used by connected IoT/M2M devices, Message communication protocols (CoAP-SMS, CoAP-MQ, MQTT,XMPP) for IoT/M2M devices. | L1, L2           |  |
| Module-2                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |  |
| Architecture and Design Principles for IoT: Internet connectivity, Internet-based communication, IPv4, IPv6, 6LoWPAN protocol, IP Addressing in the IoT, Application layer protocols: HTTP, HTTPS, FTP, TELNET and ports.                                                                                                                                                                                                                       | L1, L2           |  |
| <b>Data Collection, Storage and Computing using a Cloud Platform:</b> Introduction, Cloud computing paradigm for data collection, storage and computing, Cloud service models, IoT Cloud- based data collection, storage and computing services using Nimbits.                                                                                                                                                                                  |                  |  |
| Module-3                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |  |

| <b>Prototyping and Designing Software for IoT Applications:</b> Introduction, Prototyping Embedded device software, Programming Embedded Device Arduino Platform using IDE, Reading data from sensors and devices, Devices, Gateways, Internet and Web/Cloud services software development.                                                                                                                                                                                                            | L1, L2, L3 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Programming MQTT clients and MQTT server. Introduction to IoT privacy and security. Vulnerabilities, security requirements and threat analysis, IoT Security Tomography and layered attacker model.                                                                                                                                                                                                                                                                                                    |            |
| Module-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |
| Overview of Wireless Sensor Networks: Challenges for Wireless Sensor Networks, Enabling Technologies for Wireless Sensor Networks.  Architectures: Single-Node Architecture - Hardware Components, Energy                                                                                                                                                                                                                                                                                              | L1, L2, L3 |
| Consumption of Sensor Nodes, Operating Systems and Execution<br>Environments, Network Architecture-Sensor Network Scenarios,<br>Optimization Goals and Figures of Merit, Design principles for WSNs,<br>Service interfaces of WSNs Gateway Concepts.                                                                                                                                                                                                                                                   |            |
| Module-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |
| Communication Protocols: Physical Layer and Transceiver Design Considerations, MAC Protocols for Wireless Sensor Networks, Low Duty Cycle Protocols And Wakeup Concepts - S-MAC , The Mediation Device Protocol, Wakeup Radio Concepts, Contention based protocols(CSMA,PAMAS), Schedule based protocols (LEACH, SMACS, TRAMA) Address and Name Management in WSNs, Assignment of MAC Addresses, Routing Protocols- Energy-Efficient Routing, Geographic Routing, Hierarchical networks by clustering. | L1, L2, L3 |
| <ul> <li>Course Outcomes: At the end of the course, students will be able to:</li> <li>Describe the OSI Model for the IoT/M2M Systems.</li> <li>Understand the architecture and design principles for IoT.</li> <li>Learn the programming for IoT Applications.</li> <li>Identify the communication protocols which best suits the WSNs.</li> </ul>                                                                                                                                                    |            |

## Question paper pattern:

- The question paper will have ten questions.
- Each full Question consisting of 16 marks.
- There will be 2 full questions (with a maximum of Three sub questions) from each module
- Each full question will have sub questions covering all the topics under a module.
- The students will have to answer 5 full questions, selecting one full question from each module.

## **Text Books:**

- 1. Raj Kamal, "Internet of Things-Architecture and design principles", McGraw Hill Education.
- 2. Holger Karl & Andreas Willig, "Protocols And Architectures for Wireless Sensor Networks", John Wiley, 2005.
- 3. Feng Zhao & Leonidas J. Guibas, "Wireless Sensor Networks- An Information Processing Approach", Elsevier, 2007.

- 1. Kazem Sohraby, Daniel Minoli, & Taieb Znati, "Wireless Sensor Networks-Technology, Protocols, And Applications", John Wiley, 2007.
- 2. Anna Hac, "Wireless Sensor Network Designs", John Wiley, 2003.

## **PATTERN RECOGNITION**

## B.E., VII Semester, Electronics & Communication Engineering/ Telecommunication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC753               | IA Marks   | 20 |
|-------------------|-----------------------|------------|----|
| Number of Lecture | 03                    | Exam Marks | 80 |
| Hours/Week        |                       |            |    |
| Total Number of   | 40 (8 Hours / Module) | Exam Hours | 03 |
| Lecture Hours     |                       |            |    |
| CDEDITC 00        |                       |            |    |

## CREDITS - 03

Course Objectives: The objectives of this course are to:

- Introduce mathematical tools needed for Pattern Recognition
- Impart knowledge about the fundamentals of Pattern Recognition.
- Provide knowledge of recognition, decision making and statistical learning problems
- Introduce parametric and non-parametric techniques, supervised learning and clustering concepts of pattern recognition

**Modules** 

| Module-1                                                                   | RBT           |
|----------------------------------------------------------------------------|---------------|
|                                                                            | IVD I         |
|                                                                            | Level         |
| <b>Introduction:</b> Importance of pattern recognition, Features, Feature  | L1, L2        |
| Vectors, and Classifiers, Supervised, Unsupervised, and Semi-supervised    | ŕ             |
| learning, Introduction to Bayes Decision Theory, Discriminant Functions    |               |
| and Decision Surfaces, Gaussian PDF and Bayesian Classification for        |               |
| Normal Distributions.                                                      |               |
| Module-2                                                                   |               |
| Data Transformation and Dimensionality Reduction: Introduction,            | L1, L2        |
| Basis Vectors, The Karhunen Loeve (KL) Transformation, Singular Value      | ,             |
| Decomposition, Independent Component Analysis (Introduction only).         |               |
| Nonlinear Dimensionality Reduction, Kernel PCA.                            |               |
| Module-3                                                                   |               |
| Estimation of Unknown Probability Density Functions: Maximum               | L1, L2,       |
|                                                                            | L3            |
| estimation, Bayesian Interference, Maximum Entropy Estimation, Mixture     |               |
| Models, Naive-Bayes Classifier, The Nearest Neighbor Rule.                 |               |
| Module-4                                                                   |               |
| <b>Linear Classifiers:</b> Introduction, Linear Discriminant Functions and | L1, L2,       |
|                                                                            | L3            |
| Estimate, Stochastic Approximation of LMS Algorithm, Sum of Error          | LO            |
| Estimate.                                                                  |               |
| Module-5                                                                   |               |
| Nonlinear Classifiers: The XOR Problem, The two Layer Perceptron, Three    | L1, L2,       |
| •                                                                          | L1, L2,<br>L3 |
| Layer Perceptron, Back propagation Algorithm, Basic Concepts of            | LO            |
| Clustering, Introduction to Clustering , Proximity Measures.               |               |

**Course outcomes:** At the end of the course, students will be able to:

- Identify areas where Pattern Recognition and Machine Learning can offer a solution.
- Describe the strength and limitations of some techniques used in computational Machine Learning for classification, regression and density estimation problems
- Describe genetic algorithms, validation methods and sampling techniques
- Describe and model data to solve problems in regression and classification
- Implement learning algorithms for supervised tasks

## Question paper pattern:

The question paper will have ten questions.

- Each full question consists of 16 marks.
- There will be 2 full questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module. The students will have to answer 5 full questions, selecting one full question from each module.

### **Text Book:**

**Pattern Recognition**: Sergios Theodoridis, Konstantinos Koutroumbas, Elsevier India Pvt. Ltd (Paper Back), 4th edition.

- **1. The Elements of Statistical Learning:** Trevor Hastie, Springer-Verlag New York, LLC (Paper Back), 2009.
- **2. Pattern Classification:** Richard O. Duda, Peter E. Hart, David G. Stork. John Wiley & Sons, 2012.
- **3. Pattern Recognition and Image Analysis Earl Gose:** Richard Johnsonbaugh, Steve Jost, ePub eBook.

## ADVANCED COMPUTER ARCHITECTURE

## B.E., VII Semester, Electronics & Communication Engineering /Telecommunication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15EC754               | IA Marks   | 20 |
|-------------------|-----------------------|------------|----|
| Number of Lecture | 03                    | Exam Marks | 80 |
| Hours/Week        |                       |            |    |
| Total Number of   | 40 (8 Hours / Module) | Exam Hours | 03 |
| Lecture Hours     |                       |            |    |

## CREDITS - 03

Course Objectives: This course will enable students to:

- Understand the various parallel computer models and conditions of parallelism
- Explain the control flow, dataflow and demand driven machines
- Study CISC, RISC, superscalar, VLIW and multiprocessor architectures
- Understand the concept of pipelining and memory hierarchy design
- Explain cache coherence protocols.

| Module-1                                                                      | RBT Level  |
|-------------------------------------------------------------------------------|------------|
| Parallel Computer Models: The state of computing, Classification of           | L1, L2     |
| parallel computers, Multiprocessors and multicomputer, Multivectors and       | LI, L&     |
| SIMD computers.                                                               |            |
| *                                                                             |            |
| <b>Program and Network Properties:</b> Conditions of parallelism, Data and    |            |
| resource Dependences, Hardware and software parallelism, Program              |            |
| partitioning and scheduling, Grain Size and latency.                          |            |
| Module-2                                                                      |            |
| <b>Program flow mechanisms:</b> Control flow versus data flow, Data flow      | L1, L2, L3 |
| Architecture, Demand driven mechanisms, Comparisons of flow                   |            |
| mechanisms.                                                                   |            |
| <b>Principles of Scalable Performance</b> : Performance Metrics and Measures, |            |
| Parallel Processing Applications, Speedup Performance Laws, Scalability       |            |
| Analysis and Approaches.                                                      |            |
|                                                                               |            |
| Module-3                                                                      |            |
| Speedup Performance Laws: Amdhal's law, Gustafson's law, Memory               | L1, L2, L3 |
| bounded speed up model, Scalability Analysis and Approaches.                  |            |
| Advanced Processors: Advanced processor technology, Instruction-set           |            |
| Architectures, CISC Scalar Processors, RISC Scalar Processors,                |            |
| Superscalar Processors, VLIW Architectures.                                   |            |
| Module-4                                                                      |            |
| <b>Pipelining:</b> Linear pipeline processor, nonlinear pipeline processor,   | L1, L2, L3 |
| Instruction pipeline Design, Mechanisms for instruction pipelining,           |            |
| Dynamic instruction scheduling, Branch Handling techniques, branch            |            |
| prediction, Arithmetic Pipeline Design.                                       |            |
| Memory Hierarchy Design: Cache basics & cache performance, reducing           |            |
| miss rate and miss penalty, multilevel cache hierarchies, main memory         |            |
| organizations, design of memory hierarchies.                                  |            |
| - G                                                                           |            |

| Module-5                                                                                                                                                                                                                                                                                            |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>Multiprocessor Architectures:</b> Symmetric shared memory architectures,                                                                                                                                                                                                                         |  |
| distributed shared memory architectures, models of memory consistency, cache coherence protocols (MSI, MESI, MOESI), scalable cache coherence, overview of directory based approaches, design challenges of directory protocols, memory based directory protocols, cache based directory protocols. |  |

**Course Outcomes:** At the end of the course, the students will be able to:

- Explain parallel computer models and conditions of parallelism
- Differentiate control flow, dataflow, demand driven mechanisms
- Explain the principle of scalable performance
- Discuss advanced processors architectures like CISC, RISC, superscalar and VLIW
- Understand the basics of instruction pipelining and memory technologies
- Explain the issues in multiprocessor architectures

## **Question paper pattern:**

The question paper will have ten questions.

- Each full question consists of 16 marks.
- There will be 2 full questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module. The students will have to answer 5 full questions, selecting one full question from each module.

### Text Book:

Kai Hwang, "Advanced computer architecture"; TMH.

- 1. Kai Hwang and Zu, "Scalable Parallel Computers Architecture"; MGH.
- 2. M.J Flynn, "Computer Architecture, Pipelined and Parallel Processor Design"; Narosa Publishing.
- 3. D.A.Patterson, J.L.Hennessy, "Computer Architecture : A quantitative approach"; Morgan Kauffmann Feb, 2002.

## **SATELLITE COMMUNICATION**

## **B.E.**, VII Semester, Electronics & Communication Engineering

[As per Choice Based Credit System (CBCS)]

| Subject Code      | 15EC755               | IA Marks   | 20 |
|-------------------|-----------------------|------------|----|
| Number of Lecture | 03                    | Exam Marks | 80 |
| Hours/Week        |                       |            |    |
| Total Number of   | 40 (8 Hours / Module) | Exam Hours | 03 |
| Lecture Hours     |                       |            |    |
| CREDITS – 03      |                       |            |    |

## Course Objectives: This course will enable students to

- Understand the basic principle of satellite orbits and trajectories.
- Study of electronic systems associated with a satellite and the earth station.
- Understand the various technologies associated with the satellite communication.
- Focus on a communication satellite and the national satellite system.
- Study of satellite applications focusing various domains services such as remote sensing, weather forecasting and navigation.

| Module-1                                                                                                                                                                                                                                                                                                               | RBT Level     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| <b>Satellite Orbits and Trajectories:</b> Definition, Basic Principles, Orbital parameters, Injection velocity and satellite trajectory, Types of Satellite orbits, Orbital perturbations, Satellite stabilization, Orbital effects on satellite's performance, Eclipses, Look angles: Azimuth angle, Elevation angle. | L1, L2        |
| Module-2                                                                                                                                                                                                                                                                                                               |               |
| <b>Satellite subsystem:</b> Power supply subsystem, Attitude and Orbit control, Tracking, Telemetry and command subsystem, Payload.                                                                                                                                                                                    | L1, L2        |
| <b>Earth Station:</b> Types of earth station, Architecture, Design considerations, Testing, Earth station Hardware, Satellite tracking.                                                                                                                                                                                |               |
| Module-3                                                                                                                                                                                                                                                                                                               |               |
| <b>Multiple Access Techniques</b> : Introduction, FDMA (No derivation), SCPC Systems, MCPC Systems, TDMA, CDMA, SDMA.                                                                                                                                                                                                  | L1, L2,<br>L3 |
| <b>Satellite Link Design Fundamentals</b> : Transmission Equation, Satellite Link Parameters, Propagation considerations.                                                                                                                                                                                              |               |
| Module-4                                                                                                                                                                                                                                                                                                               |               |
| <b>Communication Satellites:</b> Introduction, Related Applications, Frequency Bands, Payloads, Satellite Vs. Terrestrial Networks, Satellite Telephony, Satellite Television, Satellite radio, Regional satellite Systems, National Satellite Systems.                                                                | L1, L2        |
| Module-5                                                                                                                                                                                                                                                                                                               |               |

**Remote Sensing Satellites**: Classification of remote sensing systems, orbits, Payloads, Types of images: Image Classification, Interpretation, Applications.

L1, L2, L3

**Weather Forecasting Satellites**: Fundamentals, Images, Orbits, Payloads, Applications.

**Navigation Satellites**: Development of Satellite Navigation Systems, GPS system, Applications.

**Course Outcomes:** At the end of the course, the students will be able to:

- Describe the satellite orbits and its trajectories with the definitions of parameters associated with it.
- Describe the electronic hardware systems associated with the satellite subsystem and earth station.
- Describe the various applications of satellite with the focus on national satellite system.
- Compute the satellite link parameters under various propagation conditions with the illustration of multiple access techniques.

## **Question Paper pattern:**

- The Question paper will have ten questions.
- Each full Question consisting of 16 marks
- There will be 2 full Questions (with a maximum of Three sub questions) from each module.
- Each full question will have sub questions covering all the topics under a module.
- The Students will have to answer 5 full Questions, selecting one full Question from each module.

#### **Text Book:**

Anil K. Maini, Varsha Agrawal, Satellite Communications, Wiley India Pvt. Ltd., 2015, ISBN: 978-81-265-2071-8.

- 1. Dennis Roddy, Satellite Communications, 4<sup>th</sup> Edition, McGraw- Hill International edition, 2006
- 2. Timothy Pratt, Charles Bostian, Jeremy Allnutt, Satellite Communications, 2<sup>nd</sup> Edition, Wiley India Pvt. Ltd , 2017, ISBN: 978-81-265-0833-4

## ADVANCED COMMUNICATION LAB

## **B.E.**, VII Semester, Electronics & Communication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code      | 15ECL76                      | IA Marks   | 20 |
|-------------------|------------------------------|------------|----|
| Number of Lecture | 01Hr Tutorial (Instructions) | Exam Marks | 80 |
| Hours/Week        | + 02 Hours Laboratory = 03   |            |    |
|                   |                              |            |    |
|                   |                              |            |    |
|                   |                              |            |    |
| RBT Levels        | L1, L2, L3                   | Exam Hours | 03 |
|                   |                              |            |    |

### CREDITS - 02

## **Course objectives:** This course will enable students to:

- Design and demonstrate the digital modulation techniques
- Demonstrate and measure the wave propagation in microstrip antennas
- Characteristics of microstrip devices and measurement of its parameters.
- Model an optical communication system and study its characteristics.
- Simulate the digital communication concepts and compute and display various parameters along with plots/figures.

## **Laboratory Experiments**

## PART-A: Following Experiments No. 1 to 4 has to be performed using discrete components.

- 1. Time Division Multiplexing and Demultiplexing of two bandlimited signals.
- 2. ASK generation and detection
- 3. FSK generation and detection
- 4. PSK generation and detection
- 5. Measurement of frequency, guide wavelength, power, VSWR and attenuation in microwave test bench.
- 6. Measurement of directivity and gain of microstrip dipole and Yagi antennas.
- 7. Determination of
  - a. Coupling and isolation characteristics of microstrip directional coupler.
  - b. Resonance characteristics of microstrip ring resonator and computation of dielectric constant of the substrate.
  - c. Power division and isolation of microstrip power divider.
- 8. Measurement of propagation loss, bending loss and numerical aperture of an optical fiber.

## PART-B: Simulation Experiments using SCILAB/MATLAB/Simulink or LabView

- 1. Simulate NRZ, RZ, half-sinusoid and raised cosine pulses and generate eye diagram for binary polar signaling.
- 2. Simulate the Pulse code modulation and demodulation system and display the waveforms.
- 3. Simulate the QPSK transmitter and receiver. Plot the signals and its constellation diagram.
- **4.** Test the performance of a binary differential phase shift keying system by simulating the non-coherent detection of binary DPSK.

**Course outcomes:** On the completion of this laboratory course, the students will be able to:

- Determine the characteristics and response of microwave devices and optical waveguide.
- Determine the characteristics of microstrip antennas and devices and compute the parameters associated with it.
- Simulate the digital modulation schemes with the display of waveforms and computation of performance parameters.
- Design and test the digital modulation circuits/systems and display the waveforms.

## **Conduct of Practical Examination:**

- All laboratory experiments are to be considered for practical examination.
- For examination one question from **PART-A** and one question from **PART-B or** only one question from **PART-B** experiments based on the complexity, to be set.
- Students are allowed to pick one experiment from the lot.
- Strictly follow the instructions as printed on the cover page of answer script for breakup of marks.
- Change of experiment is allowed only once and Marks allotted to the procedure part to be made zero.

## **VLSI LAB**

## **B.E., VII Semester, Electronics & Communication Engineering**

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code                    | 15ECL77                                                    | IA Marks   | 20 |
|---------------------------------|------------------------------------------------------------|------------|----|
| Number of Lecture<br>Hours/Week | 01Hr Tutorial (Instructions)<br>+ 02 Hours Laboratory = 03 | Exam Marks | 80 |
| RBT Levels                      | L1, L2, L3                                                 | Exam Hours | 03 |

### CREDITS - 02

**Course objectives:** This course will enable students to:

- Explore the CAD tool and understand the flow of the Full Custom IC design cycle.
- Learn DRC, LVS and Parasitic Extraction of the various designs.
- Design and simulate the various basic CMOS analog circuits and use them in higher circuits like data converters using design abstraction concepts.
- Design and simulate the various basic CMOS digital circuits and use them in higher circuits like adders and shift registers using design abstraction concepts.

## Experiments can be conducted using any of the following or equivalent design tools: Cadence/Synopsis/Mentor Graphics/Microwind

# Laboratory Experiments PART - A ASIC-DIGITAL DESIGN

- 1. Write Verilog Code for the following circuits and their Test Bench for verification, observe the waveform and synthesize the code with technological library with given constraints\*. Do the initial timing verification with gate level simulation.
  - i. An inverter
  - ii. A Buffer
  - iii. Transmission Gate
  - iv. Basic/universal gates
  - v. Flip flop -RS, D, JK, MS, T
  - vi. Serial & Parallel adder
  - vii. 4-bit counter [Synchronous and Asynchronous counter]
  - viii. Successive approximation register [SAR]

## PART - B ANALOG DESIGN

- 1. Design an Inverter with given specifications\*\*, completing the design flow mentioned below:
  - a. Draw the schematic and verify the following
    - i) DC Analysis
    - ii) Transient Analysis
  - b. Draw the Layout and verify the DRC, ERC
  - c. Check for LVS
  - d. Extract RC and back annotate the same and verify the Design
  - e. Verify & Optimize for Time, Power and Area to the given constraint\*
- 2. Design the (i) Common source and Common Drain amplifier and (ii) A Single Stage differential amplifier, with given specifications\*\*, completing the design flow mentioned below:
  - a. Draw the schematic and verify the following
    - i) DC Analysis
    - ii) AC Analysis
    - iii) Transient Analysis
  - b. Draw the Layout and verify the DRC, ERC
  - c. Check for LVS
  - d. Extract RC and back annotate the same and verify the Design.
- 3. Design an op-amp with given specification\*\* using given differential amplifier Common source and Common Drain amplifier in library\*\*\* and completing the design flow mentioned below:
  - a. Draw the schematic and verify the following
    - i) DC Analysis
    - ii). AC Analysis
    - iii) Transient Analysis
  - b. Draw the Layout and verify the DRC, ERC
  - c. Check for LVS
  - d. Extract RC and back annotate the same and verify the Design.
- 4. Design a 4 bit R-2R based DAC for the given specification and completing the design flow mentioned using given op-amp in the library\*\*\*.
  - a. Draw the schematic and verify the following
    - i) DC Analysis
    - ii) AC Analysis
    - iii) Transient Analysis
  - b. Draw the Layout and verify the DRC, ERC

5. For the SAR based ADC mentioned in the figure below draw the mixed signal schematic and verify the functionality by completing ASIC Design FLOW. [Specifications to GDS-II]



- \* An appropriate constraint should be given.
- \*\* Appropriate specification should be given.
- \*\*\* Applicable Library should be added & information should be given to the Designer.

**Course outcomes:** On the completion of this laboratory course, the students will be able to:

- Write test bench to simulate various digital circuits.
- Interpret concepts of DC Analysis, AC Analysis and Transient Analysis in analog circuits.
- Design and simulate basic CMOS circuits like inverter, common source amplifier and differential amplifiers.
- Use basic amplifiers and further design higher level circuits like operational amplifier and analog/digital converters to meet desired parameters.
- Use transistors to design gates and further using gates realize shift registers and adders to meet desired parameters.

### **Conduct of Practical Examination:**

- All laboratory experiments are to be included for practical examination.
- For examination, one question from **PART-A** and one question from **PART-B** to be set.
- Students are allowed to pick one experiment from the lot.
- Change of experiment is allowed only once and Marks allotted to the procedure part to be made zero.

## **B.E E&C EIGTH SEMESTER SYLLABUS**

## **Wireless Cellular and LTE 4G Broadband**

## B.E., VIII Semester, Electronics & Communication Engineering/ Telecommunication Engineering

[As per Choice Based Credit System (CBCS) scheme]

| Subject Code | 15EC81                 | IA Marks   | 20 |
|--------------|------------------------|------------|----|
| Number of    | 04                     | Exam Marks | 80 |
| Lecture      |                        |            |    |
| Total Number | 50 (10 Hours / Module) | Exam Hours | 03 |
|              |                        |            |    |
| CREDITS - 04 |                        |            |    |

**Course Objectives:** This course will enable students to:

- Understand the basics of LTE standardization phases and specifications.
- Explain the system architecture of LTE and E-UTRAN, the layer of LTE, based on the use of OFDMA and SC-FDMA principles.
- Analyze the role of LTE radio interface protocols to set up, reconfigure and release the Radio Bearer, for transferring the EPS bearer.
- Analyze the main factors affecting LTE performance including mobile speed and transmission bandwidth.

| Module - 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RBT    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Wiodule - 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Level  |
| <b>Key Enablers for LTE features:</b> OFDM, Single carrier FDMA, Single carrier FDE, Channel Dependent Multiuser Resource Scheduling, Multi antenna Techniques, IP based Flat network Architecture, LTE Network Architecture. (Sec 1.4- 1.5 of Text).                                                                                                                                                                                                                                                                                           | Level  |
| <b>Wireless Fundamentals:</b> Cellular concept, Broadband wireless channel (BWC), Fading in BWC, Modeling BWC – Empirical and Statistical models, Mitigation of Narrow band and Broadband Fading (Sec 2.2 – 2.7of Text).                                                                                                                                                                                                                                                                                                                        |        |
| Module - 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| Multicarrier Modulation: OFDM basics, OFDM in LTE, Timing and Frequency Synchronization, PAR, SC-FDE (Sec 3.2 – 3.6 of Text).  OFDMA and SC-FDMA:OFDM with FDMA,TDMA,CDMA, OFDMA, SC-FDMA, OFDMA and SC-FDMA in LTE (Sec 4.1 – 4.3, 4.5 of Text).  Multiple Antenna Transmission and Reception: Spatial Diversity overview, Receive Diversity, Transmit Diversity, Interference cancellation and signal enhancement, Spatial Multiplexing, Choice between Diversity, Interference suppression and Spatial Multiplexing (Sec 5.1 – 5.6 of Text). | L1, L2 |
| Module - 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
| Overview and Channel Structure of LTE: Introduction to LTE,<br>Channel Structure of LTE, Downlink OFDMA Radio Resource, Uplink                                                                                                                                                                                                                                                                                                                                                                                                                  | L1, L2 |