# **Dual 4-Channel Analog Data Selector**

The MC14529B analog data selector is a dual 4-channel or single 8-channel device depending on the input coding. The device is suitable for digital as well as analog application, including various one-of-four and one-of-eight data selector functions. Since the device has bidirectional analog characteristics it can also be used as a dual binary to 1-of-4 or a binary to 1-of-8 decoder.

- Data Paths Are Bidirectional
- 3-State Outputs
- Linear "On" Resistance
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load over the Rated Temperature Range.

#### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                          | Unit |
|------------------------------------|----------------------------------------------------|--------------------------------|------|
| Syllibol                           | i arameter                                         | Value                          | Oiii |
| $V_{DD}$                           | DC Supply Voltage                                  | - 0.5 to + 18.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | – 0.5 to V <sub>DD</sub> + 0.5 | V    |
| l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                           | mA   |
| PD                                 | Power Dissipation, per Package†                    | 500                            | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | - 65 to + 150                  | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)              | 260                            | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

#### TRUTH TABLE (X = Don't Care)

| I   | RUIH | ABLE | (X = Do | n't Care | <del>?</del> ) |                                   |
|-----|------|------|---------|----------|----------------|-----------------------------------|
| SΤχ | STY  | В    | Α       | Z        | W              |                                   |
| 1   | 1    | 0    | 0       | X0       | Y0             | h                                 |
| 1   | 1    | 0    | 1       | X1       | Y1             | Dual 4-Channel Mode               |
| 1   | 1    | 1    | 0       | X2       | Y2             | 2 Outputs                         |
| 1   | 1    | 1    | 1       | Х3       | Y3             | J                                 |
| 1   | 0    | 0    | 0       | Х        | 0              | $\cap$                            |
| 1   | 0    | 0    | 1       | х        | 1              |                                   |
| 1   | 0    | 1    | 0       | х        | 2              |                                   |
| 1   | 0    | 1    | 1       | Х        | .3             | Single 8–Channel Mode  > 1 Output |
| 0   | 1    | 0    | 0       | Y        | 0              | (Z and W tied together)           |
| 0   | 1    | 0    | 1       | Y        | 1              |                                   |
| 0   | 1    | 1    | 0       | ΙΥ       | 2              |                                   |
| 0   | 1    | 1    | 1       | Y        | 3              | Į)                                |
| 0   | 0    | Χ    | Χ       | Hi       | gh             |                                   |
|     |      |      |         | Imped    | dance          |                                   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

# MC14529B



L SUFFIX CERAMIC CASE 620



P SUFFIX PLASTIC CASE 648



D SUFFIX SOIC CASE 751B

#### ORDERING INFORMATION

MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBD SOIC

 $T_A = -55^{\circ}$  to 125°C for all packages.





#### **ELECTRICAL CHARACTERISTICS**

|                                                                               |                      |                 |                                                                                                                                                                                           | – 55°C           |                   |                  | 25°C                                      |                   | 125°C            |                   |                  |
|-------------------------------------------------------------------------------|----------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------------|-------------------------------------------|-------------------|------------------|-------------------|------------------|
| Characteristic                                                                | Symbol               | $v_{DD}$        | Test Conditions                                                                                                                                                                           | Min              | Max               | Min              | Тур#                                      | Max               | Min              | Max               | Unit             |
| SUPPLY REQUIREMENTS                                                           | (Voltages Re         | eference        | ed to VEE)                                                                                                                                                                                |                  |                   |                  | •                                         |                   |                  |                   | •                |
| Power Supply Voltage<br>Range                                                 | V <sub>DD</sub>      | _               | V <sub>DD</sub> - 3.0 ≥ V <sub>SS</sub> ≥ V <sub>EE</sub>                                                                                                                                 | 3.0              | 18                | 3.0              | _                                         | 18                | 3.0              | 18                | V                |
| Quiescent Current Per<br>Package                                              | I <sub>DD</sub>      | 5.0<br>10<br>15 | Control Inputs: $V_{in} = V_{SS}$ or $V_{DD}$ ,<br>Switch I/O: $V_{SS} \le V_{I/O} \le V_{DD}$ , and $\Delta V_{switch} \le 500$ mV**                                                     | _<br>_<br>_      | 1.0<br>1.0<br>2.0 | _<br>_<br>_      | 0.005<br>0.010<br>0.015                   | 1.0<br>1.0<br>2.0 | <br><br>         | 60<br>60<br>120   | μА               |
| Total Supply Current<br>(Dynamic Plus<br>Quiescent, Per Package               | I <sub>D(AV)</sub>   | 5.0<br>10<br>15 | T <sub>A</sub> = 25°C only (The channel component, (V <sub>in</sub> – V <sub>out</sub> )/R <sub>on</sub> , is not included.)                                                              |                  | Т                 | ypical           | (0.07 μA/kł<br>(0.20 μA/kł<br>(0.36 μA/kł | -lz) f + lc       | DD               |                   | μА               |
| CONTROL INPUTS — INHII                                                        | BIT, A, B (Vo        | oltages         | Referenced to V <sub>SS</sub> )                                                                                                                                                           |                  |                   |                  |                                           |                   |                  |                   |                  |
| Low-Level Input Voltage                                                       | VIL                  | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec                                                                                                                                | —<br> -<br> -    | 1.5<br>3.0<br>4.0 | _<br>_<br>_      | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0 | _<br>_<br>_      | 1.5<br>3.0<br>4.0 | ٧                |
| High-Level Input Voltage                                                      | VIH                  | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec                                                                                                                                | 3.5<br>7.0<br>11 | _<br>_<br>_       | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25                      | _<br>_<br>_       | 3.5<br>7.0<br>11 | _<br>_<br>_       | ٧                |
| Input Leakage Current                                                         | l <sub>in</sub>      | 15              | V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                                                                    | _                | ± 0.1             | _                | ±0.00001                                  | ±0.1              | _                | ±1.0              | μΑ               |
| Input Capacitance                                                             | C <sub>in</sub>      | _               |                                                                                                                                                                                           | _                | _                 | _                | 5.0                                       | 7.5               | _                | _                 | pF               |
| SWITCHES IN/OUT AND CO                                                        | OMMONS O             | UT/IN -         | - W, Z (Voltages Referen                                                                                                                                                                  | ced to \         | √EE)              | •                |                                           | •                 | •                |                   | •                |
| Recommended Peak-to-<br>Peak Voltage Into or<br>Out of the Switch             | V <sub>I/O</sub>     | _               | Channel On or Off                                                                                                                                                                         | 0                | V <sub>DD</sub>   | 0                | _                                         | V <sub>DD</sub>   | 0                | V <sub>DD</sub>   | V <sub>p-p</sub> |
| Recommended Static or<br>Dynamic Voltage<br>Across the Switch**<br>(Figure 5) | ∆V <sub>switch</sub> | _               | Channel On                                                                                                                                                                                | 0                | 600               | 0                | _                                         | 600               | 0                | 300               | m∨               |
| Output Offset Voltage                                                         | Voo                  | _               | V <sub>in</sub> = 0 V, No Load                                                                                                                                                            | _                | _                 | _                | 10                                        | _                 | _                | _                 | μV               |
| ON Resistance                                                                 | R <sub>on</sub>      | 10<br>15        | $\begin{array}{l} \Delta V_{Switch} \leq 500 \text{ mV**}, \\ V_{in} = V_{IL} \text{ or } V_{IH} \\ \text{(Control), and } V_{in} = \\ 0 \text{ to } V_{DD} \text{ (Switch)} \end{array}$ | _                | 400<br>240        | _                | 120<br>80                                 | 480<br>270        | _                | 560<br>350        | Ω                |
| ΔON Resistance Between Any Two Channels in the Same Package                   | ΔR <sub>on</sub>     | 10<br>15        |                                                                                                                                                                                           | _                | _                 | _                | 15<br>10                                  | _                 | _                | _<br>_            | Ω                |
| Off-Channel Leakage<br>Current (Figure 10)                                    | l <sub>off</sub>     | 15              | V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>(Control) Channel to<br>Channel or Any One<br>Channel                                                                             |                  | ± 100             | _                | ± 0.05                                    | ± 100             | _                | ±1000             | nA               |
| Capacitance, Switch I/O                                                       | C <sub>I/O</sub>     | _               | Inhibit = V <sub>DD</sub>                                                                                                                                                                 |                  |                   |                  | 8.0                                       |                   |                  | _                 | pF               |
| Capacitance, Common O/I                                                       | C <sub>O/I</sub>     | _               | Inhibit = $V_{DD}$                                                                                                                                                                        | _                | _                 | _                | 20                                        | _                 | _                | _                 | pF               |
| Capacitance, Feedthrough (Channel Off)                                        | C <sub>I/O</sub>     | _               | Pins Not Adjacent<br>Pins Adjacent                                                                                                                                                        | _<br>  _         | _<br>  _          | <br>  _          | 0.15<br>0.47                              |                   |                  |                   | pF               |

<sup>#</sup>Data labelled "Typ" is not to be used for design purposes, but is intended as an indication of the IC's potential performance.

<sup>\*\*</sup> For voltage drops across the switch (ΔV<sub>Switch</sub>) > 600 mV ( > 300 mV at high temperature), excessive V<sub>DD</sub> current may be drawn; i.e. the current out of the switch may contain both V<sub>DD</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. (See first page of this data sheet.)

## SWTCHING CHARACTERISTICS $(T_A = 25^{\circ}C)$

| Characteristic                                                                                                                                                                                                                                                                                                                                    | Figure | Symbol                                                                       | VSS                              | $V_{DD}$                 | Min                | Тур #                                      | Max                              | Unit          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------|----------------------------------|--------------------------|--------------------|--------------------------------------------|----------------------------------|---------------|
| $V_{in}$ to $V_{out}$ Propagation Delay Time (C <sub>L</sub> = 50 pF, R <sub>L</sub> = 1.0 kΩ)                                                                                                                                                                                                                                                    | 7      | <sup>t</sup> PLH <sup>, t</sup> PHL                                          | 0.0                              | 5.0<br>10<br>15          | _<br>_<br>_        | 20<br>10<br>8.0                            | 40<br>20<br>15                   | ns            |
| Propagation Delay Time, Control to Output, $V_{in} = V_{DD}$ or $V_{SS}$ ( $C_L = 50$ pF, $R_L = 1.0$ k $\Omega$ )                                                                                                                                                                                                                                | 8      | t <sub>PLZ</sub> , t <sub>PZL</sub> ,<br>t <sub>PHZ</sub> , t <sub>PZH</sub> | 0.0                              | 5.0<br>10<br>15          | _<br>_<br>_        | 140<br>70<br>50                            | 400<br>160<br>120                | ns            |
| Crosstalk, Control to Output $(C_L = 50 \text{ pF}, R_L = 1.0 \text{ k}\Omega)$ $R_{Out} = 10 \text{ k}\Omega)$                                                                                                                                                                                                                                   | 9      | _                                                                            | 0.0                              | 5.0<br>10<br>15          | _<br>_<br>_        | 5.0<br>5.0<br>5.0                          | _<br>_                           | mV            |
| Control Input Pulse Frequency (C <sub>L</sub> = 50 pF, R <sub>L</sub> = 1.0 k $\Omega$ )                                                                                                                                                                                                                                                          | 10     | fin                                                                          | 0.0                              | 5.0<br>10<br>15          | _<br>_             | 5.0<br>10<br>12                            | 2.5<br>6.2<br>8.3                | MHz           |
| Noise Voltage<br>(f = 100 Hz)                                                                                                                                                                                                                                                                                                                     | 11, 12 | _                                                                            | 0.0                              | 5.0<br>10<br>15          | _<br>_<br>_        | 24<br>25<br>30                             | _<br>_<br>_                      | nV/<br>√cycle |
|                                                                                                                                                                                                                                                                                                                                                   |        |                                                                              |                                  | 5.0<br>10<br>15          | _<br>_<br>_        | 12<br>12<br>15                             | _<br>_<br>_                      |               |
| Sine Wave Distortion $ (V_{in} = 1.77 \text{ Vdc RMS} \\ \text{Centered } @ 0.0 \text{ Vdc}, \\ \text{R}_L = 10 \text{ k}\Omega, \text{ f} = 1.0 \text{ kHz}) $                                                                                                                                                                                   | _      | _                                                                            | - 5.0                            | 5.0                      | _                  | 0.36                                       | _                                | %             |
| $ \begin{aligned} & \text{Off-Channel Leakage Current} \\ & (V_{in} = + 5.0 \text{ Vdc}, V_{out} = -5.0 \text{ Vdc}) \\ & (V_{in} = -5.0 \text{ Vdc}, V_{out} = +5.0 \text{ Vdc}) \\ & (V_{in} = +7.5 \text{ Vdc}, V_{out} = -7.5 \text{ Vdc}) \\ & (V_{in} = -7.5 \text{ Vdc}, V_{out} = +7.5 \text{ Vdc}) \end{aligned} $                       | -      | l <sub>off</sub>                                                             | - 5.0<br>- 5.0<br>- 7.5<br>- 7.5 | 5.0<br>5.0<br>7.5<br>7.5 | <br> -<br> -<br> - | ± 0.001<br>± 0.001<br>± 0.0015<br>± 0.0015 | ± 125<br>± 125<br>± 250<br>± 250 | nA            |
| $\label{eq:loss_loss} \begin{split} &\text{Insertion Loss} \\ &(V_{in} = 1.77 \text{ Vdc} \\ &\text{RMS centered } @ \ 0.0 \text{ Vdc,} \\ &\text{f} = 1.0 \text{ MHz)} \\ &\text{Iloss} = 20 \text{ Log}_{10} \ (V_{out}/V_{in}) \\ & (R_L = 1.0 \text{ k}\Omega) \\ & (R_L = 100 \text{ k}\Omega) \\ & (R_L = 1.0 \text{ M}\Omega) \end{split}$ | 13     | _                                                                            | - 5.0                            | 5.0                      |                    | 2.0<br>0.8<br>0.25<br>0.01                 |                                  | dB            |
| $\label{eq:bandwidth} \begin{split} \text{Bandwidth } (-3 \text{ dB}) \\ (\text{V}_{in} = 1.77 \text{ Vdc} \\ \text{RMS centered } @ 0.0 \text{ Vdc}) \\ (\text{R}_{L} = 1.0 \text{ k}\Omega) \\ (\text{R}_{L} = 10 \text{ k}\Omega) \\ (\text{R}_{L} = 100 \text{ k}\Omega) \\ (\text{R}_{L} = 1.0 \text{ M}\Omega) \end{split}$                 | _      | BW                                                                           | - 5.0                            | 5.0                      | _<br>_<br>_<br>_   | 35<br>28<br>27<br>26                       | _<br>_<br>_<br>_                 | MHz           |
| $\label{eq:feedthrough} \begin{aligned} \text{Feedthrough and Crosstalk} \\ 20 \ \text{Log}_{10} \ (\text{V}_{out}/\text{V}_{in}) = & -50 \ \text{dB} \\ (\text{R}_{L} = 1.0 \ \text{k}\Omega) \\ (\text{R}_{L} = 10 \ \text{k}\Omega) \\ (\text{R}_{L} = 100 \ \text{k}\Omega) \\ (\text{R}_{L} = 1.0 \ \text{M}\Omega) \end{aligned}$           | _      | _                                                                            | - 5.0                            | 5.0                      | _<br>_<br>_<br>_   | 850<br>100<br>12<br>1.5                    |                                  | MHz           |

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Pins 2, 3, 4, 12, 13 and 14 are left open.

$$\begin{split} \text{V}_{IL} \colon \text{V}_{C} \text{ is raised from V}_{SS} \text{ until V}_{C} &= \text{V}_{IL}. \\ \text{at V}_{C} &= \text{V}_{IL} \colon \text{I}_{S} = \pm \ 10 \ \mu\text{A with V}_{in} = \text{V}_{SS}, \ \text{V}_{out} = \text{V}_{DD} \\ \text{V}_{in} &= \text{V}_{DD}, \ \text{V}_{out} = \text{V}_{SS}. \end{split}$$

 $V_{IH}$ : When  $V_C = V_{IH}$  to  $V_{DD}$ , the switch is ON and the  $R_{ON}$  specifications are met.

Figure 2. Noise Immunity
Test Circuit



Figure 1. Output Voltage Test Circuit



Figure 3. Quiescent Power Dissipation Test Circuit



Figure 4. R<sub>ON</sub> Characteristics Test Circuit

## TYPICAL RON versus INPUT VOLTAGE



Figure 5.



Figure 6.



Figure 7. Propagation Delay Test Circuit and Waveforms



Figure 9. Crosstalk Test Circuit



Figure 11. Noise Voltage Test Circuit



Figure 8. Turn-On Delay Time Test Circuit and Waveforms



Figure 10. Frequency Response Test Circuit



Figure 12. Typical Noise Characteristics



Figure 13. Typical Insertion Loss/Bandwidth Characteristics

#### **PIN ASSIGNMENT** ST<sub>X</sub> 1 ● 16 V<sub>DD</sub> X0 [ 2 15 STY X1 [ 14 🛮 Y0 X2 🛮 13 TY1 хз Ц 5 12 Y2 11 | Y3 ΑД 6 10 🛭 W в V<sub>SS</sub> [ 8 9 🛮 Z

### **LOGIC DIAGRAM**



### **OUTLINE DIMENSIONS**

# **L SUFFIX**

CERAMIC DIP PACKAGE CASE 620-10 ISSUE V



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.

  4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC RODY.

|     | INC   | HES     | MILLIN   | IETERS |  |
|-----|-------|---------|----------|--------|--|
| DIM | MIN   | MIN MAX |          | MAX    |  |
| Α   | 0.750 | 0.785   | 19.05    | 19.93  |  |
| В   | 0.240 | 0.295   | 6.10     | 7.49   |  |
| C   |       | 0.200   |          | 5.08   |  |
| D   | 0.015 | 0.020   | 0.39     | 0.50   |  |
| Е   | 0.050 | BSC     | 1.27 BSC |        |  |
| F   | 0.055 | 0.065   | 1.40     | 1.65   |  |
| G   | 0.100 | BSC     | 2.54 BSC |        |  |
| Н   | 0.008 | 0.015   | 0.21     | 0.38   |  |
| K   | 0.125 | 0.170   | 3.18     | 4.31   |  |
| L   | 0.300 | BSC     | 7.62     | BSC    |  |
| M   | 0 °   | 15°     | 0 °      | 15°    |  |
| N   | 0.020 | 0.040   | 0.51     | 1.01   |  |

### **P SUFFIX**

PLASTIC DIP PACKAGE CASE 648-08 ISSUE R



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS   |  |  |
|-----|-------|-------|----------|----------|--|--|
| DIM | MIN   | MAX   | MIN      | MAX      |  |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55    |  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85     |  |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44     |  |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53     |  |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77     |  |  |
| G   | 0.100 | BSC   | 2.54     | 2.54 BSC |  |  |
| Н   | 0.050 | BSC   | 1.27 BSC |          |  |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38     |  |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30     |  |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74     |  |  |
| M   | 0°    | 10°   | 0°       | 10 °     |  |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01     |  |  |

#### **OUTLINE DIMENSIONS**



- DIMENSIONING AND TOLERANCING PER ANSI
- CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | METERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| М   | 0°     | 7°     | 0°        | 7°    |  |
| Р   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912: Phoenix. Arizona 85036. 1-800-441-2447 or 602-303-5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298



