## **LIV EValuation Board**

**Schematics** 

## SHEET NAME

PAGE 01 : Cover REF DES: 0100 - 0199
PAGE 02 : Bloc diagram REF DES: 0200 - 0299
PAGE 03 : LIV REF DES: 0300 - 0399
PAGE 04 : Front end REF DES: 0400 - 0499
PAGE 05 : Power & Miscelianous REF DES: 0500 - 0599

THE INFORMATION CONTAINED IN THESE SCHEMATIC SHEETS IS PRELIMINARY AND SUBJECT TO CHANGE WITHOUT NOTICE. STMicroelectronics BEARS NO RESPONSABILITY FOR ANY ERRORS IN THESE SCHEMATIC SHEETS.



Designed in OrCAD Capture 16.6 **Bloc diagram** +5V (USB) VCC VCC VCC 10 GND RF Reset 9 1Ω LNA 11 RF IN VCC 3.3V Ω0 +5V (USB) GND RF LDO VCC\_IO VCC 100Ω 13 ANT OFF VBATT TP 받 Vin -VCC Teseo-LIV3F VIO 14 VCC RF WAKE UP 5 TPS22943 10kΩ 10kΩ En ¬ΛΛΛ¬ 0Ω  $\sim$ B3/PPS 4 **B**1  $\text{Ik}\Omega^{\bullet}$  $\text{Im}_{1k\Omega}^{\text{res}}$ VCC Ω0  $\Omega$ 0 16 SDA UART RX (3 +5V (USB) VCC Ω0 10kΩ 17 SCL B0/UART TX (2) 10kΩ 0Ω FT232RQ -VV  $= 1k\Omega$ 18 B2 GND **(1)**  $\text{Ik}\Omega^{\text{l}}\Omega$ Board Title LIV EVB EVALUATION BOARD REVAO PROPRIETARY INFORMATION This drawing and the information hereir Sheet Title PAGE 02: bloc diagram





