

# STM32WL architecture and peripherals

# Architecture & peripherals

## Key learning

- STM32WL architecture
- STM32WL new peripherals
- STM32WL low power modes



## Architecture

- STM32WL5 embeds dual CPU
  - Cortex-M4
  - Cortex-M0+
- Sub-GHz radio
- Independent real-time CPU execution
- 3 autonomous sub-systems
  - Cortex-M4 (CPU1)
  - Cortex-M0+ (CPU2)
  - Sub-GHz radio sub-system

## Application benefits

- Fully Independent autonomous real time operation between the CPU1 and CPU2
- Optimized low power consumption
  - smart clocking
  - stand alone connectivity operation
- Isolation of connectivity Stack



#### **Architecture**



#### 3 autonomous sub-systems.

- Cortex-M4 (CPU1)
- Cortex-M0+ (CPU2)
- Radio sub-system

#### Common domain

Flash, SRAM1 & 2, RCC, PWR, EXTI

#### Other peripherals are enabled per CPU

- In the common domain:
  - IPCC, HSEM, AES, PKA, RNG, GTZC, CFI, sub-GHz radio
- In the CPU1 domain
  - DMA, TIM, SPI, USART, I2C, WDG, ADC, DAC, TEMP, RTC, TAMP.



# Specific features 1/2

- Autonomous sub-GHz Radio sub-system
- Dual core system
  - CPU1 Cortex-M4 (Boot after Reset)
  - CPU2 Cortex-M0+ (Will only boot once enabled by CPU1).
- Single bank shared Flash and SRAM memories
  - On a separate AHB bus, with it's own clock divider.
- CPU2 Cortex-M0+ memory and peripheral isolation
- HSE fixed frequency 32 MHz with support for TCXO.



# Specific features 2/2

- Debug Cross trigger unit, dual core CPU debug.
- Integrated SMPS to supply Core and sub-GHz radio.
- Dedicated package pins





Other packages show the same dedicated pins.

## **SUBGHZ**

#### STM32WL RF transceiver





- TRX: ISM band 150 960 MHz,
- LoRa™, from 0.013 to 17.4 kbps
- (G)FSK, from 0.6 to 300 kbps
- (G)MSK, from 0.1 to 10 kbps
- Sigfox BPSK, from 100 bps to 600 bps
- Oscillator (HSE&RFPLL source),
- Shared power management, ultra low power,
- SPI securable command base interface
- Radio Interrupt,
- Radio operating mode independent from CPU,
- High output power up to +22 dBm



#### Typical RF BOM

## **SUBGHZ**

- RF
  - Balun to convert from unbalanced to balanced in Rx
  - MN: Matching Network (inc. Band pass filter)
  - RF Switch for better perf (mandatory for Sigfox)



- Oscillator
  - TCXO mandatory for Sigfox

Antenna (may be PCB antenna)

XO option for LoRa



Extra coil if SMPS is used

## SUBGHZ

#### Finite State Machine of STM32WL TRX





## SUBGHZ

#### Data buffer

- A 256 bytes RAM
- TX data buffer
  - Written by firmware, read by hardware
  - Parameters:
    - TxBaseAddr,
    - TxBufferPointer
    - PayloadLength
- RX data buffer
  - Written by hardware, read by firmware
  - Parameters:
    - RxBaseAddr,
    - RxStartBufferPointer
    - RxPayloadLength







 $\textbf{V}_{\text{DD}}$  ,  $\textbf{V}_{\text{DDSMPS}}$  ,  $\textbf{V}_{\text{DDRF}}$  : 1V71 ... 3V6 ; 1V95 min, for SUBGHZ RF operation  $\textbf{V}_{\text{FBSMPS}}$  regulated 1.5 V  $\textbf{V}_{\text{DDA}}$  from 1.62 to 3.6 V  $\textbf{V}_{\text{BAT}}$  from 1.55 to 3.6 V including the RTC and backup registers

## **PWR**

Typ with LDO @  $V_{DD} = 3 V @ 25 °C$ 

|                     | RUN (Range1) at 48 MHz         | 71* / 115 μA / MHz  |
|---------------------|--------------------------------|---------------------|
| Wake-up time to RUN | RUN (Range2) at 16 MHz         | 100* / 115 μA / MHz |
| 6 cycles            | SLEEP at 48 MHz                | 28* / 35 μA / MHz   |
| 5 µs                | STOP 1 (full retention)        | 4.55 μΑ**           |
| 5.5 µs              | STOP 2 (full retention)        | 1 μΑ**              |
| 29 µs               | STANDBY + 32 KB RAM            | 390 nA**            |
| 29 µs               | STANDBY                        | 71 nA*              |
| 267 µs              | SHUTDOWN 31*** / 175 nA**      |                     |
|                     | V <sub>BAT</sub> 5*** / 200 nA | **                  |

<sup>\*</sup> Typical values with SMPS, **RF OFF**\*\* with RTC on LSE Bypass

RF Capable

## Benchmark scores

- High Efficiency
  - → CoreMark score = 162
- Ultra Low-Power Platform
  - → ULPBbench score ≈ 204



<sup>\*\*\*</sup> All OFF

## PWR / RCC



- 3 sub-systems
  - CPU1 Corex-M4 (Blue)
  - CPU2 Cortex-M0+ (Orange)
  - Radio system (Violet)
- Always clocked (Green)
- Independent operating modes
  - CRun
  - CSleep
  - CStop
- CPU peripheral allocation by enable bits in RCC



## **PWR**

#### CPU sharing PWR modes: automatic management

- Each CPU can decide independently which system low-power mode to use (Stop0, Stop1, Stop2, Standby, or Shutdown).
- Each CPU can decide which wakeup source will wake it up.
- When both CPUs enter WFI and/or WFE the HW mechanism executes the compatible request. It selects the highest low-power mode compatible with the two CPU requirements.
- One CPU can wake up without the need to wake up the other one.
  - When the STM32WL5 wakes up from Stop modes, according the wakeup source, only the CPU registered for this wakeup source is restarted, the other one stays in WFI (or WFE) with its clock stopped.
  - When the STM32WL5 wakes up from Standby modes, according with the source, only the CPU registered for this wakeup source is restarted, the other one stays under reset mode.



#### SUBGHZ / PWR

#### SUBGHZ automatic PWR mode management

- The sub-GHZ radio can autonomously enter and exit its peripheral low-power modes.
- The sub-GHz radio can be woken-up by the sub-GHz radio low-power timer and by a CPU.
- The sub-GHz radio does not impact the CPUs/system low power modes. The sub-GHz radio may be active even when the system is in Stop or Standby mode.
- The sub-GHz radio can wakeup a CPU and the system from Stop and Standby modes with its wakeup interrupt.





#### Performance with SMPS

- By adding an external coil the SMPS is used to lower power consumption,
- The SMPS is used to step down the V<sub>DD</sub> supply and supplies digital core and SUBGHZ (typ. 1V5),

#### Low cost using only LDOs

• By not connecting the coil the SMPS mode can't be used. The LDOs are directly supplied from V<sub>DD</sub>. Saving the cost for the coil at the expense of increasing the overall power consumption.



## **RCC**



- The Reset and Clock Controller (RCC) manages:
  - The generation of all the clocks,
    - CPU1, CPU2 and bus matrix
    - Peripheral kernel clocks
    - PLL, RC oscillators, and crystal oscillators...
  - The gating of all the clocks,
  - The control of all the system and peripheral resets.

## Application benefits

- High flexibility in choice of clock sources to meet consumption and accuracy requirements.
- Independent clock control for CPU1, CPU2 sub-systems
- Safe and flexible reset management

Most peripheral bus and kernel clocks can be **individually enabled per CPU**. The RCC\_AHBxENR and RCC\_APBxENRy registers enable peripheral clocks for CPU1. RCC\_C2\_AHBxENR and RCC\_C2\_APBxENR registers enable peripheral clocks for CPU2.

#### RCC / PWR



- System peripherals:
  - PWR, RCC, EXTI, FLASH, SRAM1 and SRAM2
  - Active with both CPUs.
- Allocated peripherals:



- Flash interace, IPCC, PKA, RNG, AES2, SUBGHZSPI, PERn.m
- Need allocation for CPU1 and CPU2
- De-located peripherals
- Only needed CPU, bus matrix and peripheral clocks will be active.

## RCC / TCXO

#### Temperature compensated crystal oscillator

- External TCXO
- Supply provided through PB0-VDDTCXO pin





## RCC / LSI

#### 32kHz LSI with trimming capability

- The ultra-low-power LSI (available in all modes except Shutdown and VBAT)
  - It can be used for RTC, LPTIMs, and IWDG. (Must not be used for the radio system)
  - Application trimming with HSE32 using bits TIM16.

|                    | LSI 32 kHz                |
|--------------------|---------------------------|
|                    | Initial: ± 1.6 %          |
| Accuracy (typ.)    | Over-temperature: ± 1.5 % |
|                    | Over VDD: +0.1 / -0.2%    |
| Consumption (typ.) | 110 nA                    |



## RCC / SUBGHZ

#### Autonomous radio operation

- The Radio system is capable to operate autonomously, without the CPU.
  - Directly manages the HSE32 clock sources.
- Clocks needed for the Radio system are automatically enabled.
  - The radio internal and external system clock



# Thank you

