Product Version 23.1 September 2023 © 2023 Cadence Design Systems, Inc. All rights reserved.

Portions © Apache Software Foundation, Sun Microsystems, Free Software Foundation, Inc., Regents of the University of California, Massachusetts Institute of Technology, University of Florida. Used by permission. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Allegro® Design Entry HDL contains technology licensed from, and copyrighted by: Apache Software Foundation, 1901 Munsey Drive Forest Hill, MD 21050, USA © 2000-2005, Apache Software Foundation. Sun Microsystems, 4150 Network Circle, Santa Clara, CA 95054 USA © 1994-2007, Sun Microsystems, Inc. Free Software Foundation, 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA © 1989, 1991, Free Software Foundation, Inc. Regents of the University of California, Sun Microsystems, Inc., Scriptics Corporation, © 2001, Regents of the University of California. Daniel Stenberg, © 1996 - 2006, Daniel Stenberg. UMFPACK © 2005, Timothy A. Davis, University of Florida, (davis@cise.ulf.edu). Ken Martin, Will Schroeder, Bill Lorensen © 1993-2002, Ken Martin, Will Schroeder, Bill Lorensen. Massachusetts Institute of Technology, 77 Massachusetts Avenue, Cambridge, Massachusetts, USA © 2003, the Board of Trustees of Massachusetts Institute of Technology. All rights reserved.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

| <u>1</u>                                             |     |
|------------------------------------------------------|-----|
| Module 1 - Introduction to the Tutorial              | . 7 |
| Lesson 1-1: Objective of the Tutorial                |     |
| Lesson 1-2: Advantages of Design Reuse               |     |
| Lesson 1-3: Design Reuse Flow                        |     |
|                                                      |     |
| <u>2</u>                                             |     |
| Module 2 - Getting Started                           | 17  |
| Lesson 2-1: Installing the Tutorial                  | 17  |
| Lesson 2-2: Understanding the Tutorial Structure     |     |
| Lesson 2-3: Creating the First Project               | 25  |
| Lesson 2-4: Setting PCB Editor Environment Variables | 28  |
|                                                      |     |
| <u>3</u>                                             |     |
| Module 3 - Creating Reuse Symbols                    | 31  |
| Lesson 3-1: Defining the Schematic Block             | 32  |
| Lesson 3-2: Packaging the Design                     |     |
| Lesson 3-3: Designing the Physical Layout            | 39  |
| Lesson 3-4: Creating a Module from the Layout        | 41  |
| Lesson 3-5: Backannotating the Design                |     |
| Lesson 3-6: Creating the Logical Reuse Symbol        | 47  |
| A                                                    |     |
| <u>4</u>                                             |     |
| Module 4 - Reusing the Design                        | 51  |
| Lesson 4-1: Defining the Top-Level Hierarchy         | 52  |
| Lesson 4-2:Defining the Schematic Block              | 54  |
| Lesson 4-3: Packaging the Design                     |     |
| Lesson 4-4: Designing the Physical Layout            | 58  |
| Lesson 4-5: Creating Design Differences              | 61  |

| <u>Lesson 4-6: Resolving Design Differences</u>                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------|
| <u>5</u>                                                                                                                                     |
| Module 5 - Using Design Reuse Properties 71                                                                                                  |
|                                                                                                                                              |
| Lesson 5-1 Understanding Design Reuse Properties                                                                                             |
| Lesson 5-2:Using an Alternate Physical Module                                                                                                |
| A                                                                                                                                            |
|                                                                                                                                              |
| Frequently Asked Questions 81                                                                                                                |
| Is it possible to import swapped pin information or sizeable components that have the                                                        |
| "HAS_FIXED_SIZE" property back to design entry HDL? I have swapped pins in Allegro, but on importing them back to DEHDL they are not visible |
| What is the difference between creating a hierarchical design and implementing design                                                        |
| reuse? 82                                                                                                                                    |
| Can I have a subdesign as a standalone design?84                                                                                             |
| How do I control reference designators in subdesigns?                                                                                        |
| In which situations should I use the GEN_SUBDESIGN, FORCE_SUBDESIGN, and                                                                     |
| <u>USE_SUBDESIGN directives?</u>                                                                                                             |
| What happens if I do not specify the subdesign name in the FORCE SUBDESIGN or USE_SUBDESIGN directive while packaging the top-level design?  |
| Can I reuse a design that includes instances of other designs?                                                                               |
| How do I add properties in the top-level design and force them to appear in one or multiple                                                  |
| sub-level design blocks? 89                                                                                                                  |
| Can I edit properties in a reusable block while using it in my design? 90                                                                    |
| Can I have nested reuse modules? What precautions must I follow to manage nested                                                             |
| reuse modules?                                                                                                                               |
| How can I import or export subdrawings from within PCB Editor?                                                                               |
| Can I leverage unused gates in a module?                                                                                                     |
| How does the Optimize option behave while packaging subdesigns?                                                                              |
| If I make changes in PCB Editor to a part or parts from a reused module and I feedback                                                       |
| the changes to the Design Entry HDL schematic, do I need to add any reuse-specific                                                           |
| directives while packaging?                                                                                                                  |
| If I use a block in a design then do I have to exercise any precaution while naming logical libraries?                                       |
| How do I specify a temp location for the library containing a read-only block? 96                                                            |

| What care I should take while implementing design reuse when using Allegro Constraint  Manager from Design Entry HDL? |
|-----------------------------------------------------------------------------------------------------------------------|
| <u>B</u><br><u>Sample Designs</u> 101                                                                                 |
| <u>C</u> <u>Frequently Used Terms in This Tutorial</u>                                                                |
| Design Reuse                                                                                                          |
| Design Synchronization                                                                                                |
| Hierarchical Block                                                                                                    |
| <u>Subdesign</u>                                                                                                      |
| <u>Module</u>                                                                                                         |
| <u>Index</u> 115                                                                                                      |

# **Module 1 - Introduction to the Tutorial**

This module consists of the following lessons:

- Lesson 1-1: Objective of the Tutorial on page 7
- Lesson 1-2: Advantages of Design Reuse on page 10
- Lesson 1-3: Design Reuse Flow on page 12

| Completion | Time | 30 minutes |
|------------|------|------------|
|------------|------|------------|

# **Lesson 1-1: Objective of the Tutorial**

#### **Objective**

In this lesson, you will learn how to use the Allegro Design Entry HDL Reuse Tutorial to create reusable design blocks faster.

#### Overview

The Allegro Design Entry HDL Reuse tutorial explains the process of creating reusable blocks and using them in different designs. Reusable blocks are existing logical blocks that are associated with at least one placed-and-routed physical module. You can place these blocks within larger designs just as you place components from libraries.

Module 1 - Introduction to the Tutorial

The advantages of using reusable blocks in your design include faster turnaround time and improved quality. The turnaround time decreases because you initiate a reusable block in any design without having to re-create it. The quality is enhanced because you can validate a reusable block at the time of its creation and by the time you use it in your design, design validation issues are resolved.

#### **Tutorial Contents**

You can use the Allegro Design Entry HDL Reuse tutorial to perform the steps needed to create a reusable block. The tutorial focuses on how to do the following:

- Create reusable designs (called subdesigns) in Design Entry HDL
- Create reusable modules corresponding to logical subdesigns in Allegro PCB Editor
- Use subdesigns and modules in larger, more complex designs and layouts
- Control design reuse properties in Design Entry HDL and PCB Editor for effective design reuse

Module 1 - Introduction to the Tutorial

#### **Audience**

Whether you are a schematic designer or a board designer, you will find that design reuse is an effective way to create complex designs that include independent parts appearing multiple times in the same design or in different designs.

Design reuse involves the use of standalone reusable blocks to create larger, more complex designs.

The Allegro
Design Entry HDL
Reuse tutorial
introduces you to
the design reuse
flow and enables
you to complete all
tasks for reusing
your designs. You
will control design
reuse properties to
effectively use
subdesigns and
modules in new
designs.



#### **Prerequisites**

To implement design reuse, you should know how to use the following tools:

- Design Entry HDL (the schematic editor)
- Project Manager (the project creation tool)
- PCB Editor (the board layout tool)

It is assumed that you have worked with the above-mentioned tools, and you can complete basic tasks using these tools. The Allegro Design Entry HDL Reuse tutorial will not explain how to create a schematic, design a layout, or route a design.

Module 1 - Introduction to the Tutorial

**Time Required** 8 hours for practicing all the exercises in this tutorial

**Summary** You can use the Allegro Design Entry HDL Reuse tutorial to learn

how to create logical and physical design blocks and reuse them

across designs.

What's Next Go to Lesson 1-2 to learn the benefits of reusing existing PCB

designs.

# **Lesson 1-2: Advantages of Design Reuse**

Objective In this lesson, you will learn the advantages of implementing design

reuse.

**Overview** Design reuse, as the name implies, is the process of reusing

standalone designs in larger designs, and larger designs in

increasingly complex hierarchical designs.

Design reuse helps in the following:

- Simplifying the design process—
  You can break a complex design into reusable blocks and test each reusable block independently.
  This increases quality.
- Partitioning and team design—You can use the design reuse methodology to partition large designs



into smaller subcircuits that can be logically defined, placed, and routed in parallel, and then brought back into the final board as individual modules. This methodology is useful if you are creating a design in large teams. Different team members can create blocks of designs and these blocks can be reused across the team.

■ Reuse designs across other designs—Each design you make is a potential input to future development. Rarely, if ever, will you create any design from scratch. When creating any design, you can reuse existing designs or portions of it.

To reuse an existing design, you can make a subdesign in Design Entry HDL and a module in PCB Editor. A module is a placed-and-routed PCB subcircuit. The prime advantage of design reuse is that you need to create the layout of a module only once and you can reuse the module any number of times in different designs.

For example, you will find design reuse particularly useful when creating telecommunication ports, where the same port needs to be used 32, 64, or 128 times in the design.

Important

You may already be using parts of your designs in other designs. This tutorial promotes the synchronization of logical and physical design reuse to derive the benefits discussed above. The flow recommended in the tutorial is intended to serve as an extension of your existing design reuse efforts where you gain considerable additional benefit compared to the existing flow that you might be using in your organization.

Module 1 - Introduction to the Tutorial

**Note:** To understand the differences between a hierarchical design, which also employs logical design reuse in a very limited sense, and logical and physical design reuse as covered in this tutorial, see the answer to the FAQ What is the difference between creating a hierarchical design and implementing design reuse? on page 82.

#### Summary

You have learned the advantages of implementing design reuse. You hit the market faster, and develop an intellectual property base. Using reusable blocks, you can implement team design methodology and simplify the design creation process.

#### What's Next

Go to Lesson 1-3 to learn different steps in implementing design reuse for PCB designs.

### **Lesson 1-3: Design Reuse Flow**

#### **Objective**

In this lesson, you will learn the sequence of steps in creating reusable PCB design blocks.

#### Overview

The design reuse flow involves the entire front to back flow. At a high level, the design reuse flow is based on two sets of broad steps as detailed in the <u>Design Reuse Flow</u> figure on page 14.

Module 1 - Introduction to the Tutorial

# Design Reuse Flow

 Create a reusable block—This step involves creating a module in PCB Editor for a logical design in Design Entry HDL.

You start by defining project settings in Project Manager and creating a design in Design Entry HDL. Next, you package the design and use the packaged files to create a layout. You save this layout as a module and build a logical reuse symbol.

**Note:** For more information about these steps, see <u>Module 3 - Creating Reuse Symbols</u> on page 31.

Reuse blocks in your design—Reuse the logical reuse symbol in another design and create a layout that uses the module you have created.

For more information about these steps, see <u>Module 4 - Reusing the Design</u> on page 51.

You will notice that the design reuse flow includes steps in Project Manager, Design Entry HDL, and PCB Editor. The <u>Design Reuse Flow</u> figure on page 14 includes information about which tool to use to complete each step.

Module 1 - Introduction to the Tutorial

Figure 1-1 Design Reuse Flow



| Step | Creating a Reusable Block         | Run this step using |
|------|-----------------------------------|---------------------|
| 1.   | Define settings for a new project | Project Manager     |
| 2.   | Design the schematic              | Design Entry HDL    |
| 3.   | Package the design                | Packager-XL         |
| 4.   | Design the physical layout        | PCB Editor          |
| 5.   | Create a module from the layout   | PCB Editor          |
| 6.   | Backannotate the design **        | Packager-XL         |
| 7.   | Create a logical reuse symbol *** | Design Entry HDL    |

| Step | Reusing Blocks in Your Designs | Run this step using |
|------|--------------------------------|---------------------|
| 8.   | Define the top-level hierarchy | Project Manager     |
| 9.   | Complete the schematic         | Design Entry HDL    |
| 10.  | Package the design             | Packager-XL         |
| 11.  | Place modules in the layout    | PCB Editor          |
| 12.  | Complete the layout            | PCB Editor          |

<sup>\*\*</sup> Backannotating the design is not a mandatory step in the design reuse flow. If you have not made any changes to the layout after the initial packaging of the design, you need not backannotate the changes to the schematic. However, if you make any changes to the property or connectivity information in the layout after the initial packaging of the design, backannotate these changes to the schematic. The changes that require backannotation include connectivity modifications, reference designator changes, and pin/gate swaps.

<sup>\*\*\*</sup> You can create a logical reuse symbol immediately after creating the schematic. However, ensure that the logical reuse symbol is created only after the logic is finalized.

Module 1 - Introduction to the Tutorial

#### **Summary**

You have learned the different steps in the Design Reuse flow. Essentially, the flow involves creating a schematic and physical block (complete with layout and routing) that needs to be reused, and then reusing this block in some other design.

#### **What's Next**

Go to Lesson 2-1 to learn how to set up environment variables and files for running the tutorial.

# Allegro Design Entry HDL Reuse Tutorial Module 1 - Introduction to the Tutorial

# **Module 2 - Getting Started**

This module consists of the following lessons:

- Lesson 2-1: Installing the Tutorial on page 17
- Lesson 2-2: Understanding the Tutorial Structure on page 21
- Lesson 2-3: Creating the First Project on page 25
- Lesson 2-4: Setting PCB Editor Environment Variables on page 28

#### **Completion Time**

45 minutes for the written lessons

2 minutes for supporting demonstrations

# **Lesson 2-1: Installing the Tutorial**

#### Objective

In this lesson, you will learn how to access libraries and symbols, and set the operating system environment variables for running the tutorial.

#### Overview

To use the Design Reuse tutorial, you need the right tools and you need to access libraries and symbols.

Module 2 - Getting Started

You also need to,

- set operating system environment variables.
- set PCB Editor environment variables.

#### **Right Tools**

To set up design reuse, the following tools are required:

- Design Entry HDL
- Project Manager
- PCB Editor

The Allegro PCB Design HDL suite contains these tools.

#### Accessing Libraries and Symbols ...

To create any design, you need to access libraries, most notably the standard library. The examples in this tutorial require you to access a library named parts\_lib. This library is included in the sample database accompanying this tutorial.

To create any module, you require access to the standard symbols and padstacks. The symbols and padstacks for the examples used in this tutorial are available in a directory named pcb.

To copy the libraries and symbols corresponding to the examples used in this tutorial, you need to unzip or untar the sample database accompanying the tutorial. Based on the operating system you are using, perform either of the following steps.

#### ... in Windows

To extract the files to the D: drive, unzip the <u>des\_reuse.zip</u> file.

Three directories—site, reuse, and reuse\_archive—are created. In <u>Lesson 2-2: Understanding the Tutorial Structure</u>, you will explore the structure of these directories.

Module 2 - Getting Started

#### Setting Environment Variables

When you work with any tool, you need to set its environment variables. Most of the environment variables and the required PATH to different executables are set on your system by the installer.

However, there are a few variables that you still need to set. These include CDS\_SITE, PATH, and HOME.

# Setting CDS\_SITE...

Perform the following steps to set the CDS\_SITE environment variable.

#### ... in Windows

To set the CDS\_SITE environment variable on a Windows XP computer, follow these steps:

**Note:** The exact steps for your Windows installation might vary.

**1.** Right-click the *My Computer* icon on the desktop and select *Properties*.

The System Properties dialog box appears.

- 2. Click the Advanced tab.
- 3. Click Environment Variables.

The Environment Variables dialog box appears.

- **4.** Click the *New* button in the System Variables group box.
- **5.** Type CDS\_SITE in the *Variable* field.
- **6.** Set the CDS\_SITE to d:\des\_reuse\site in the Value field.
- **7.** Click *OK*.

Here, d is the drive and  $des\_reuse$  is the directory in which you have extracted the zip file.

- **8.** Click *OK* to close the Environment Variables dialog box.
- **9.** Click *OK* to close the System Properties dialog box.

Module 2 - Getting Started

#### **Setting PATH**

To use the tools (Design Entry HDL and PCB Editor), ensure that the PATH statement in your computer includes the following:

- □ <your\_install\_dir>/tools/bin
- □ <your\_install\_dir>/tools/fet/bin
- □ <your\_install\_dir>/tools/pcb/bin

#### **Setting HOME**

You need to set \$HOME to the parent directory of the reuse, reuse\_archive, and site directories, which is the des\_reuse directory.

The des\_reuse directory is created when you unzip or untar the tutorial database.

**Note:** Besides the environmental variables mentioned above, you need the MODULEPATH, PADPATH, and PSMPATH environment variables to be set for PCB Editor to access the symbols and modules.

You will do this in <u>Lesson 2-4: Setting PCB Editor Environment</u> Variables in the tutorial.

#### Summary

You learned how to set environmental variables for running Design Entry HDL and PCB Editor in a design reuse environment.

#### What's Next

Go to Lesson 2-2 to learn how to use the different files and directories in the tutorial database.

Module 2 - Getting Started

# **Lesson 2-2: Understanding the Tutorial Structure**

| Objective | In this lesson, you will learn the function of important files and directories in the tutorial database. |  |
|-----------|----------------------------------------------------------------------------------------------------------|--|
| Overview  | After you uncompress the tutorial zip file, the following folders and files are created.                 |  |

Figure 2-1 Tutorial Directory Structure



Figure 2-2 Gold Files



Assuming that you have unzipped or untarred the tutorial in the <des\_reuse> directory, you will see three directories—site, reuse, and reuse\_archive.

site directory

The site directory (see <u>Figure 2-1</u> on page 22) consists of four directories—cdssetup, gold\_files, library, and pcb.

Module 2 - Getting Started

- 1. cdssetup—This directory contains a projmgr directory and a file called cds.lib. The projmgr directory contains the site.cpm file, a standard project file that you can use for your site. The cds.lib file contains information about the libraries being accessed by your project.
- 2. gold\_files—This directory has the output files from each assignment in the tutorial. As the tutorial progresses, you will use the source files to create your own output. The gold files are there in case you wish to skip some assignments and go directly to an advanced assignment.

All steps required to create these files are detailed in the tutorial. The <code>gold\_files</code> directory contains three subdirectories—base\_level, top\_level, and <code>modules</code>. The base\_level and top\_level subdirectories each include two subdirectories—sch\_1 and <code>physical</code>. The <code>sch\_1</code> subdirectory contains the <code>pagel.csa</code> file, which contains the schematic representation of the designs you will create in the tutorial. The <code>physical</code> directory contains different board files (pre-placed, placed, and routed) that you will create in the tutorial. The <code>modules</code> directory contains two modules that you will create and use in the tutorial.

You can view the files in the <code>gold\_files</code> directory. If you want to skip a step such as creating the logical schematic or the board (though it is recommended that you follow all steps), you can copy the files in the <code>gold\_files</code> directory to the required directory in your design. Details about the files and the directories where they should be located in your design are available in Appendix B, "Sample Designs."

- 3. **library**—This directory includes the local library, parts\_lib, which will be used in this tutorial. This library contains logical symbols. The library directory also contains a cds.lib file.
- 4. pcb—This directory includes all the symbols and padstacks that you will use in the tutorial. All symbols are stored in the symbols subdirectory and all padstacks are stored in the padstacks subdirectory. Besides these directories, the pcb directory contains the start.brd file, which you will use in creating the initial board file.

Module 2 - Getting Started

#### reuse directory

This directory contains a directory named <code>modules</code>, which contains the <code>start.brd</code> file. The <code>modules</code> directory is the directory where you will store modules that you create in this tutorial. This directory is included in the <code>MODULEPATH</code> definition, which allows PCB Editor to read and use these modules. The <code>start.brd</code> file is used to create the initial board file.

# reuse\_archive directory

This directory contains an archived version of the design used in the tutorial. This directory is included for your reference.

#### Summary

You have learned the function of important files and directories in the tutorial database. Whenever you work with Design Entry HDL or PCB Editor, some key files are generated by the tools, which are stored in standard locations. Knowledge of these files will help you quickly create or modify a design.

#### **What's Next**

Go to Lesson 2-3 to learn how to create a project file in Project Manager.

# **Lesson 2-3: Creating the First Project**

#### Objective

In this lesson, you will learn to create a project file in Project Manager. You will use the project file in all exercises in this tutorial.

#### Overview

You have learned about the tutorial structure. To create a new design or layout, you need to create a project (\*.cpm) file. This file stores the names of design libraries, the top-level design name (that is, the root design), tool settings, global settings, and other settings that will be consistently used by the project. You use Project Manager to create a new project file.

#### **Task Overview**

You will create a new project named reuse in the reuse directory and add the standard, parts\_lib, and reuse\_lib libraries in the project libraries list. Define the name of the design as base\_level.

After you have created the project file, you will create a logical schematic and a physical module corresponding to the <code>base\_level</code> design in Module 3 - Creating Reuse Symbols and reuse the <code>base\_level</code> design in another design named <code>top\_level</code> in Module 4 - Reusing the Design.

#### **Procedure**

- 1. Launch Project Manager.
- 2. Choose *File New New Design* to open the New Project Wizard.

The New Project Wizard starts.



3. Define reuse as the project name, set the location for the project to the reuse directory which was created by unzipping or untarring of the tutorial database, and click *Next* to move to the next screen.

The Project Libraries screen appears. The list of available libraries and the ones used in the project is displayed.

Module 2 - Getting Started

4. To move a library from the Available Libraries list to the Project Libraries list, select the library, and click the Add button. Ensure that the standard, parts\_lib, and reuse\_lib libraries are listed in the Project Libraries list. After moving libraries to the Project Libraries list, click Next to move to the next screen.

The Design Name screen appears. In this screen, you choose the library and the cell name that will be used as the top-level drawing for your design. When you create a new project, Project Manager creates a local library for the design. In this case, a library named reuse\_lib is already selected in the *Library* list. This is the default library created by Project Manager.

**5.** Specify the design name as base\_level, and click *Next* to move to the next screen.

The Summary screen appears detailing your selection. If you want to change any information, click *Previous* to reach the screen where you want to modify information.

- **6.** Click *Finish* to complete defining the settings for your project.
- **7.** Click *OK* in the New Project creation successful message box.
- 8. Click OK.

You have defined the settings for your project. Note that the title bar of Project Manager displays the name of the new project, reuse.cpm.

Now try this interactive exercise: Creating a Project.

#### Summary

You learned how to create a new project in Project Manager. You will use this project for creating schematics and boards.

#### **What's Next**

Go to Lesson 2-4 to learn how to set up environment variables in PCB Editor.

## Lesson 2-4: Setting PCB Editor Environment Variables

#### **Objective**

In this lesson, you will set the MODULEPATH, PADPATH, and PSMPATH environment variables in PCB Editor for successful design reuse.

#### Overview

The MODULEPATH, PADPATH, and PSMPATH environment variables are set so that PCB Editor can access the symbols and modules used in this tutorial.

Unlike the environmental variables that are populated in the .cshrc file, PCB Editor variables are populated in the pcbenv directory under the \$HOME directory.

#### **Task Overview**

Set the MODULEPATH, PADPATH, and PSMPATH environment variables as follows:

■ Set MODULEPATH to:

\$HOME/reuse/modules

■ Set PSMPATH to:

\$CDS SITE/pcb/symbols

■ Set PADPATH to:

\$CDS SITE/pcb/padstacks

**Note:** Please note here that you need to replace \$CDS\_SITE with the value of CDS\_SITE variable on your machine.

#### **Procedure**

Click the Setup icon in Project Manager.
 The Project Setup dialog box appears.

**2.** Click the *Tools* tab.

**3.** Click the *Setup* button next to the *PCB Editor* icon.

The User Preferences Editor appears. You can now make changes in the design path.





You can also access the User Preferences Editor by choosing Setup – User Preferences in PCB Editor.

- **1.** Choose *Paths* in the *Categories* box.
- 2. Choose Library.
- **3.** Click the *Value* button corresponding to *modulepath* to specify a value.
- 4. Click the Add New button.

A browse button and a blinking pointer appear.



Module 2 - Getting Started

- **5.** Type \$HOME/reuse/modules and press Enter.
- **6.** Use the *Move Up* ( ) arrow to move the path you defined to the top of the list. In other words, the path you defined must be the first path in the list.
- **7.** Click *OK*.

\$HOME points to your home directory where you have created the reuse directory, which contains the design being used in the tutorial.

**8.** Repeat steps 5 through 7 to specify the value for the PADPATH variable as \$CDS\_SITE/pcb/padstacks and the PSMPATH variable as \$CDS\_SITE/pcb/symbols.

Ensure that the path pointed by the PADPATH and PSMPATH variables must be the first statement in the PADPATH and PSMPATH declaration.

- **9.** Click *OK* to close the User Preferences Editor.
- **10.** Click *OK* to close Project Setup.

#### Summary

You have learned how to set the MODULEPATH, PADPATH, and PSMPATH environment variables in PCB Editor. PCB Editor uses these variables to place modules in board files.

#### What's Next

Go to Lesson 3-1 to learn how to define the schematic block of the design that will be used in other designs.

# **Module 3 - Creating Reuse Symbols**

This module consists of the following lessons:

- Lesson 3-1: Defining the Schematic Block on page 32
- Lesson 3-2: Packaging the Design on page 35
- Lesson 3-3: Designing the Physical Layout on page 39
- Lesson 3-4: Creating a Module from the Layout on page 41
- Lesson 3-5: Backannotating the Design on page 44
- Lesson 3-6: Creating the Logical Reuse Symbol on page 47

#### **Completion Time**

90 minutes for the written lessons

#### Overview

To reuse a design in another design, first create the design and then store it as a reusable logical and physical symbol. For this, you need to complete the steps displayed in the <u>Creating a Reusable Logical Block</u> figure on page 32.

You have already completed the first step, which involved defining the settings for the new project, in <u>Module 2 - Getting Started</u>. You will complete the remaining steps in this chapter.

Module 3 - Creating Reuse Symbols

Figure 3-1 Creating a Reusable Logical Block

| Step | Creating a Reusable Block               | Run this step using |
|------|-----------------------------------------|---------------------|
| 1.   | Define the settings for the new project | Project Manager     |
| 2.   | Design the schematic block              | Design Entry HDL    |
| 3.   | Package the design                      | Packager-XL         |
| 4.   | Design the physical layout              | PCB Editor          |
| 5.   | Create a module from the layout         | PCB Editor          |
| 6.   | Backannotate the design                 | Packager-XL         |
| 7.   | Create a logical reuse symbol           | Design Entry HDL    |

**Note:** Backannotating the design is an optional step and is required only if you have made any changes to the layout after the initial packaging of the design.

### **Lesson 3-1: Defining the Schematic Block**

#### **Objective**

In this lesson, you will learn how to define a schematic block. You will later package this block and use it to create a board, which can be reused in other designs.

#### Overview

To reuse any design, you need to first create the schematic block corresponding to it. This schematic block is later packaged and used to create both physical and logical symbols. You can later reuse these symbols in other designs.

#### **Task Overview**

Create the base\_level design based on the BASE\_LEVEL Logical Design on page 102.

Module 3 - Creating Reuse Symbols

#### **Procedure**

1. Click *Design Entry* in Project Manager.

The Design Entry HDL schematic editor opens. The title bar of Design Entry HDL displays the drawing name BASE\_LEVEL.SCH.1.1.

In the drawing name, BASE\_LEVEL is the cell name, SCH is the view name, and 1.1 represent the version and page number.

A default page border is automatically added for the new page.

You will now use Design Entry HDL to capture the circuit in the BASE\_LEVEL Logical Design figure on page 102.

**Note:** If you choose not to create the base\_level design, you can copy the golden schematic data to your work area. Instructions about copying the data to your work area are provided with the figure.

**2.** Choose *Component – Add* to display the Add Component dialog box.

The Part Information Manager dialog box appears.

#### Module 3 - Creating Reuse Symbols

- 3. Choose the F74, F08, and F04 components from the parts\_lib library, and the INPORT and OUTPORT components from the standard library. Place all these components on the schematic as displayed in the BASE LEVEL Logical Design figure on page 102.
- **4.** Choose *Wire Draw* and draw wires between all the components.
- **5.** Choose *Wire Signal Name* to display the Signal Name dialog box.

The Signal Name dialog box appears.



- **6.** Type CLK\_IN, START, FINISH, PAUSE, RESET1, RESET2, and RESET3 to specify signal names, and attach these signals to the middle of the wires as displayed in the <u>BASE LEVEL Logical Design</u> figure on page 102.
- 7. Choose *File Save* to save the design, and then *File Exit* to exit Design Entry HDL.

#### **Summary**

You created a basic schematic block. You can now package the design to create netlists that PCB Editor can import for creating a board file.

Now try this interactive exercise: <u>Creating a Schematic Block</u>.

Module 3 - Creating Reuse Symbols

#### What's Next

Go to Lesson 3-2 to learn how to package a design that can be reused in other designs.

### **Lesson 3-2: Packaging the Design**

#### **Objective**

In this lesson, you will learn how to package a design by using the Export Physical tool.

#### Overview

After you create a design, you package it using Packager-XL. Packager-XL uses the chips view to map the parts in the schematic to physical packages used in the PCB layout. For the purpose of design reuse, you need to package the design as a subdesign, which contains reuse properties that allow it to be reused in other designs. The GEN\_SUBDESIGN directive is used to create a new subdesign.

Different design reuse operations require effective use of the GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives. You will learn when to use these directives in the tutorial. For a quick summary of the three directives, see the answer to the FAQ In which situations should I use the GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives? on page 87.

#### **Task Overview**

Use Export Physical to package the <code>base\_level</code> design as a subdesign state file. Ensure Packager-XL retains the packaging assignments made in the previous runs while packaging the design. Use <code>start.brd</code> as the input board file and specify <code>base\_level.brd</code> as the output board file.

Module 3 - Creating Reuse Symbols

#### **Procedure**

**1.** Launch Export Physical by choosing *Tools – Design Sync – Export Physical* in Project Manager.

The Export Physical dialog box appears. The name of the design, reuse.cpm, is displayed on the title bar. You can use Export Physical to:

- Set the packaging options
- Package the design
- Update the PCB Editor board by running Netrev



2. Select the *Package Design* check box to enable packaging.

You will now specify that the base\_level design will be used as a subdesign. For this, you must make changes in the Packager Setup - Subdesign tab.

3. Click Advanced in the Export Physical dialog box.

The *Packager Setup* dialog box appears.

**4.** Click the *Subdesign* tab.

# The Packager Setup - Subdesign tab appears



5. Click the *Add* button in the *Generate Subdesign* group box.

The Add Subdesign dialog box appears. You specify the name of the new subdesign here.

- **6.** Type base\_level in the *Design name* field. Accept the default name if already typed.
- 7. Click OK.

The name of the subdesign appears in the *Generate Subdesign* group box.

**8.** Click *OK* to close the *Packager Setup* dialog box.

You have modified the packaging settings.

**Note:** For more information about subdesigns, see the Cadence document *Packager-XL Reference*.

Module 3 - Creating Reuse Symbols

- **9.** Define the following packaging options in the Export Physical dialog box.
  - **a.** Select the *Preserve* option button to specify packaging in the preserve mode.

**Note:** If you have created modules using the existing packaging assignments, selecting preserve as the packaging option retains the existing packaging assignments, which prevents rework in PCB Editor.

- **b.** Select the *Update PCB Editor Board (Netrev)* check box to specify that Netrev should update the PCB Editor board.
- c. Click Browse adjacent to the Input Board File field, browse to the modules directory (des\_reuse\reuse\modules), and select the start.brd file.
- **d.** Type base\_level.brd in the *Output Board File* field.

The Export Physical dialog box includes options to manage ECO changes and electrical constraints. You can use these options as you would use them in the normal packaging flow.

There is an option for backannotating the schematic. The normal design reuse flow does not require backannotation to be a mandatory step. However, if you make changes to the board after the last packaging of the design, you can use the *Backannotate to Schematic Canvas* check box to backannotate the schematic.

**10.** Start packaging by clicking *OK*.

The Progress window appears. The following activities are listed.

- a. Packaging the design—Packager-XL creates the logical-to-physical assignments. Packager-XL also assigns a physical reference designator to each component by using the packaging properties (LOCATION, SEC, and PN).
- b. Updating PCB Editor board—Netrev is launched to read the packaged data, and create or update the PCB Editor board.

Module 3 - Creating Reuse Symbols

A box appears with the message that export has successfully completed.

**c.** If you want to see results of the Packager-XL run, click *Yes*. Otherwise, click *No*.



It is good practice to check the pxl.log and netrev.lst files to see if Packager-XL or Netrev has generated any errors or warnings. You may then need to correct your design or layout to fix any errors.

## Summary

You have learned to use the GEN\_SUBDESIGN subdirective. The use of this directive while packaging a design ensures that a state file corresponding to the subdesign is created. This file is used in implementing design reuse.

#### What's Next

Go to Lesson 3-3 to learn how to design the layout for a design.

# **Lesson 3-3: Designing the Physical Layout**

#### Objective

In this lesson, you will learn to design the layout for a design using the netlists generated by packager-XL.

#### Overview

You have packaged your design and exported the packaged data to the PCB Editor board. Next, you need to complete the physical layout of the design and route it. For this, PCB Editor will be used.

Module 3 - Creating Reuse Symbols

#### **Task Overview**

Use PCB Editor to create a board based on the <u>BASE LEVEL</u> <u>Physical Design</u> figure on page 104. Save the board file by the name placed.brd. Next, route the board and save it with the name routed.brd.

#### **Procedure**

1. Launch PCB Editor by clicking Layout in Project Manager.

You might be prompted to select an option from the Product Choices dialog box. Once you select an appropriate product from the list of choices, PCB Editor is launched displaying the <code>base\_level.brd</code> file. This file uses the same template as the <code>start.brd</code> file. You will now use PCB Editor to place the circuit as shown in the <code>BASE\_LEVEL Physical Design</code> figure on page 104.

- 2. Choose Place Manually to open the Placement dialog box..
- **3.** Click + to the left of the *Components by refdes* list to expand it if the list is not already expanded.

Components in the design appear in the list.

**4.** Select the U1, U2, U3, and U4 components by clicking the check box next to them.

You have selected the components. You can now move the pointer to a place in the canvas where you want the components to be placed. As you move the pointer, you will note that a component appears at the end of the pointer. To place a component, select the location on the canvas and click there.

**5.** Complete the circuit displayed in the <u>BASE LEVEL Physical Design</u> figure on page 104.

Do not close the Placement dialog box until you have placed all the components.

**6.** Click *OK* to close the Placement dialog box.

Module 3 - Creating Reuse Symbols

- 7. Choose File Save As and save the design as placed.brd in the /reuse/worklib/base\_level/physical directory.
- **8.** Manually route the board as shown in the <u>BASE\_LEVEL Routed</u> <u>Design</u> figure on page 105.

**Note:** You can create modules that do not have any etch. A module in PCB Editor can be fully routed, partially routed, or not routed at all. When you create a module using a routed design, you obtain the maximum benefit of design reuse. However, even if you do not route the board, you can reuse it in other layouts.

**9.** Choose *File - Save As* and save the board as routed.brd.

Now try this interactive exercise: Creating a Layout.

#### Summary

You have learned how to place components on the board and route them.

#### What's Next

Go to Lesson 3-4 to learn how to create a module for a physical design.

# Lesson 3-4: Creating a Module from the Layout

## **Objective**

In this lesson, you will learn to set the MODULEPATH, PADPATH, and PSMPATH environment variables in PCB Editor for successful design reuse.

Module 3 - Creating Reuse Symbols

#### Overview

A module is a board that contains special reuse properties, allowing it to be reused in other modules or designs.

Use PCB Editor to create a module for the base\_level board file, and name the module base\_level.mdd. Store the module in the directory defined by the environment variable MODULEPATH.

#### **Procedure**

1. Choose *Tools – Create Module* in PCB Editor to start the process of creating a module.

PCB Editor responds with the following message in the Console window:

Select items for the module.

**Note:** You can run the create module command at the Console window to start the process of creating a module.

2. Select all the items for the module.

OR

Specify the object selection criteria. The objects you choose depend on what you want to include in the module. Use *Find Filter* to remove the objects to be excluded from the module.

For the current module, choose all objects *except* groups. To choose available objects, select all check boxes except *Groups* and grayed-out check boxes in the *Find* tab.

The *Find Filter* displays when you select the *Find* tab on the Control Panel. You use the *Find Filter* to find design elements by directly selecting objects in the design or by using the Find By Name/Property dialog box.

The elements in the *Find Filter* that are available for the active command are in bold text and have their check boxes selected. Depending on the command that is active, the elements available for selection change. You can select or deselect any elements by clicking the check box on or off, or you can select or deselect all the elements with the *All On/All Off* buttons.

**3.** Right-click anywhere in the PCB Editor design window, and choose *Selection Set – Temp Group*.

To choose all elements within a particular area, click and drag the mouse to draw a rectangle around the elements you want to enclose. For this tutorial, drag a rectangle around all four components (U1, U2, U3, and U4) ensuring that all etches are also included within the rectangle area.

To individually select components and etches, click them. To delete any item from the *Temp Group*, press the Ctrl key and click the item to delete. To delete an encapsulated item, keep the Ctrl key pressed and click and drag the encapsulated item.

**4.** Right-click anywhere in the Design Window, and choose *Complete*.

Note all selected components and edges change to red.

PCB Editor responds with the following message in the Console Window:

Pick Origin

Select the Origin by clicking near the middle of the four components.

The Save As dialog box appears. Define the location where you want to place the module, and the name of the module.

**6.** Navigate to the modules subdirectory under the reuse directory in the *Save in* field. This is the location where the module will be saved.



Module 3 - Creating Reuse Symbols

7. Type base\_level.mdd in the File name field to name the module, and click Save.

You have created a module corresponding to the routed.brd file.

It is a good practice to save the module with the same name as the logical design you created in Design Entry HDL. If you do not want to follow this recommendation, you can specify the REUSE\_MODULE property on the logical symbol as the name of the module. See <u>REUSE\_MODULE</u> on page 73 for details.

Avoid using large module names. Shorten it to the minimum. This will ensure that you do not encounter any errors in unnamed net names while placing the module in another board file.

**8.** Choose *File – Exit* to close PCB Editor.

If prompted to save routed.brd, click Yes.

Now try this interactive exercise: <u>Creating a Module</u>.

#### Summary

You have learned how to create a module for a board. You can include this module in other board files and thereby reuse existing designs.

#### What's Next

Go to Lesson 3-5 to learn how to backannotate the changes made in the board back to the schematic.

# Lesson 3-5: Backannotating the Design

# Objective

In this lesson, you will learn how to backannotate a design.

#### Overview

Backannotating involves running Packager-XL in the Feedback mode, where all changes in the board after the last packaging run are fed back to the schematic.



Backannotating the design is not a mandatory step in the design reuse flow. If you have made property or connectivity changes to the layout after the initial packaging of the design, you can backannotate your design.

In the current case, the schematic and the board are in sync and, therefore, explicit backannotation is not required. However, if you are not sure whether the schematic and the board are in sync, you can backannotate the design. This lesson is for your practice.

#### **Procedure**

**1.** Launch Import Physical by choosing *Tools –Design Sync – Import Physical* in Project Manager.

The Import Physical dialog box appears.



Module 3 - Creating Reuse Symbols

You can use Import Physical to do the following:

- Generate the feedback files from a PCB Editor board.
- Package the design in the Feedback mode where the feedback files generated from PCB Editor are used to update the schematic.
- 2. Specify the packaging options to use the routed.brd file for generating the feedback files.
  - a. Select the Generate Feedback Files check box.
  - **b.** Choose routed.brd in the *PCB Editor Board File* field to specify the board file.
  - **c.** Select the *Package Design* check box.
  - **d.** Select the *Allegro PCB Editor* option button to indicate the feedback source.

Note that there is an option for backannotating the schematic. The normal design reuse flow does not require backannotation as a mandatory step. If you make changes to the board after the last packaging of the design, you can use the *Backannotate to Schematic Canvas* check box to backannotate the schematic. However, in the current case, do not select this check box.

**3.** Click *OK* to start packaging the design in the Feedback mode.

The Progress window appears. Note that the following tasks are listed:

- Generating feedback files—In this step, Import Physical runs the PCB Editor extract program and generates feedback files using the Genfeedformat tool.
- □ **Feedback the design**—In this step, Import Physical runs Packager-XL in the Feedback mode and packages the physical design.

A message box appears that the import has been successfully completed.

**4.** Click *Yes* if you want to see results of the Packager-XL run. Otherwise, click *No*.

Now try this interactive exercise: <u>Backannotating the Design</u>.

Module 3 - Creating Reuse Symbols

# Summary

You learned how to backannotate a design using Import Physical. You should backannotate a design if you have made changes in properties or connectivity in the board after it has been packaged. Backannotation ensures that the schematic and the board are in sync.

#### What's Next

Go to Lesson 3-6 to learn how to create a logical reuse symbol from a schematic.

# **Lesson 3-6: Creating the Logical Reuse Symbol**

## Objective

In this lesson, you will learn how to create a logical reuse symbol from a schematic using the symbol generator in Design Entry HDL.

#### Overview

Use the symbol generator in Design Entry HDL to create a logical reuse symbol. Specify the  $reuse\_lib$  library, the  $base\_level$  cell, and the  $sch\_1$  view as the source for the symbol. Store the new symbol in the  $reuse\_lib$  library, the  $sym\_1$  view, and the SYMBOL type.

#### **Procedure**

- 1. Launch Design Entry HDL.
- **2.** Choose *Tools Generate View* to generate a symbol for the existing design.

The Genview dialog box appears



3. Set the Genview view options.

Most of the following options are automatically selected.

Module 3 - Creating Reuse Symbols

- **4.** Ensure that the *Lib.Cell:View* option button is selected.
- **5.** Ensure that the source is reuse\_lib.BASE\_LEVEL:SCH\_1. If it is not set by default, use the Browse button to set this value.

**Note:** There is a period (.) after the library name (reuse\_lib) and a colon after the cell name (BASE\_LEVEL).

- **6.** Check that the destination library is reuse\_lib.
- 7. Ensure that sym\_1 is the destination view.
- 8. Set SYMBOL as the destination type.
- **9.** Click *Generate* to start the process of creating the symbol.

After generating the symbol, Genview displays the following:



Genview also displays a message that the Genview operation is completed.

- **10.** Click *OK* to close the Genview message box.
- **11.** Choose *Done* to close the Genview dialog box.
- **12.** Choose *File Exit* to exit Design Entry HDL.

You have created a symbol for the BASE\_LEVEL design. If you browse to the  $sym_1$  subdirectory in the base\_level directory, you will find two new files, master.tag and symbol.css, which contain symbol information.

Now try this interactive exercise: Creating a Logical Symbol.

Module 3 - Creating Reuse Symbols

# **Summary**

You learned to create a logical reuse symbol for a schematic. A logical reuse symbol is equivalent to creating a new component. You can use the logical reuse symbol in other schematics and thereby implement design reuse.

#### **What's Next**

Go to *Lesson 4-1* to learn how to change the design name for a project in Project Manager.

# Module 4 - Reusing the Design

This module consists of the following lessons:

- Lesson 4-1: Defining the Top-Level Hierarchy on page 52
- Lesson 4-2:Defining the Schematic Block on page 54
- Lesson 4-3: Packaging the Design on page 55
- Lesson 4-4: Designing the Physical Layout on page 58
- Lesson 4-5: Creating Design Differences on page 61
- Lesson 4-6: Resolving Design Differences on page 63

#### **Completion Time**

90 minutes for the written lessons

#### Overview

To reuse a design in another design, you have to create the design and store it as a reusable logical and physical symbol. In <u>Module 3 - Creating Reuse Symbols</u> on page 31, you learned to create a reusable logical symbol and module.

After creating a reusable logical symbol and module, you use them in a top-level design using the process covered in the Reusing Blocks in Another Design figure on page 52. In the current chapter, you will learn to use the reusable symbol in another design. You will also learn to find design differences between the schematic and the board.

Module 4 - Reusing the Design

Figure 4-1 Reusing Blocks in Another Design

| Step | Reusing Blocks in Your Designs | Perform step in: |
|------|--------------------------------|------------------|
| 1.   | Define the top-level hierarchy | Project Manager  |
| 2.   | Complete the schematic         | Design Entry HDL |
| 3.   | Package the design             | Packager-XL      |
| 4.   | Place modules in layout        | PCB Editor       |
| 5.   | Complete the layout            | PCB Editor       |

# **Lesson 4-1: Defining the Top-Level Hierarchy**

## **Objective**

In this lesson, you will learn how to change the design name for a project.

#### Overview

While implementing design reuse, you often work with different designs. For example, you will have the design that you intend to reuse and you will have designs in which you intend another design. While you might have multiple designs in a project, you can work with only one design at one time. To work with different designs, you switch them by changing the design name in Project Manager.

#### **Task Overview**

Specify the name of the new design as top\_level in Project Manager.

Module 4 - Reusing the Design

#### **Procedure**

1. Click Setup in Project Manager.

The Project Setup dialog box appears with the Global tab selected. Note that the name of the design is base\_level. You will change this name to top\_level.



- 2. Type top\_level in the Design Name field.
- 3. Click OK.

You will notice that a new subdirectory named top\_level is created in the worklib directory. The design name in the project file (reuse.cpm) is also changed to top\_level.

Now try this interactive exercise: Changing the Design Name.

#### **Summary**

You changed the design name for a project. Changing design names helps you work with multiple designs in a project. You can implement a hierarchical design or team design using multiple designs in a project.

Module 4 - Reusing the Design

#### What's Next

Go to Lesson 4-2 to learn how to create a schematic for the top-level block, where you will import logical reuse symbols.

# Lesson 4-2:Defining the Schematic Block

## **Objective**

In this lesson, you will learn how to define a schematic block for the top-level design. A top-level design in a hierarchical environment often references other designs, which have already been created and saved as logical symbols.

#### Overview

You have defined the design name for the top-level schematic. You can now define the schematic that will use the base\_level schematic as a subdesign.

Create the top\_level design based on the <u>TOP\_LEVEL Logical</u> <u>Design</u> figure on page 106.

#### **Procedure**

1. Click *Design Entry* in Project Manager.

The Design Entry HDL schematic editor opens. Note that the title bar of Design Entry HDL displays the drawing name TOP\_LEVEL.SCH.1.1.

Module 4 - Reusing the Design

- **2.** Choose *Component Add* to display the Part Information Manager.
- **3.** Select reuse\_lib in the *Library* list.
- **4.** Select BASE\_LEVEL as the cell name.

The BASE\_LEVEL component is attached to the pointer. You can now place it on the schematic.

- Place two BASE\_LEVEL symbols on the schematic and complete the design as displayed in the <u>TOP\_LEVEL Logical Design</u> figure on page 106.
- **6.** Choose *File Save* to save the design.

The sch\_1 view is created in the top\_level cell, which is in the worklib library.

**7.** Choose *File – Exit* to exit Design Entry HDL.

# **Summary**

You created the top-level schematic block and reused the symbols that already existed in it.

#### What's Next

Go to Lesson 4-3 to learn how to package a design that contains reused subdesigns.

# **Lesson 4-3: Packaging the Design**

#### **Objective**

In this lesson, you will learn to package a design that contains subdesigns.

Module 4 - Reusing the Design

#### Overview

You have created the design for the top-level schematic. You must now package the design so that Packager-XL can assign reference designators to the components in the <code>base\_level</code> block, which is being reused.

#### **Task Overview**

Package the top\_level design. Ensure that packaging in the subdesign state file is applied to each instance of the subdesign. Update the board using the start.brd file as the input board file and specify that the output board file will be named as top\_level.brd.

#### **Procedure**

- **1.** Launch Export Physical by choosing *Tools –Design Sync Export Physical* in Project Manager.
- 2. Select the *Package Design* check box to enable packaging.

Specify that the base\_level design will be used as a subdesign and that packaging in the subdesign state file will be applied to each instance of the subdesign. For this, make changes in the Packager Setup - Subdesign tab.

- a. Click Advanced in the Export Physical dialog box.
   The Packager Setup dialog box appears.
- **b.** Click the *Subdesign* tab.
- c. Click the Add button in the Force Subdesign box.The Add Subdesign dialog box appears.
- **d.** Type base\_level in the *Design name* field and click *OK*.

The name of the subdesign is filled in the Force Subdesign box. This ensures that the packaging in the base\_level subdesign state file will be applied to all instances of base\_level in the top\_level design.

Module 4 - Reusing the Design

e. (Optional) You can remove base\_level from the Generate Subdesign box. If you retain base\_level in the Generate Subdesign box, a subdesign state file for the base\_level will be produced.

**Note:** If you retain any design in the *Generate Subdesign* box that is not the current root-level design, Packager-XL generates a warning message specifying that an invalid module name is specified in the GEN\_SUBDESIGN directive.

If you want to reuse the top\_level design in some other designs, add top\_level to the *Generate Subdesign* list.

For more information about the GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives, see the answer to the FAQ In which situations should I use the GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives? on page 87

- 3. Define the packaging options in the *Export Physical* dialog box.
  - **a.** Select the *Preserve* option button to specify packaging in the preserve mode.
  - **b.** Select the *Update PCB Editor Board (Netrev)* check box to specify that Netrev must update the PCB Editor board.
  - **c.** Click the *Browse* button adjacent to the *Input Board File* field, browse to the modules directory, and choose the start.brd file.
  - **d.** Type top\_level.brd in the *Output Board File* field.

If the PADPATH, PSMPATH, and MODULEPATH environment variables are not set properly, packaging may not complete properly. To set environment variables, see <u>Lesson 2-4:</u> Setting PCB Editor Environment Variables on page 28.

**4.** Start packaging by clicking *OK*.

Packager-XL completes packaging.

5. A message box appears that Export has successfully completed. If you want to see results of the Packager-XL run, click Yes. Otherwise, click No.

Module 4 - Reusing the Design

#### Summary

You have learned to use the USE\_SUBDESIGN subdirective. The use of this directive ensures that the subdesign specified in the directive is packaged and reused in the design.

#### What's Next

Go to Lesson 4-4 to learn how to create the physical layout for the top-level design that uses existing modules.

# **Lesson 4-4: Designing the Physical Layout**

### **Objective**

In this lesson, you will learn to create the physical layout for the toplevel design that has modules placed in it.

#### Overview

Use PCB Editor to create a board based on the <u>TOP\_LEVEL</u> <u>Physical Design</u> figure on page 108. Save the board file with the name placed.brd. Next, route the board and save it with the name routed.brd.

#### **Procedure**

- **1.** Launch PCB Editor by clicking the *Layout* button in Project Manager.
  - PCB Editor opens displaying the top\_level.brd file. This file uses the same template as the start.brd file.
- **2.** Use PCB Editor to place the circuit in the <u>TOP\_LEVEL Physical</u> <u>Design</u> figure on page 108.
  - **a.** Choose *Place Manually* to open the Placement dialog box.

Module 4 - Reusing the Design

**b.** Click the + sign to the left of the *Components by refdes* list to expand it.

A list of components, which includes  $\mathtt{JT1}$  and  $\mathtt{JT2}$ , is displayed.

- **c.** Choose JT1 and JT2 by clicking the check boxes next to them.
- **d.** You have selected the components. Choose the BASE\_LEVEL modules now.

**Note:** If you get an error message that the symbol for the selected component or module is not available, then the environment variables are not properly set. Ensure that the PADPATH, PSMPATH, and MODULEPATH environment variables are set as described in <u>Lesson 2-4: Setting PCB Editor Environment Variables</u> on page 28.

**e.** Click the + sign to the left of the *Module instances* list to expand it.

Two modules BASE\_LEVEL/BASE\_LEVEL\_1 and BASE\_LEVEL/BASE\_LEVEL\_2 appear.

**Note:** The text before the / character (BASE\_LEVEL) represents the module name, and the text after the / character (BASE\_LEVEL\_1 and BASE\_LEVEL\_2) represents the instance name. You can specify an instance name in the schematic. However, if you do not specify the instance name, Packager-XL automatically assigns the instance name as the module name and appends it by a number incrementing from 1. For more information about design reuse properties, see <u>Lesson 5-1 Understanding Design Reuse Properties</u> on page 72.

- f. Complete the circuit.
- **g.** Click the + sign to the left of the *Components by refdes* list to expand it.

Four components with refdes U1, U2, U3, and U4 appear in the list.

Module 4 - Reusing the Design

**h.** Place components on the canvas.

As you place the components on the canvas, the check boxes corresponding to them are automatically cleared in the Placement dialog box.

**3.** Choose File – Save As and save the design as placed.brd.

You have created the layout for a design that reuses modules that you have already created. These modules offer you the maximum benefit of design reuse as you get the synchronization of the logical and physical design. If you want, you can route the board.

**4.** Manually route the board as shown in the <u>TOP\_LEVEL Routed</u> <u>Design</u> figure on page 109.

**Note:** If you choose not to route the board, you can copy the golden board data to your work area.

**5.** Choose File – Save As and save the board as routed.brd.

You can import or export subdesigns from within PCB Editor. For more information about importing and exporting subdesigns, see the answer to the FAQ <u>How can I import or export subdrawings from within PCB Editor?</u> on page 92.

# **Summary**

You have learned how to place components and modules on a board and route them.

#### What's Next

Go to Lesson 4-5 to learn how to create differences in the board and the schematic.

# **Lesson 4-5: Creating Design Differences**

#### **Objective**

In this lesson, you will learn to create differences in the board and the schematic.

#### Overview

You have created the layout for the top\_level design and stored it as placed.brd. You also have routed placed.brd and saved the resulting board as routed.brd. If you backannotate this board, it will not show any differences.

However, in real life, you often can make changes in the board. For example, you add shunt terminators or make refdes (reference designator) changes, which cause differences between the board and the schematic. You can detect design differences using the Design Synchronization tool. In this procedure, you will create design differences and in the next procedure, <u>Lesson 4-6: Resolving Design Differences</u> on page 63, you will resolve those differences.

#### **Task Overview**

Use PCB Editor to rename reference designators in the routed.brd board file, and save the new board file as renamed.brd.

#### **Procedure**

**1.** Choose Logic – Auto Rename Refdes – Rename.

The Rename RefDes dialog box appears.



Rename all components is selected by default. Because you will rename all components, leave the default selection unchanged.

2. Click the *Rename* button to rename all components.

Note that the following message appears in the Console Window:

```
Auto Rename of Reference Designators IN PROGRESS
```

Wait until PCB Editor completes renaming reference designators. When all reference designators are renamed, PCB Editor displays the following message:

Auto rename of Refdes COMPLETE. 10 components renamed.

**3.** Click *Close* in the Rename RefDes dialog box.

The reference designators for all components are changed.

**4.** Choose *File - Save As* and save the board as renamed.brd.

Module 4 - Reusing the Design

You can check the reference designators in Design Entry HDL. While the reference designators have changed in PCB Editor, they have not changed in Design Entry HDL.

**Summary** 

You have learned how to create design differences between the board file and the schematic.

What's Next

Go to Lesson 4-6 to learn how to resolve differences between the board file and the schematic.

# **Lesson 4-6: Resolving Design Differences**

**Objective** In this lesson, you will learn to synchronize the board file and the

schematic.

Overview Use Design Differences to synchronize the schematic and the board

file.

Module 4 - Reusing the Design

#### Procedure

**1.** Launch Design Differences by choosing *Tools – Design Sync – Design Differences* in Project Manager.

The Design Differences dialog box appears. You can now update the schematic or the board, or find differences between them.



Set Design Differences to find differences between the schematic and the board.

- 2. Select the *Update board view before compare* check box.
- 3. In the PCB Editor Board field, click the *Browse* button and navigate to /des\_reuse/reuse/worklib/top\_level/physical. Choose renamed.brd and click OK.
- **4.** Deselect the *Update package view before compare* check box.

Since the files in the *packaged* view were updated in the <u>Lesson 4-3: Packaging the Design</u> on page 55, you need not select the *Update package view before compare* check box. However, if you need to update the *packaged* view of the schematic design before comparing the schematic and the layout, select the *Update package view before compare* check box.

**5.** Click *OK* to start Design Differences.

A Progress window appears. First, Design Differences imports the design from PCB Editor. Next, it generates the design differences. Finally, the Design Differences window appears displaying the Message Log and RefDes Difference windows. The RefDes Difference window lists all components that have a different LOCATION property in the schematic and the board.

You can choose a difference in Design Differences and find the corresponding component in Design Entry HDL and PCB Editor.



Design Entry HDL opens the  $\mathtt{TOP\_LEVEL}$  design.



Note that a host of new properties appear on the design. You can now highlight a difference in Design Differences and the corresponding component will be selected in both Design Entry HDL and PCB Editor.

Double-click the first row in the RefDes Difference window in Design Differences to highlight the corresponding components in Design Entry HDL and PCB Editor.

The component corresponding to the highlighted difference appears in red in Design Entry HDL. The same component is also highlighted in PCB Editor and a message stating the same also appears in the Console Window.

You have seen the design differences between the schematic and the board. Now, you can resolve these design differences.

**8.** Choose *Sync – Update Design Entry Schematic* to update the schematic with the latest information contained in the board.

The Preview ECO on Schematic dialog box appears.



Module 4 - Reusing the Design

**9.** Click *OK* to update the differences.

The Message log in the Design Differences window is updated and the Import Physical dialog box is displayed.



Note that you are not allowed to generate the feedback files. There is an option to backannotate the schematic. Do not select this option as then you would not be able to see the differences between the schematic and the board.

Module 4 - Reusing the Design

#### 10. Click OK.

A Progress Window appears stating that design is netlisted and being fed back. Finally a message box appears asking whether you want to see Packager results.



#### 11. Click No.

The control is passed back to Design Differences, which displays a message that schematic has successfully loaded.



#### **12.** Click *OK*.

Design Differences compares the board and the schematic information. It has detected no differences between the schematic and the renamed.brd file.

- **13.** Click *OK* to close the message box.
- **14.** You can run the *File Update Differences* command in Design Differences to confirm that differences do not exist between the renamed.brd board file and the schematic.
- **15.** Click *File Exit* to exit from Design Differences.

Module 4 - Reusing the Design

# **Summary**

You learned to synchronize the differences between a board file and the schematic. Design synchronization ensures that changes made by (Engineering Change Orders) ECOs late in the design cycle are reflected back in the schematic.

## **What's Next**

Go to Lesson 5-1 to learn how to use design reuse properties for implementing design reuse.

# Allegro Design Entry HDL Reuse Tutorial Module 4 - Reusing the Design

# **Module 5 - Using Design Reuse Properties**

This module is divided into the following lessons:

- Lesson 5-1 Understanding Design Reuse Properties on page 72
- Lesson 5-2:Using an Alternate Physical Module on page 74

## **Completion Time**

1 hour for the written lessons

#### Overview

The following two properties control the behavior of reused modules:

- REUSE\_INSTANCE
- REUSE\_MODULE

Understanding the function of the above properties will help you gain better control over design reuse. In this module, you would learn the function of these properties and learn to apply them in different designs.

# **Lesson 5-1 Understanding Design Reuse Properties**

#### Objective

In this lesson, you will learn the function of different design reuse properties.

# REUSE\_ INSTANCE

The REUSE\_INSTANCE property is assigned while using modules. If you do not assign the REUSE\_INSTANCE property on the reuse block when instantiating it in Design Entry HDL, Packager-XL uses

<reuse\_block\_name>\_<subdesign\_suffix> to
generate a unique value for REUSE\_INSTANCE. PCB Editor
uses the REUSE\_INSTANCE property to differentiate between
multiple instances of a reuse module.

You can assign the SUBDESIGN\_SUFFIX property on a reused block in Design Entry HDL to specify the suffix to be added to all reference designators in a subdesign module. If you have not specified the SUBDESIGN\_SUFFIX property on the reused block in Design Entry HDL, Packager-XL will generate a unique number for the subdesign and use it as the SUBDESIGN\_SUFFIX property. This default number starts from 1 and increments by 1 for subsequent blocks.

**Note:** For more information about controlling reference designators, see the answer to the FAQ <u>How do I control reference designators in subdesigns?</u> on page 84.

Unlike the other schematic properties, the REUSE\_INSTANCE property defined on the uppermost block wins in the case of nested blocks.

Module 5 - Using Design Reuse Properties

#### **REUSE\_MODULE**

By default, Packager-XL uses the REUSE\_NAME property to name modules. You can assign the REUSE\_MODULE property to assign a custom name to a module. You need the REUSE\_MODULE property when you are creating multiple modules for the same design with each module having a different layout. In such cases, you can use the REUSE\_MODULE property to assign different names to different instances of modules. When you are placing modules on a board, you can use the REUSE\_MODULE property to choose the appropriate module in the board.

The order of precedence for determining the .mdd filename that PCB Editor looks for is:

- REUSE\_MODULE
- REUSE\_NAME (default)

**Note:** The REUSE\_NAME property is always assigned by Packager-XL and is always equal to the logical design name in Design Entry HDL. You cannot change this property. If you want to assign a different module name for the .mdd file than the logical design name in Design Entry HDL, use the REUSE\_MODULE property.

**Note:** For more information about assigning the REUSE\_MODULE property, see <u>Lesson 5-2:Using an Alternate Physical Module</u> on page 74.

#### **Summary**

You learned the functions of three design reuse properties. You learned:

- If you have multiple modules with the same definition, you can use REUSE\_INSTANCE to distinguish individual modules.
- You can use the REUSE\_MODULE property to store a userdefined name for a module. When PCB Editor finds this property on the components in a reuse module, it loads the .mdd file corresponding to REUSE\_MODULE.

Module 5 - Using Design Reuse Properties

#### **What's Next**

Go to Lesson 5-2 to learn how to create and specify an alternate physical module.

### Lesson 5-2:Using an Alternate Physical Module

#### **Objective**

In this lesson, you will learn to use an alternate physical module in a board.

#### Overview

In <u>Module 4 - Reusing the Design</u> on page 51, you learned to reuse a logical symbol and a physical module in another design. You did not change any design reuse properties.

However, there might be cases where you require to change these properties. For example, you can have different versions of a physical module, and you require to use one or more instances of these different versions in another board.

#### **Task Overview**

Create a new physical module named <code>base\_level2.mdd</code> in PCB Editor using the <code>base\_level</code> design as the top-level design and <code>start.brd</code> as the initial board file. Next, launch Design Entry HDL and assign the <code>REUSE\_MODULE = base\_level2</code> property to one of the instances. Package the design and verify that you are using both the <code>base\_level</code> and the <code>base\_level2</code> modules.

### Module 5 - Using Design Reuse Properties

#### **Procedure**

- **1.** Exit from Design Entry HDL and PCB Editor by choosing *File Exit* in the respective tools.
- 2. Click Setup in Project Manager.
- **3.** Enter base\_level in the *Design Name* field.
- **4.** Click *OK* to close the Project Setup dialog box.
- **5.** Click Layout in Project Manager to launch PCB Editor.
- **6.** Choose File Open and open the start.brd board file.
- **7.** Choose File Import Logic to import the base\_level schematic.

The Import Logic dialog box appears.



#### Allegro Design Entry HDL Reuse Tutorial Module 5 - Using Design Reuse Properties

- **8.** Ensure that *Design entry HDL* is selected as the import logic type.
- **9.** In the *Import directory* field, specify the .../base level/ packaged directory.
- **10.** Click *Import Cadence* to import the logic.
- **11.** Using the steps mentioned in the <u>Lesson 3-3: Designing the</u> Physical Layout task, create a board as displayed in the Alternate BASE LEVEL Physical Design figure on page 110.
- **12.** Using the steps mentioned in the <u>Lesson 3-4: Creating a Module</u> from the Layout task, create a module for the board file you created in the last step.
- 13. Save the module as base\_level2.mdd in the modules subdirectory in the reuse directory.
- **14.** Save the board as base\_level2.brd.
- **15.** Click *File Exit* to exit from PCB Editor.
- **16.** Click *Setup* in Project Manager.
- **17.** Enter top\_level in the *Design Name* field, and click *OK* to close the Packager Setup dialog box.

You have changed the design name to top level. You can now open Design Entry HDL and add design reuse-specific properties to one instance of the BASE\_LEVEL block.

**18.** Click *Design Entry* in Project Manager.

You will notice two instances of the BASE LEVEL block. Now, add the REUSE\_MODULE = base\_level2 property to the first block from the top.

**Note:** The name base\_level2 must map to the module you have created above in step 13.



tool button to display text

**20.** Click the top BASE\_LEVEL block.

### Module 5 - Using Design Reuse Properties



The Attributes dialog box appears.

**21.** Click *Add*, and add a new property by typing REUSE\_INSTANCE in the Name field and HIGH in the Value field.

You have added the REUSE\_MODULE = BASE\_LEVEL2 and REUSE\_INSTANCE = HIGH property to the first instance of the base\_level block in the top\_level design. These properties will help you select an appropriate module and instance for layout in the board.

- 22. Click OK to accept the new property and close the Attributes dialog box.
- **23.** Choose *File Save* to save the schematic.
- **24.** Choose *File Exit* to exit from Design Entry HDL.

#### Allegro Design Entry HDL Reuse Tutorial Module 5 - Using Design Reuse Properties

- **25.** Package the design in the preserve mode. Update the PCB Editor board using start.brd as the input board file, and top level new.brd as the output board file.
  - a. Choose Design Sync Export Physical in Project Manager to launch Export Physical.
  - **b.** Select the *Package Design* check box to enable packaging.
  - **c.** Select the *Preserve* option button to specify packaging in the preserve mode.
  - **d.** Select the *Update PCB Editor Board (Netrev)* check box to make Netrev update the PCB Editor board.
  - **e.** Click the *Browse* adjacent to the *Input Board File* field, and choose the start.brd file.
  - **f.** Type top\_level\_new.brd in the *Output Board File* field.
  - **g.** Click *OK* to start packaging.
  - **h.** Click *No* to close the confirmation box.
- 26. Open PCB Editor.
- 27. Using the steps mentioned in Lesson 3-3: Designing the Physical <u>Layout</u>, place the two modules and the JT1 and JT2 components.

You will notice that the Placement dialog box displays the new instance name (HIGH) and a new module name (base level2) for one of the modules.



When you place both the displayed modules on the board, both instances of modules (base\_level.mdd and base\_level2.mdd) will be placed in the layout.

**28.** Choose File – Save As and save the board as mul\_inst.brd.

Now try this interactive exercise: Adding Reuse Properties.

Module 5 - Using Design Reuse Properties

#### Summary

You learned to place two different modules corresponding to the same logical design in a board. These modules have differences in layout and routing. The modules are differentiated by reuse properties.

#### **What's Next**

Congratulations! You have completed all exercises in the Design Reuse Tutorial. You can now create designs and reuse them in other designs.

Appendix A, "Frequently Asked Questions," lists answers to different questions asked by frequent design reuse practitioners. You can refer to these FAQs to better understand the different aspects of implementing design reuse for the Cadence PCB products.

Module 5 - Using Design Reuse Properties

A

## **Frequently Asked Questions**

This FAQ has answers to the following questions:

- Is it possible to import swapped pin information or sizeable components that have the "HAS\_FIXED\_SIZE" property back to design entry HDL? I have swapped pins in Allegro, but on importing them back to DEHDL they are not visible.
- What is the difference between creating a hierarchical design and implementing design reuse?
- Can I have a subdesign as a standalone design?
- How do I control reference designators in subdesigns?
- In which situations should I use the GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives?
- What happens if I do not specify the subdesign name in the FORCE\_SUBDESIGN or USE\_SUBDESIGN directive while packaging the top-level design?
- Can I reuse a design that includes instances of other designs?
- How do I add properties in the top-level design and force them to appear in one or multiple sub-level design blocks?
- Can I edit properties in a reusable block while using it in my design?
- Can I have nested reuse modules? What precautions must I follow to manage nested reuse modules?
- How can I use modules in PCB Editor that are not associated with a schematic?
- How can I import or export subdrawings from within PCB Editor?
- Can I leverage unused gates in a module?
- If I make changes in PCB Editor to a part or parts from a reused module and I feedback the changes to the Design Entry HDL schematic, do I need to add any reuse-specific directives while packaging?

Frequently Asked Questions

- If I use a block in a design then do I have to exercise any precaution while naming logical libraries?
- How do I specify a temp location for the library containing a read-only block?

Is it possible to import swapped pin information or sizeable components that have the "HAS\_FIXED\_SIZE" property back to design entry HDL? I have swapped pins in Allegro, but on importing them back to DEHDL they are not visible.

Yes, it is possible to obtain missing Section information in opf. You can use following directive to get obtain the section information associated with swapped pins while running B2F.

```
START_PKGRXL
......

IMPORT_HFS_HARDSEC_ON_SWAP_PINS 'ON'
END_PKGRXL
```

# What is the difference between creating a hierarchical design and implementing design reuse?

#### **Overview of Hierarchical Design**

When you create a software application, theoretically, it is possible that you can use a single file to create the application. However, maintenance will turn costly and painful. You use subroutines and functions to break the complexity of the software application, and save the code in different logically connected files to allow for easier maintenance and troubleshooting. Similar to creating a software application in one large file is the process of creating a flat schematic. You can have your complete design in a single flat schematic. However, you can use a hierarchical design to divide the complexity of a design into logical subsets or blocks. This will allow for easier maintenance and distribution of work within the design team.

In a hierarchical design, you create blocks to embed a logical design within another design. Each block is promoted once in the design but is used multiple times in the schematic.

Frequently Asked Questions

#### **Advantages of Hierarchical Design**

The use of hierarchical design makes the top-level data flow easy to read. Because you do not need to manually add components each time you use a block, the design remains compact. You can replicate these blocks, and debug and simulate them. If you need to make changes to a component in a block, you can update the block and re-initialize each instance of that block.

#### Limitations of Hierarchical Design and the Need for Design Reuse

You might need to reuse the blocks created for one design in another design. In such cases, if you use hierarchical blocks, you will be able to reuse them only in the schematic. However if you do design reuse, you would be able to use the blocks both in the schematic and on the board, that is, across the PCB front-to-back flow. Further, the design reuse block serves as a ready-made PCB board that does not require any placement and routing.

Unlike blocks in a hierarchical design, the modules in reused designs contain the schematic design, the physical netlist (packaging information), and the physical board placement and routing information. This adds the edge to reusability. After you have saved modules in a library, you can view and reuse them in any future design.

Modules can be updated if the master module is changed (similar to the way in which library components are refreshed). Components within modules can also be updated if those components have changed in the library.

In summary, creating a hierarchical design is a best practice for design creation, which increases productivity and reuses effort for a particular design. Design reuse is, however, an organization-level activity where you reuse your existing intellectual property (IP).

**Note:** This tutorial covers the procedure for creating a reusable logical and physical module. To reuse these modules effectively, you need an IP management system that manages the metatags required to access the individual modules in different designs. Using such an IP management system is outside the scope of the tutorial.

Frequently Asked Questions

#### Can I have a subdesign as a standalone design?

Yes, you can have a subdesign as a standalone design. A subdesign is a complete design in itself. It has the same property and connectivity information as a standalone design and some additional reuse properties that provide the necessary information whenever the subdesign is reused in a larger design.

Therefore, it is possible to have a subdesign as a standalone design.

**Note:** To create a subdesign as a standalone design, make the subdesign as the top-level design.



#### How do I control reference designators in subdesigns?

Packager-XL assigns reference designators to components in a subdesign based on information contained in the PHYS\_DES\_PREFIX directive and the SUBDESIGN\_SUFFIX property. The default reference designator assigned to subdesign instances has the following syntax:

<PHYS DES PREFIX><REFDES INCREMENT><SD SUFFIX SEPARATOR><SUBDESIGN SUFFIX>

where, the value of the PHYS\_DES\_PREFIX property is obtained from the schematic, ptf files, the chips.prt file, or the project file. The value of REFDES\_INCREMENT is automatically assigned by Packager-XL. The default value of the SD\_SUFFIX\_SEPARATOR property is an underscore (\_). The default value of the SUBDESIGN\_SUFFIX property is 1 and for each subsequent component, the value increments by 1. To change this value, assign a new property to a subdesign instance by using the Text Attributes dialog box in Design Entry HDL. This makes the packaging assignments predictable as you can trace parts on the board to a specific subdesign instance.

Frequently Asked Questions

The following table explains each individual section of the reference designator and how you can control it.

| Section        |                                                                            | Who controls the assignment                                           | How can you change the value                                                                                                                                                                                                                                                                                                |
|----------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHYS_DES_PREFI | schematic,<br>filechips.prt<br>file, ptf files, or<br>the project file.    | Default is U.                                                         | ■ Enter a new value in the                                                                                                                                                                                                                                                                                                  |
| X              |                                                                            | You can change it.                                                    | Default Ref Des Pattern field in the Packager Setup - Layout tab.                                                                                                                                                                                                                                                           |
|                |                                                                            | Note: The order of precedence is schematic, ptf file, chips.prt file, | ■ Attach the  PHYS_DES_PREFIX  property to a component.                                                                                                                                                                                                                                                                     |
|                |                                                                            | and the project file.                                                 | Note: If there are multiple instances of a component and each instance is assigned a PHYS_DES_PREFIX property, then Packager-XL will use only one value. It will flag an error stating that multiple PHYS_DES_PREFIX properties are found on the schematic for the same physical part and it will exit with error status 1. |
|                |                                                                            |                                                                       | Change the value in the<br>chips.prt or ptf file for a<br>part.                                                                                                                                                                                                                                                             |
| REFDES_INCREME | Automatically assigned by Packager-XL and is stored in the pxl.state file. | Packager-XL controls this value.                                      | You cannot change this value.                                                                                                                                                                                                                                                                                               |

Frequently Asked Questions

| Section                 | File where the value is stored                                             | Who controls the assignment   | How can you change the value                                                 |
|-------------------------|----------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------|
| SD_SUFFIX_SEPA<br>RATOR | SEPA Project file                                                          | Default is an underscore (_). | ■ Enter a new value in the<br>Subdesign Suffix                               |
|                         |                                                                            | You can change it.            | Separator field in the Packager Setup - Subdesign tab.                       |
|                         |                                                                            |                               | ■ Set the SD_SUFFIX_SEPARATOR directive using the following syntax:          |
|                         |                                                                            |                               | SD_SUFFIX_SEPARATOR character_name                                           |
|                         |                                                                            |                               | where,                                                                       |
|                         |                                                                            |                               | character_name represents the new suffix for renaming reference designators. |
| SUBDESIGN_SUFF          | Automatically assigned by Packager-XL and is stored in the pxl.state file. | Default is 1.                 | Attach the                                                                   |
| IX                      |                                                                            | You can change it.            | SUBDESIGN_SUFFIX property to a component in Design Entry HDL.                |

#### Using the SUBDESIGN\_SUFFIX property

To assign a suffix of 5 to an instance of the base\_level subdesign, add the following property to the schematic block:

This appends a suffix of \_5 to all reference designators in that schematic block. For example, you may have the following values of reference designators in the subdesign:

In the above values, the characters represent the following:

| Character | Represents |  |  |
|-----------|------------|--|--|

Frequently Asked Questions

U PHYS\_DES\_PREFIX

\_ SD\_SUFFIX\_SEPARATOR

5 (after the underscore)

SUBDESIGN\_SUFFIX



SUBDESIGN\_SUFFIX values must be unique across all subdesign instances in the design, that is, you cannot have SUBDESIGN\_SUFFIX = 1 on more than one subdesign instance even when the subdesigns themselves are different modules. This ensures that all reference designators are unique.

If you add the same SUBDESIGN\_SUFFIX value on more than one instance, Packager-XL uses the first SUBDESIGN\_SUFFIX property value it finds and creates a new value for the other instances while ignoring the value that you have assigned. Packager-XL also generates an error (269) stating that the SUBDESIGN\_SUFFIX value already exists, and therefore it ignores the SUBDESIGN\_SUFFIX value.

**Note:** If you do not use the SUBDESIGN\_SUFFIX property but use the FORCE\_SUBDESIGN directive, the suffixes assigned by Packager-XL might get reassigned.

To prevent suffixes from being reassigned,

➤ Specify the USE\_SUBDESIGN directive when packaging new subdesign instances.

**Note:** If you delete a subdesign instance, the suffix for the deleted instance is not reused.

# In which situations should I use the GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives?

The GEN\_SUBDESIGN is used to create a subdesign, while the FORCE\_SUBDESIGN and USE\_SUBDESIGN directives specify how to load the subdesign state file.

You use the GEN\_SUBDESIGN directive to specify the module (hierarchical block) for which you want to generate the subdesign state file. When this subdesign is used in other designs, Packager-XL reads the subdesign state file to obtain information about the design.

**Note:** You can use the GEN\_SUBDESIGN directive only when the design name matches the root-level design. Packager-XL generates a subdesign state file only for the root-level design.

Frequently Asked Questions

If you have generated a subdesign using the GEN\_SUBDESIGN directive and want to use it in the top-level design, you need to use either the FORCE\_SUBDESIGN or USE\_SUBDESIGN directive. The primary difference between the two directives is in how often the data in the subdesign is read at the time of packaging the top-level design that contains the subdesign. If you use the FORCE\_SUBDESIGN directive, Packager-XL reads the packaging information from the subdesign state file and applies it to every instance of the subdesign in the top-level (root) design. If you specify the USE\_SUBDESIGN directive, Packager-XL applies the packaging in the subdesign state file to only those instances of the subdesign that have not been previously packaged in the top-level (root) design.

If you are generating the top-level design and including instances of the low-level design (which has its subdesign state file) in it for the first time, <code>FORCE\_SUBDESIGN</code> and <code>USE\_SUBDESIGN</code> behave similarly.

**Note:** If you make any changes in the subdesign, use the FORCE\_SUBDESIGN directive while packaging. If you have not made any changes to the subdesign, use the USE\_SUBDESIGN directive while packaging. The USE\_SUBDESIGN directive allows you to start with the packaging in the subdesign state file and later customize it for new subdesign instances.

**Note:** If you do not use the SUBDESIGN\_SUFFIX property but use the FORCE\_SUBDESIGN directive, the suffixes assigned by Packager-XL might get reassigned. To prevent suffixes from being reassigned, specify the USE\_SUBDESIGN directive when packaging new subdesign instances. For more information about how SUBDESIGN\_SUFFIX impacts the naming of reference designators, see the answer to FAQ How do I control reference designators in subdesigns? on page 84.

# What happens if I do not specify the subdesign name in the FORCE\_SUBDESIGN or USE\_SUBDESIGN directive while packaging the top-level design?

All subdesigns that are included in the top-level design must have the FORCE\_SUBDESIGN or USE\_SUBDESIGN directive set for them. If you do not add the subdesign that you want to be included in the top-level design in the FORCE\_SUBDESIGN or USE\_SUBDESIGN directive list, you will not be able to place the physical module in PCB Editor.

You can specify a subdesign, for example <code>base\_level</code>, in the <code>FORCE\_SUBDESIGN</code> list by adding the name of the subdesign (<code>base\_level</code> in the Force Subdesign box in the Packager Setup - Subdesign tab.

**Note:** The procedure covered in the <u>Lesson 4-3: Packaging the Design</u> on page 55 explains how to use the FORCE SUBDESIGN directive.

Frequently Asked Questions

### /Important

You might come across the above problem in situations where you have changed the logical representation of the subdesign without updating the physical representation of the subdesign or vice versa after the subdesign has been instantiated in the top-level design.

#### Can I reuse a design that includes instances of other designs?

You can reuse a design that includes instances of other designs. In such cases, you will end up having a minimum of three levels of hierarchy.

For example, assume you have a design named MID that includes two instances of a subdesign named LOW. You can now use an instance of the MID design in another design named TOP. For both MID and TOP designs, you can have other components besides the LOW subdesign instances.

To create the TOP design, complete the following steps:

- 1. Create the LOW subdesign.
- 2. Create a module and a logical reuse symbol for the LOW design.
- **3.** Create the MID design. Include instances of the LOW design in the MID design by using the FORCE\_SUBDESIGN directive.

**Note:** For more information about using the FORCE\_SUBDESIGN and USE\_SUBDESIGN directives, see the answer to FAQ <u>In which situations should I use the GEN\_SUBDESIGN</u>, FORCE\_SUBDESIGN, and USE\_SUBDESIGN directives? on page 87.

- **4.** Create a module and a logical reuse symbol for the MID design.
- **5.** Create the TOP design. Include instances of the MID design in the TOP design by using the FORCE\_SUBDESIGN directive.

# How do I add properties in the top-level design and force them to appear in one or multiple sub-level design blocks?

By default, if you add properties in the top-level design, those properties might not be in all the sub-level designs. For example, if you have a schematic property Prop1 in the top-level design and a sub-level design, then the property in the sub-level design will win. If you want to add properties in the top-level design and want to force them in one or more sub-level

Frequently Asked Questions

design blocks, add those properties in the Occurrence Edit mode. Any property added in the Occurrence Edit mode automatically wins over the sub-level designs.

➤ To enter the Occurrence Edit mode, choose *Tools – Occurrence Edit* in Design Entry HDL.

### Important

Design reuse methodologies typically call for promoting the reusable block to a readonly reference library. As a result, if you use any of these blocks, you cannot make connectivity changes to these blocks or write property changes to the schematic file. If you want to make property changes, you need to store these changes in the Occurrence Property File (OPF).

**Note:** For more information about the Occurrence Property file, which stores all property assignments made in the Occurrence Edit mode, see the Cadence document *Packager-XL Reference*.

#### Can I edit properties in a reusable block while using it in my design?

Yes, you can edit properties in a reusable block while you place them in your design. For example, assume you have two <code>base\_level</code> blocks in a design named <code>top-level</code> and you add a property <code>Prop1</code> in the first <code>base\_level</code> block. If you now package the design and run Netrev, and assuming that <code>Prop1</code> is defined as transferable in the Property Flow Setup and the same is defined as a user property in PCB Editor, then <code>Prop1</code> will appear in the module corresponding to the first <code>base\_level</code> block.



If you include reusable blocks in your design as lower-level blocks, the probability is extremely high that they are read-only. You can edit properties in a lower-level (read-only) block only in the Occurrence Edit mode.

# Can I have nested reuse modules? What precautions must I follow to manage nested reuse modules?

You can have nested reuse modules. For example, you can have a three-level nested module. At the highest-level, assume you have a module named <code>TOP\_LEVEL</code> that uses another module named <code>MID\_LEVEL</code>, which in turn uses a module named <code>LOW\_LEVEL</code>. You can even have four-level or five-level nested modules.

Frequently Asked Questions

In case of a nested module, if you make an ECO at any level, it is important to individually refresh each subsequent higher level module in the design. For example, in the above design, if you make an ECO in the LOW\_LEVEL module, you must first update the MID\_LEVEL module to include this change by performing a module refresh of the LOW\_LEVEL module in the MID\_LEVEL module. Next, you must update the TOP\_LEVEL module by performing a module refresh of the MID\_LEVEL module in it.



If you are using nested reuse modules, it is not possible to edit the toplevel module and refresh a low-level module if the low-level module is included in any mid-level module.

# How can I use modules in PCB Editor that are not associated with a schematic?

The design reuse flow covered in this tutorial is schematic-driven. You create a schematic and use it first to generate a board and then to create a module for the board. This way you get a reusable module that includes the synchronization of logical and physical design information.

Besides the schematic-driven process of creating modules, PCB Editor also provides the ability to place modules created from existing physical logic and complete the layout. These modules need not be associated with the schematic. You can decide whether you want to route these modules and have them fully routed, partially routed, or not routed at all.

The following diagram explains the module-driven process for using modules across designs.

- 1. Place Module—Choose Tools Create Module (place manual command) to place a module definition on the board, thus creating a module instance.
- **2. Complete Layout**—Layout the design using the appropriate PCB Editor features.

**Note:** If your goal is to reuse design only in the physical space then you can gain advantage of using the module-driven process for using modules across designs. However, if you want to create and use modules that offer synchronization of both logical and physical designs, then use the <u>Lesson 1-3: Design Reuse Flow</u> on page 12 for creating such modules.



Frequently Asked Questions

#### How can I import or export subdrawings from within PCB Editor?

You can copy and paste elements between designs or symbol drawings by using the File – Import – Subdrawing (clppaste) and File – Export – Subdrawing (clpcopy) commands. PCB Editor stores the elements that you copy in a clipboard (.clp) file.

### /Important

Use of clpcopy and clppaste will help you quickly reuse physical design in your board. However, if you have Design Entry HDL and want to make reusable blocks that contain synchronization of logical and physical information, use the <u>Lesson 1-1: Objective of the Tutorial</u> on page 7 for creating such blocks.

You can copy and paste elements from

- Design to clipboard to design
- Design to clipboard to symbol drawing
- Symbol drawing to clipboard to design
- Symbol drawing to clipboard to symbol drawing

You can create a library of clipboard files, each containing frequently used or unique elements for future use. For example, if you are creating multilayer ceramic modules, an element library lets you organize your design into a hierarchy of elements. You could create the following hierarchy, storing each element in a separate clipboard file:

- First Level—Store a single rectangle as a pad
- Second Level—Group multiple pads together to form a chip site
- Third Level—Add pin escapes to the chip site to create a cell
- Fourth Level—Group several cells to form a larger cell

You can continue to build this element hierarchy until the entire module design is complete. At any level in the hierarchy, you can use the *Find Filter* (Find by Property) to identify all of the pieces that form that level.

**Note:** For more information about the restrictions, prerequisites, and recommendations for importing or exporting subdrawings in PCB Editor, see the Cadence document *Allegro PCB* and *Package User Guide: Preparing the Layout.* 

Frequently Asked Questions

#### **Exporting Subdrawings in PCB Editor**

You need to perform the following steps to export subdrawings in PCB Editor.

**1.** Choose *File - Export - Sub-Drawing* or enter the clpcopy command at the Console Window.

PCB Editor displays the following message:

```
Enter selection point
```

Use the Find Filter to help select elements for the clipboard file.

2. In the *Options* tab, enter whether you want to preserve the reference designator information in the clipboard file. To preserve the reference designator information, select the *Preserve Refdes* check box.

Note: This applies only in board drawings.

- 3. If you are copying a single element, position the cursor over the element you want to copy and click. If you want to copy a group of elements, perform one of the following two methods:
  - Draw a box around all the elements you want to select.
  - Right-click and select the *Temp Group* option. You can now individually select all elements, and then select *Complete* from the shortcut menu.

PCB Editor displays the following message:

```
Pick clipboard origin point
```

The origin is a reference point to help you orient the element when you paste it into another design.

**4.** Move the cursor to the origin point and click.

The Clipboard Filename dialog box is displayed.

**5.** Enter the name of the clipboard file and click *Save*.

If you do not enter a file name, PCB Editor uses the default standard.clp. If you enter a filename without an extension, PCB Editor adds the default extension.clp.

#### Importing Subdrawings in PCB Editor

You need to perform the following steps to import subdrawings in PCB Editor.

**1.** Choose *File – Import – Sub-Drawing* or enter the clppaste command at the Console Window to display the Select Subdrawing to Import dialog box.

Frequently Asked Questions

**2.** Enter the name of the clipboard file you want to paste and click *OK*.

**Note:** You can paste a clipboard file to a specific location by providing a full path name in the File name field. By default, PCB Editor looks in the current working directory if you have not previously used *File – Import – Sub-Drawing*. If the command has been previously used, PCB Editor defaults to the last directory used by the command.

When you select a clipboard file to import into your drawing:

- □ A Clipboard Parameters dialog box is displayed, which includes the *Rotate angle increment* and *Clip\_drawing* fields.
- In the Design window, a rectangle appears, attached to the cross-hair cursor, indicating the boundary of the elements in the clipboard file you are about to paste.

The cursor is at the origin point you specified when you created the clipboard file, and might be outside the rectangle. When you position the new elements, they must be within the extents of the active design.

3. Fill out the Clipboard Parameters dialog box.

The fields on the Clipboard Parameters dialog box are as follows:

Rotate Angle Increment identifies the angle of the elements pasted into the active design.

Clip\_drawing lets you identify a property value for the pasted elements that overrides the CLIP\_n value. The property value can have as many as 32 characters. The exclamation point (!) and single quotation marks are not allowed.

- **4.** If the clipboard file contains preserved reference designators, and the clipboard file is being loaded into an PCB Editor design, enter whether you want to assign the reference designator information from the clipboard file. In the Options tab, select the *Assign Refdes* check box if you want to assign it.
- **5.** Position the cross-hair cursor where you want the origin point of the pasted elements to be located.

You must position the new elements within the extents of the active design.

As you move the cursor to position the elements, you can use the following options from the Design window pop-up menu:

- Cancel—Stops the paste process without pasting anything into the design.
- □ **Rotate**—Lets you rotate the paste rectangle by the increments you specified in the Rotate Angle Increment option of the Clipboard Parameters dialog box. During rotation, the Design window pop-up menu includes an *Oops* option that lets you exit rotation mode, but does not exit *File Import Sub-Drawing*.

Frequently Asked Questions

**6.** When you have positioned the elements, click to paste.

PCB Editor performs a DRC check on the new elements and places them on the board.

#### Can I leverage unused gates in a module?

By default, Packager-XL makes strict packages for the REUSE\_INSTANCE property. This allows Packager-XL to leverage unused gates in a module but it cannot leverage unused gates across two reused modules.

#### How does the Optimize option behave while packaging subdesigns?

Assume you have a design named  $top\_level$ , which contains 2 instances of base\_level subdesign and other components such as LS00. If you package the  $top\_level$  design using the Optimize option, then Packager-XL will not optimize packaging between the components in the subdesign block (that is components in base\_level) and other components (such as LS00) in the design. The reference designators in the subdesigns will be retained and any optimizing will only work for components that are not part of subdesigns or for the components that are within the subdesigns but not for components within the subdesign and outside the subdesign.

### If I make changes in PCB Editor to a part or parts from a reused module and I feedback the changes to the Design Entry HDL schematic, do I need to add any reuse-specific directives while packaging?

When you make changes to any part in PCB Editor, such as changes in reference designators, and backannotate the changes to the Design Entry HDL schematic, you do not have to use any reuse-specific directive while packaging the design.

GEN\_SUBDESIGN, FORCE\_SUBDESIGN, and USE\_SUBDESIGN all work when you are packaging the design. Their behavior is same in both the Forward mode (when you use Export Physical) and the Feedback mode (when you use Import Physical). Therefore if you have FORCE\_SUBDESIGN and USE\_SUBDESIGN set in a design, then Packager-XL will read the subdesign state file as per the directive set. If GEN\_SUBDESIGN is set, then Packager-XL will generate a subdesign module of the current design. If you use GEN\_SUBDESIGN in the Feedback mode, Packager-XL will include the changes made in PCB Editor in the generated subdesign. As a result, during the Feedback mode, you need not add any extra reuse directives. These directives would already be set during the Forward mode.

Frequently Asked Questions

# If I use a block in a design then do I have to exercise any precaution while naming logical libraries?

You can use different logical library names for the top-level and lower levels of your design. For example, if there are two users,  $\mathbb{A}$  and  $\mathbb{B}$ , working with reusable blocks, they can do the following:

- 1. A creates a block called a\_block in a library named a\_lib.
- **2.** B creates another block called b\_block in a library named b\_lib.
- **3.** Both A and B continue completing the design. After some time A declares the block is completed.
- **4.** The a\_block is promoted from library a\_lib and is moved to a read only area named common.
- **5.** B decides to use the block created by A. For this, B can now use any logical library name to access the blocks in common. For example, B can write the following statement in the cds.lib file:

```
DEFINE reuse_lib ../reuse/common
```

Instead of reuse\_lib, you could use any other name including a\_lib and b\_lib.

#### Note:

- **a.** If you are working in the Constraint Manager enabled flow, Constraint Manager will not ignore library names and cause errors if different logical library names are used for the same block. Therefore, you should not rename a lower level block or the root level library name.
- **b.** To handle global modules in lower levels, use the TMP directive for handling read-only blocks.

# How do I specify a temp location for the library containing a read-only block?

If you use a read-only block in your design, you must use the TMP attribute in the cds.lib file of your project to specify a temp location for the library containing the read-only block. To use the TMP attribute in the cds.lib file, do the following:

**1.** Add the following entry in the cds.lib file.

**2.** Create the temp directory.

Frequently Asked Questions

If you do not do this, Design Entry HDL displays the following error message when you netlist the design for packaging or simulation:

```
NTL ERROR: Need to analyze the design for cell: <cell name> in library: brary name>", root->cellName, root->libName

Cell: <cell name> in library: <library name> is marked as read only", root->cellName, root->libName

Please provide write permissions in the cell for analysing the design.

You can use the TMP directive in cds.lib file.
```

This error occurs because Design Entry HDL is unable to generate files in the libraries that contain the read-only block when the design is netlisted.

The following figure explains the usage of the TMP attribute.



The library ic\_lib is a read-only library. The cell ic\_reset is a read-only block used in the design ic\_design. The library ic\_lib is defined in the cds.lib file as below:

```
DEFINE ic lib ./ic lib
```

To use the TMP attribute in the cds.lib file, do the following:

1. Add the following entry in the cds.lib file.

```
ASSIGN ic lib TMP ./ic lib tmp
```

This means that the temp directory for the ic\_lib library is ./ic\_design/ic\_lib\_tmp/

2. Create the temp directory.

```
mkdir ic_design/ic_lib_tmp
```

97

Frequently Asked Questions

The following figure displays the directory structure after the design is netlisted.



Note that Design Entry HDL has created the following:

- A directory ic\_reset under ic\_lib\_temp

  This is the temp location for the cell ic\_reset that contains the read-only block used in
- A directory sch\_1 under ic\_reset

the design.

This is the sch\_1 view for the cell ic\_reset. All the files generated by Design Entry HDL when the read-only block ic\_reset is netlisted are written to the specific views.

# What care I should take while implementing design reuse when using Allegro Constraint Manager from Design Entry HDL?

If you are working in a team design environment where one person creates blocks and other team members integrate them in their designs then while using Constraint Manager with Design Entry HDL do the following:

- If you assign constraints to a block and then reuse it in another block, the constraints would not be read by Design Entry HDL-Constraint Manager. It is recommended that while reusing blocks in another design, assign electrical constraints only at the top-level block and not in the blocks being reused. If you need to assign constraints in lower-level blocks assign them as electrical constraint properties in the schematic canvas.
- If you have assigned constraints to lower-level blocks and want to use them then backannotate the design. However, if you have used ECSets or differential pairs, then these will not get updated to Design Entry HDL on backannotation.

Frequently Asked Questions

#### How do I make changes in a reused subdesign?

Even after you are convinced that the design is logically and physically complete, ECOs can crop up. The fact remains that designs continue to change. ECOs cropping up at the last minute can include the following:

- **1.** Property changes on the schematic component.
- 2. Connectivity changes in the schematic design.
- **3.** Layout changes including modification of component location and routing (etch) changes.

After making the ECOs mentioned above, you need to update all instances of the module where it is being reused. The <u>Design Reuse Flow</u> figure on page 100 depicts the standard design reuse flow containing 12 steps. Based on where you make any changes in the subdesign, you are required to repeat any or all of the subsequent steps.

For example, assume you need to make property and connectivity changes in a subdesign named <code>base\_level</code>. Note that these changes are in step 2 of the design reuse flow. After making the changes, you must package the design (step 3). However after packaging the design, you are not required to design the layout because you do not have any changes in the layout. Next, you must re-create the module (step 5) to update it with the changes made in the schematic. You can now backannotate the design (step 6), and re-create the logical reuse symbol (step 7). After generating a new reuse symbol, change the design name to the design that contains reusable blocks, that is <code>top\_level</code> (step 8). Next, reinstate all instances of the <code>base\_level</code> design (step 9) and package it using the <code>FORCE\_SUBDESIGN</code> directive (step 10). Finally, reinstate all modules for <code>base\_level</code> in the <code>top\_level</code> board (step 11).

If you make changes in the layout of a component, you must complete all steps beginning from step 4 till step 11 in the design reuse flow.

**Note:** For more information about how to handle ECOs in nested modules, see the answer to the FAQ <u>Can I have nested reuse modules?</u> What precautions must I follow to manage <u>nested reuse modules?</u> on page 90

Figure A-1 Design Reuse Flow



| Step | Creating a Reusable Block               | Run this step using |
|------|-----------------------------------------|---------------------|
| 1.   | Define the settings for the new project | Project Manager     |
| 2.   | Design the schematic                    | Design Entry HDL    |
| 3.   | Package the design                      | Packager-XL         |
| 4.   | Design the physical layout              | PCB Editor          |
| 5.   | Create a module from the layout         | PCB Editor          |
| 6.   | Backannotate the design **              | Packager-XL         |
| 7.   | Create a logical reuse symbol ***       | Design Entry HDL    |

| Step | Reusing Blocks in Your Designs | Run this step using |
|------|--------------------------------|---------------------|
| 8.   | Define the top-level hierarchy | Project Manager     |
| 9.   | Complete the schematic         | Design Entry HDL    |
| 10.  | Package the design             | Packager-XL         |
| 11.  | Place modules in the layout    | PCB Editor          |
| 12.  | Complete the layout            | PCB Editor          |

<sup>\*\*</sup> Backannotating the design is not a mandatory step in the design reuse flow. If you have not made any changes to the layout after the initial packaging of the design, you are not required to backannotate the changes to the schematic. However, if you make any changes to property or connectivity information in the layout after the initial packaging of the design, backannotate these changes to the schematic. The changes that require backannotation include connectivity modifications, reference designator changes, and pin/gate swaps.

<sup>\*\*\*</sup> You can create a logical reuse symbol immediately after creating the schematic. However, ensure that the logical reuse symbol is created only when all logic is finalized. The interface nets should be assigned.

В

# **Sample Designs**

This appendix includes snapshots of the following designs:

- BASE\_LEVEL Logical Design on page 102
- BASE\_LEVEL Physical Design on page 104
- BASE LEVEL Routed Design on page 105
- TOP\_LEVEL Logical Design on page 106
- TOP\_LEVEL Physical Design on page 108
- TOP LEVEL Routed Design on page 109
- Alternate BASE\_LEVEL Physical Design on page 110

Figure B-1 BASE\_LEVEL Logical Design



The components used in the BASE\_LEVEL logical design are F74, F04, F08, INPORT, and OUTPORT.

#### **Using Gold Files**

If you choose not to create the schematic, copy the gold schematic data to your work area. First, open another session of DE HDL.

**1.** Navigate to .../des\_reuse/reuse\_archive and open reuse.cpm.

#### Allegro Design Entry HDL Reuse Tutorial Sample Designs

**2.** Select base\_level <page1\_i1> (2) in Hierarchy Viewer as illustrated in the following image:



3. In the schematic page, select the circuity within the red box by creating a group:



- 4. Choose Group Copy All[A].
- **5.** In your work area, paste the circuity within the default page automatically created by Design Entry HDL.

Sample Designs

**6.** Choose *File – Save* to save the design and then *File – Exit* to exit Design Entry HDL.

Figure B-2 BASE\_LEVEL Physical Design



**Note:** Do not place the four components too far away. This might create placement problems when you generate the module from this design and place it in the top\_level design.

#### **Using Gold Files**

If you choose not to create the board layout, you can copy the gold board data to your work area. For this, copy the placed.brd file from the des\_reuse/site/gold\_files/base\_level/physical folder to the .../des\_reuse/reuse/worklib/base\_level/physical directory.

Figure B-3 BASE\_LEVEL Routed Design



#### **Using Gold Files**

If you choose not to route the board, you can copy the golden board data to your work area. For this, copy the <code>routed.brd</code> file from the <code>des\_reuse/site/gold\_files/base\_level/physical</code> directory to the ...des\_reuse/reuse/worklib/base\_level/physical directory, open it in PCB Editor, and save it again with the same name.

Figure B-4 TOP\_LEVEL Logical Design



The following components are used in the TOP\_LEVEL logical design:

- 1. BASE\_LEVEL component (reuse\_lib library)
- 2. J1 is the CONN20 component (parts\_lib library)
- **3.** J2 is the CONN30 component (Version 2) (parts\_lib library)

#### **Using Gold Files**

If you choose not to capture the schematic, you can copy the golden schematic data to your work area. For this, do the following:

**1.** Navigate to .../des\_reuse/reuse\_archive and open reuse.cpm.

**2.** Select top\_level (1) in Hierarchy Viewer as illustrated in the following image:



**3.** In the schematic page, select the circuity within the red box by creating a group:



4. Choose Group - Copy All[A].

Sample Designs

- **5.** In your work area, paste the circuity within the default page automatically created by Design Entry HDL.
- **6.** Choose *File Save* to save the design and then *File Exit* to exit Design Entry HDL.

Figure B-5 TOP\_LEVEL Physical Design



#### **Using Gold Files**

If you choose not to create the board layout, you can copy the golden board data to your work area.

For this, in PCB Editor, open the placed.brd file from /reuse/reuse\_archive/worklib/top\_level/physical and save it with the same name in /reuse/worklib/top\_level/physical.

Figure B-6 TOP\_LEVEL Routed Design



#### **Using Gold Files**

If you choose not to route the board, you can copy the golden board data to your work area.

For this, in PCB Editor, open the routed.brd file from /reuse/reuse\_archive/ worklib/top\_level/physical and save it with the same name in /reuse/worklib/top\_level/physical.

Figure B-7 Alternate BASE\_LEVEL Physical Design



#### **Using Gold Files**

If you choose not to create the board layout, you can copy the golden board data to your work area. For this, copy the <code>base\_level2.brd</code> file from the <code>/reuse/worklib/base\_level/physical</code> directory, open it in PCB Editor, and save it again with the same name.

C

# Frequently Used Terms in This Tutorial

You will find the following terms frequently used in this tutorial:

#### **Design Reuse**

At the micro level, design reuse is the process of creating independent standalone designs that can be used within larger, more complex designs. At the macro level, design reuse represents the process of utilizing an IP Management System that stores logical and physical modules with appropriate characterization, which enables the effective reuse of modules.

#### **Design Synchronization**

Design synchronization is the process of ensuring that the schematic and board are synchronized, that is, they have the same set of components with the same set of properties and connectivity. If you make changes in the schematic or the board after the initial packaging of the design, the schematic and the board will become out of sync.

**Note:** For more information about the design synchronization process, see the Cadence document *Design Synchronization and Packaging User Guide*.

#### **Hierarchical Block**

A hierarchical block, also called a block, represents a schematic design for implementing functions that are complete in themselves. This block might be instantiated multiple times in another schematic, and each instance of the block can be assigned a different set of properties.

111

**Note:** A block may or may not contain packaging information.

Frequently Used Terms in This Tutorial

#### Subdesign

You can use a hierarchical block as it is or use it as a subdesign. A subdesign uses the packaging information of the block for its logic. To create a subdesign, package the design using the GEN\_SUBDESIGN directive. You will learn to create a subdesign in the Lesson 3-2: Packaging the Design.



#### Module

A module represents the PCB Editor layout for a particular design, which can be reused within larger, more complex layouts. Modules include a bounding box and a module name. A module has the same information as a subdesign.

Note: Modules created in PCB Editor are stored in files with a .mdd extension.

# Allegro Design Entry HDL Reuse Tutorial Frequently Used Terms in This Tutorial

# Allegro Design Entry HDL Reuse Tutorial Frequently Used Terms in This Tutorial

# Index

| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | multiple modules for same design <u>73</u><br>physical layout <u>39</u>                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Add Component dialog box <u>33, 55</u><br>Add Subdesign dialog box <u>37</u><br>Allegro                                                                                                                                                                                                                                                                                                                                                                                                               | próject <u>25</u><br>reusable logical block <u>32</u><br>.cshrc file <u>28</u>                                                                                                                                                                                                                                                                                                                                                                                                  |
| creating a module <u>42</u><br>Attributes dialog box <u>77</u>                                                                                                                                                                                                                                                                                                                                                                                                                                        | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| backannotating a design 14, 45, 46 blocks hierarchical 82, 111 nested 72 reusable 7 sub-level design 89 board file 35                                                                                                                                                                                                                                                                                                                                                                                 | Design Differences dialog box 64 Design Entry HDL capturing a schematic 33 creating a schematic block 32 Occurrence Edit mode 90 setting PATH 20 starting 33 using reuse properties 72 design reuse advantages 11 definition 111                                                                                                                                                                                                                                                |
| Cadence document    Allegro PCB and Package User Guide     Preparing the Layout 92    Design Synchronization and Packaging     User Guide 111    Packager-XL Reference 37, 90 CDS_SITE    setting environment variable 19 cds.lib file 96 chips.prt file 85 .clp file 93 clpcopy command 92 clppaste command 92 clppaste command 92, 93 command    clpcopy 92, 93    create module 42    place manual 91    update differences 68 .cpm 25 creating    design differences 61    biggarchical design 82 | differences from hierarchical design directives 35 flow 12 handling ECO changes 99 packaging requirement 35 precautions in Design Entry HDL-Constraint Manager flow 98 prerequisites 9 promoting blocks to libraries 9 properties 8, 72 tools needed 18 who needs it? 9 Design Reuse Tutorial audience 9 gold files 24 installing 17 objective 11 purpose 7 design synchronization 111 dialog boxes Add Component 33 Add Component dialog box 55 Add Subdesign 37 Attributes 77 |
| hierarchical design <u>82</u><br>multilayer ceramic modules <u>92</u>                                                                                                                                                                                                                                                                                                                                                                                                                                 | Design Differences <u>64</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Export Physical <u>36, 56</u><br>Find By Name/Property <u>43</u>                                                                                                                          | Н                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Genview <u>48</u> Import Logic <u>75</u> Import Physical <u>45, 67</u> Page Setup 26, 55                                                                                                  | hierarchical block <u>111</u><br>hierarchical design <u>82</u>                                                                                            |
| Packager Setup 36, 56, 76 Placement 40, 58, 78 Preview ECO on Schematic 66                                                                                                                | I                                                                                                                                                         |
| Project Setup 28, 53, 75 Rename Refdes 62 Signal Name 34 User Preferences Editor 30 directives                                                                                            | Import Logic dialog box <u>75</u><br>Import Physical dialog box <u>45, 67</u><br>IP Management System <u>111</u>                                          |
| See also FORCE_SUBDESIGN<br>See also GEN_SUBDESIGN                                                                                                                                        | L                                                                                                                                                         |
| See also USE_SUBDESIGN                                                                                                                                                                    | libraries default for project 27                                                                                                                          |
| E                                                                                                                                                                                         | promoting reusable blocks <u>90</u> setting <u>27</u> setting a temporary location <u>96</u>                                                              |
| ECOs <u>99</u><br>Export Physical dialog box <u>36, 56</u>                                                                                                                                | M                                                                                                                                                         |
| F                                                                                                                                                                                         | IVI                                                                                                                                                       |
| files     .brd (board) 35     .clp 93     .cpm 25     .cshrc 28     .mdd 44, 73, 112     cds.lib 96     chips.prt 85     master.tag 49     netrev.lst 39                                  | master.tag 49 .mdd file 44, 73, 112 module 11, 112 global 96 naming convention 44 nested 90 types 41 unused gates 95 MODULEPATH 20, 25, 57, 59 setting 28 |
| pxl.log <u>39</u><br>pxl.state <u>85</u>                                                                                                                                                  | N                                                                                                                                                         |
| subdesign state <u>56</u> symbol.css <u>49</u> Find By Name/Property dialog box <u>43</u> Find Filter <u>42</u> FORCE_SUBDESIGN <u>56</u> , <u>87</u> , <u>88</u> , <u>95</u> , <u>99</u> | nested reuse module <u>90</u><br>Netrev <u>38</u><br>netrev.lst file <u>39</u><br>New Project Wizard <u>26</u>                                            |
| G                                                                                                                                                                                         | 0                                                                                                                                                         |
| GEN_SUBDESIGN <u>35, 57, 87, 95, 112</u><br>Genview dialog box <u>48</u>                                                                                                                  | Occurrence Edit forcing properties in subdesign instances 90                                                                                              |

| P                                                                                                                                                                                                                                                                                                                                                                                                                        | setting <u>28</u><br>pxl.log file <u>39</u>                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Packager Setup dialog box 36, 56, 76<br>PADPATH 20, 57, 59                                                                                                                                                                                                                                                                                                                                                               | pxl.state file 85                                                                                                                                                                                                                                                                                                                                                                      |
| setting <u>28</u> padstacks <u>18</u>                                                                                                                                                                                                                                                                                                                                                                                    | R                                                                                                                                                                                                                                                                                                                                                                                      |
| PCB Editor designing layout 39 exporting subdrawings 93 importing subdrawings 93 renaming reference designators 61 setting environment variables 28 setting PATH 20 setting user preferences 29 starting 40                                                                                                                                                                                                              | REFDES_INCREMENT property reference designators, naming for subdesigns 85 Rename Refdes dialog box 62 reusable blocks 7 REUSE_INSTANCE 72, 77, 95 REUSE_MODULE 73                                                                                                                                                                                                                      |
| updating board during packaging <u>38</u><br>User Preferences Editor <u>30</u>                                                                                                                                                                                                                                                                                                                                           | S                                                                                                                                                                                                                                                                                                                                                                                      |
| PHYS_DES_PREFIX property 85 Placement dialog box 40, 58, 78 Preview ECO on Schematic dialog box 66                                                                                                                                                                                                                                                                                                                       | sample designs Alternate BASE_LEVEL physical design 110                                                                                                                                                                                                                                                                                                                                |
| procedures backannotating a design 45, 46 creating a new project 25 creating a reusable logical block 32 creating an alternate physical module 74 creating design differences 61 defining a schematic block(base_level) 32 defining the schematic(top_level) 53, 54 designing the physical layout(base_level) 39 packaging the design(base_level) 35 packaging the design(top_level) 56 reusing blocks in your design 52 | BASE_LEVEL logical design 102 BASE_LEVEL physical design 104 BASE_LEVEL routed design 105 TOP_LEVEL logical design 106 TOP_LEVEL physical design 108 TOP_LEVEL routed design 109 SD_SUFFIX_SEPERATOR 86 setting packaging options 36 Signal Name dialog box 34 subdesign 8, 84, 112 packaging behavior 95 standalone design 84 subdesign instances naming reference designators for 85 |
| project file 25                                                                                                                                                                                                                                                                                                                                                                                                          | subdesign state file <u>56</u><br>SUBDESIGN_SUFFIX property <u>84, 86</u>                                                                                                                                                                                                                                                                                                              |
| Project Manager changing a design <u>53</u> starting PCB Editor <u>40</u>                                                                                                                                                                                                                                                                                                                                                | using <u>86</u> subdrawing <u>92</u>                                                                                                                                                                                                                                                                                                                                                   |
| Project Setup dialog box 28, 53, 75                                                                                                                                                                                                                                                                                                                                                                                      | exporting <u>93</u><br>importing <u>93</u>                                                                                                                                                                                                                                                                                                                                             |
| properties  See also directives  PHYS_DES_PREFIX 85                                                                                                                                                                                                                                                                                                                                                                      | symbol.css 49 symbols 18                                                                                                                                                                                                                                                                                                                                                               |
| REFDES_INCREMENT <u>85</u><br>REUSE_INSTANCE <u>72, 95</u><br>REUSE_MODULE <u>73</u>                                                                                                                                                                                                                                                                                                                                     | U                                                                                                                                                                                                                                                                                                                                                                                      |
| SD_SUFFIX_SEPERATOR 86<br>SUBDESIGN_SUFFIX 84, 86<br>PSMPATH 20, 57, 59                                                                                                                                                                                                                                                                                                                                                  | USE_SUBDESIGN 87, 88, 95<br>User Preferences Editor in PCB Editor 30                                                                                                                                                                                                                                                                                                                   |