Product Version 23.1 September 2023 © 2023 Cadence Design Systems, Inc. All rights reserved.

Portions © Apache Software Foundation, Sun Microsystems, Free Software Foundation, Inc., Regents of the University of California, Massachusetts Institute of Technology, University of Florida. Used by permission. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Allegro X Platform Products contains technology licensed from, and copyrighted by: Apache Software Foundation, 1901 Munsey Drive Forest Hill, MD 21050, USA © 2000-2005, Apache Software Foundation. Sun Microsystems, 4150 Network Circle, Santa Clara, CA 95054 USA © 1994-2007, Sun Microsystems, Inc. Free Software Foundation, 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA © 1989, 1991, Free Software Foundation, Inc. Regents of the University of California, Sun Microsystems, Inc., Scriptics Corporation, © 2001, Regents of the University of California. Daniel Stenberg, © 1996 - 2006, Daniel Stenberg. UMFPACK © 2005, Timothy A. Davis, University of Florida, (davis@cise.ulf.edu). Ken Martin, Will Schroeder, Bill Lorensen © 1993-2002, Ken Martin, Will Schroeder, Bill Lorensen. Massachusetts Institute of Technology, 77 Massachusetts Avenue, Cambridge, Massachusetts, USA © 2003, the Board of Trustees of Massachusetts Institute of Technology. vtkQt, © 2000-2005, Matthias Koenig. All rights reserved.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information. Cadence is committed to using respectful language in our code and communications. We are also active in the removal and/or replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still reflects long-standing industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seg. or its successor.

## **Contents**

| Allegro Platform Properties  | 17 |
|------------------------------|----|
| <u>Overview</u>              | 17 |
| Definition of a Property     | 18 |
| Properties and Use           | 20 |
| Property Descriptions        | 39 |
| ADJACENT_LAYER_KEEPOUT_ABOVE | 39 |
| ADJACENT_LAYER_KEEPOUT_BELOW | 39 |
| <u>ALIGNED</u>               | 39 |
| ALLOW CONN SWAP              | 39 |
| ALLOW_CONNECT                | 40 |
| ALLOWED ALT PARTS            | 40 |
| ALT_SYMBOLS                  | 41 |
| ALT_SYMBOLS_HARD             | 45 |
| ARTWORK PREFIX               | 45 |
| ARTWORK_SUFFIX               | 46 |
| ASI_MODEL                    | 46 |
| ASSIGN ROUTE LAYER           | 46 |
| ASSIGN_TOPOLOGY              | 46 |
| AUTO_GENERATED_TERM          | 47 |
| AUTO RENAME                  | 47 |
| BACKDRILL_EXCLUDE            | 47 |
| BACKDRILL_COMP_SIDE_ALLOWED  | 47 |
| BACKDRILL MAX PTH STUB       | 47 |
| BACKDRILL MIN_PIN_PTH        | 48 |
| BACKDRILL MIN SPACE          | 48 |
| BACKDRILL OVERRIDE           | 49 |
| BACKDRILL_PRESSFIT_CONNECTOR | 49 |
| BACKDRILL SHAPE TO PAD       | 50 |
| BBVIA SEPARATION             | 50 |
| BIDIRECTIONAL                | 50 |
| BLOCK                        | 50 |
| RN                           | 50 |

| BOARD THICKNESS                | 50 |
|--------------------------------|----|
| BOARD THICKNESS TOLERANCE PLUS | 51 |
| BODY_NAME                      | 51 |
| BODY TYPE                      | 51 |
| BOM_IGNORE                     | 51 |
| BONDFINGER_DRC_DISABLED        | 52 |
| BOND PAD                       | 52 |
| BONDPAD_TO_BBV_SPACING         | 52 |
| BONDPAD_TO_BONDPAD_DIFFP_SPC   | 52 |
| BONDPAD TO BONDPAD SPACING     | 52 |
| BONDPAD_TO_MVIA_SPACING        | 52 |
| BONDPAD_TO_SHAPE_SPACING       | 52 |
| BONDPAD TO TESTPIN SPACING     | 53 |
| BONDPAD_TO_THRUVIA_SPACING     | 53 |
| BONDPAD_COMP_EDGE              | 53 |
| BOND WIRE                      | 53 |
| BONDWIRE_BONDPAD_SPC           | 53 |
| BONDWIRE_BONDWIRE_CONNECT_SPC  | 53 |
| BONDWIRE BONDWIRE SPC          | 53 |
| BONDWIRE_DIAMETER              | 53 |
| BONDWIRE_DIFF_PROFILE_SPC      | 54 |
| BONDWIRE PIN SPC               | 54 |
| BUBBLED                        | 54 |
| BUBBLE_GROUP                   | 54 |
| BUS NAME                       | 54 |
| CDS_DI_MAX_GATE_PINS           | 54 |
| CDS_DI_MAX_NETS_IN_XNET        | 55 |
| CDS DI MAX PINS IN NET         | 55 |
| CDS_NOT_ON_SYM                 | 55 |
| CDS_XNET_NAME                  | 55 |
| <u>CLASS</u>                   | 55 |
| CLIP DRAW                      | 56 |
| CLIP DRAWING                   | 56 |
| CLK 2OUT MAX                   | 56 |
| CLK 2OUT MIN                   |    |
| CIK SKFW MAX                   | 56 |

| CLK SKEW MIN                 | <br>56 |
|------------------------------|--------|
| CLOCK_NET                    | <br>57 |
| COMMENT                      | <br>57 |
| COMMENT BODY                 | <br>57 |
| COMMENTS                     | <br>57 |
| COMP_NAME                    | <br>57 |
| COMP NAME SUFFIX             | <br>58 |
| COMPONENT_WEIGHT             | <br>58 |
| CONDUCTOR_MATERIAL           | <br>59 |
| CONDUCTOR THICKNESS          | <br>59 |
| CONNECTOR_SIGNAL_MODEL       | <br>59 |
| CPW_DISABLED                 | <br>59 |
| DEGAS NO VOID                | <br>60 |
| DENSE_COMPONENT              | <br>60 |
| DEVICE_LABEL                 | <br>60 |
| DFA DEV CLASS                | <br>61 |
| DIELECTRIC_MATERIAL          | <br>61 |
| DIELECTRIC_THICKNESS         | <br>61 |
| DIESTACK OWNER               | <br>61 |
| DIE_ATTACH_ORIENTATION       | <br>62 |
| DIE_ATTACH_TYPE              | <br>62 |
| DIFFERENTIAL PAIR            | <br>62 |
| <u>DIFFP_USES_PROPERTIES</u> | <br>62 |
| <u>DIFFP_COUPLED_MINUS</u>   | <br>63 |
| DIFFP COUPLED PLUS           | <br>65 |
| DIFFP_GATHER_CONTROL         | <br>65 |
| DIFFP_MIN_SPACE              | <br>67 |
| DIFFP NECK GAP               | <br>67 |
| DIFFP_PHASE_CONTROL          | <br>68 |
| DIFFP_PHASE_MAX_LENGTH       | <br>68 |
| DIFFP PHASE TOL              | <br>68 |
| DIFFP_PHASE_TOL_DYNAMIC      | <br>69 |
| DIFFP_PRIMARY_GAP            | <br>69 |
| DIFFP UNCOUPLED LENGTH       | <br>69 |
| DIFF_PAIR_PINS_NEG           | <br>70 |
| DIFF PAIR PINS POS           | 71     |

| DOGBONE FANOUT                 | 71 |
|--------------------------------|----|
| DRC_UNROUTED_MINPROP           | 71 |
| DRC_UNROUTED_RELPROP           | 71 |
| DRIVER TERM VAL                | 72 |
| DUAL_SIDED_COMPONENT           | 72 |
| DYN_CLEARANCE_OVERSIZE         | 72 |
| DYN CLEARANCE OVERSIZE ARRAY   | 72 |
| DYN_CLEARANCE_TYPE             | 73 |
| DYN_DELETED_ISLAND             | 73 |
| DYN DO NOT VOID                | 73 |
| DYN_FILL_XHATCH_CELLS          | 73 |
| DYN_FIXED_THERM_WIDTH          | 73 |
| DYN FIXED THERM WIDTH ARRAY    | 74 |
| DYN_MIN_THERMAL_CONNS          | 74 |
| DYN_MAX_THERMAL_CONNS          | 74 |
| DYN OVERSIZE THERM WIDTH       | 74 |
| DYN_OVERSIZE_THERM_WIDTH_ARRAY | 75 |
| DYN_THERMAL_BEST_FIT           | 75 |
| DYN THERMAL CON TYPE           | 75 |
| DYN_XHATCH_THERM_WIDTH         | 76 |
| DYN SHAPE OLD CLINE VOIDING    | 76 |
| DYN SHAPE OLD THERMAL OVERHANG | 76 |
| DYN_SHAPE_OLD_TRIMMING         | 76 |
| DYN_SHAPE_OLD_XHATCHFILL       | 76 |
| DYN SHAPE OLD FILLET VOIDING   | 76 |
| <u>ECL</u>                     | 77 |
| ECL_TEMP                       | 77 |
| EDGE SENS                      | 77 |
| ELECTRICAL_CONSTRAINT_SET      | 77 |
| EMBEDDED_COMP_HOLE             | 78 |
| EMB INDIRECT VIA SUPRESS       | 78 |
| EMB_VIA_CONNECT_PADSTACK       | 78 |
| EMBEDDED_PLACEMENT             | 78 |
| EMBEDDED SOFT                  |    |
| EMC_COMP_TYPE                  |    |
|                                | 79 |

| EMC CRITICAL NET             | 79 |
|------------------------------|----|
| EMC_CRITICAL_REGION          | 79 |
| EMC_RUN_DIR                  | 80 |
| ETCH TURN UNDER ALL PADS     | 80 |
| ETCH_TURN_UNDER_PAD          | 80 |
| ETCH_TURN_UNDER_PAD_EXEMPT   | 80 |
| EXTERNAL DRC VALUE           | 80 |
| <u>FAMILY</u>                | 80 |
| <u>FILLET</u>                | 81 |
| FIRST INCIDENT               | 81 |
| <u>FIX_ALL</u>               | 81 |
| <u>FIXED</u>                 | 81 |
| FIXED T TOLERANCE            | 82 |
| FP_BOARD_CLEARANCE           | 82 |
| FP_NOTES_NO_EDIT             | 82 |
| FP NOTES TEXT BLOCK          | 82 |
| FP_REFDES_TEXT_BLOCK         | 82 |
| FP_ROOM_NAME_TEXT_BLOCK      | 82 |
| <u>GROUP</u>                 | 83 |
| HARD_LOCATION                | 83 |
| HAS_FIXED_SIZE               | 83 |
| HDL CONCAT                   | 84 |
| HDL LSBTAP                   | 85 |
| HDL MSBTAP                   | 85 |
| HDL NOT                      | 85 |
| HDL PORT                     | 85 |
| HDL POWER                    | 85 |
| HDL REPLICATE                | 86 |
| HDL SLASH                    | 86 |
| HDL_SYNONYM                  | 86 |
| HDL TAP                      |    |
| HEIGHT                       | 87 |
| IC DESIGN CELL INSTANCE NAME | 88 |
| IC DESIGN CELL MASTER NAME   |    |
| IC DESIGN CELL PIN NAME      |    |
| IC DESIGN NET NAME           |    |
|                              |    |

| IDF OTHER OUTLINE         | 89 |
|---------------------------|----|
| <u>IDF_OWNER</u>          | 89 |
| <u>IDX_EXCLUDE</u>        | 89 |
| <u>IDX FEATURE MODE</u>   | 89 |
| <u>IDX_OTHER_OUTLINE</u>  |    |
| IGNORE_LENGTH_CALC        |    |
| IGNORE SHAPE ISLAND       | 90 |
| <pre>IMPEDANCE_RULE</pre> | 90 |
| INCLUDE IN RF TOPOLOGY    | 91 |
| INLINE PIN VOIDS          | 91 |
| INPUT_LOAD                | 91 |
| INSERTION_CODE            | 92 |
| <u>ISRFELEMENT</u>        | 92 |
| JEDEC_TYPE                | 92 |
| <u>J_TEMPERATURE</u>      | 92 |
| JUMPER DEVICE             | 92 |
| JUMPER LIST               | 93 |
| LAST_MODIFIED             | 93 |
| LAST PIN SWAP             | 93 |
| LAYERSET_GROUP            | 93 |
| LEAD_DIAMETER             | 93 |
| LEFDEF SPECIAL NET        | 93 |
| LIBRARYn                  | 94 |
| LIBRARY_PATH              | 94 |
| LINE OVERSIZE             | 94 |
| LOAD_TERM_VAL             | 95 |
| LOCATION                  | 95 |
| LOCKED                    | 95 |
| LOGICAL PATH              | 96 |
| MAKE BASE                 | 96 |
| MATERIAL                  | 96 |
| MARKING USAGE             | 96 |
| MATCHED VIA COUNT         |    |
| MAX BOND LENGTH           |    |
| MAX BVIA STAGGER          |    |
| MAX FXPOSED LENGTH        |    |

| MAX FINAL SETTLE                             | 98 |
|----------------------------------------------|----|
| MAX_LINE_EXIT_ANGLE                          | 98 |
| MAX_LINE_WIDTH                               | 98 |
| MAX OVERSHOOT                                | 99 |
| MAX_PARALLEL (formerly PARALLELISM)          | 99 |
| MAX_PEAK_XTALK (formerly MAX_PEAK_CROSSTALK) | 01 |
| MAX POWER DISSIPATION 1                      | 01 |
| <u>MAX_SSN</u> 1                             | 02 |
| MAX_UNDERSHOOT1                              | 02 |
| MAX VIA COUNT 1                              | 02 |
| MAX_XTALK (formerly MAX_CROSSTALK) 1         | 02 |
| MERGE_NC_PINS                                | 02 |
| MERGE POWER PINS 1                           | 04 |
| MIN_BVIA_GAP                                 | 04 |
| MIN_BOND_LENGTH 1                            | 05 |
| MIN BVIA STAGGER 1                           | 05 |
| MIN_FIRST_SWITCH 1                           | 06 |
| MIN_HOLD 1                                   | 06 |
| MIN LINE WIDTH 1                             | 06 |
| MIN_NECK_WIDTH 1                             | 07 |
| MIN_NOISE_MARGIN 1                           | 08 |
| MIN SETUP 1                                  | 08 |
| MIN_SHAPE_SIZE                               | 09 |
| MODEL_DIR 1                                  | 09 |
| MODEL FILE 1                                 | 10 |
| MODULE_NO_IMPORT 1                           | 11 |
| <u>NC_PINS</u> 1                             | 11 |
| NEEDS NO SIZE                                | 12 |
| NET_RAT_LIMIT_VALUE                          | 12 |
| NET_SCHEDULE 1                               | 12 |
| <u>NET SHORT</u> 1                           | 13 |
| NO_BACKANNOTATE 1                            | 13 |
| NO PCB BUNDLE                                | 14 |
| NO DIFF PAIR                                 | 15 |
| NO_DRC                                       | 15 |
| NO FILLET                                    | 15 |

| NO GLOSS                       | 115 |
|--------------------------------|-----|
| NO_IO_CHECK                    | 115 |
| NO_LOAD_CHECK                  | 116 |
| NO LIN2SHAPE FAT               | 116 |
| NO_PIN_ESCAPE                  | 116 |
| <u>NO_RAT</u>                  | 117 |
| NO REP PRIM                    | 117 |
| <u>NO_RIPUP</u>                | 119 |
| <u>NO_ROUTE</u>                | 119 |
| NO SHAPE CONNECT               | 120 |
| NO_SM_COVERAGE_CHECK           | 120 |
| NO_SWAP_COMP                   | 120 |
| NO SWAP GATE                   | 120 |
| NO_SWAP_GATE_EXT               | 120 |
| NO_SWAP_PIN                    | 121 |
| NO SYMPIN VIA ALIGNMENT CHECK  | 121 |
| NO_TEST                        |     |
| NO_VIA_CONNECT                 | 121 |
| <u>NO_WIREBOND</u>             | 121 |
| NO XNET CONNECTION             | 121 |
| NODRC_COMPONENT_BOARD_OVERLAP  | 122 |
| NODRC ETCH OUTSIDE KEEPIN      | 122 |
| NODRC_SYM_PIN_PASTEMASK        | 122 |
| NODRC_SYM_PIN_SOLDERMASK       | 123 |
| NODRC SYM SHAPE SOLDERMASK     |     |
| NODRC_SYM_SAME_PIN             | 123 |
| NODRC_VIAS_OUTSIDE_KEEPIN      | 124 |
| OK DANGLE                      |     |
| OK NET ONE PIN                 | 125 |
| OK_UNASSIGNED_SHAPE            | 125 |
| OUTPUT LOAD                    |     |
| OUTPUT TYPE                    | 126 |
| PKGDEF ALT STEP FILE           |     |
| PKGDEF STEP FILE               |     |
| PKGDEF ALT STEP TRANSFORMATION |     |
|                                | 127 |

| PKG PIN1 ORIENTATION                         |     |
|----------------------------------------------|-----|
| PACKAGE HEIGHT MAX and PACKAGE HEIGHT MIN    |     |
| PACKAGE_OFFSET_TOP and PACKAGE_OFFSET_BOTTOM |     |
| PACK IGNORE                                  |     |
| PACK_SHORT                                   | 129 |
| PACK_TYPE                                    |     |
| PAD CONNECT TYPE                             | 130 |
| PAD_LAYER_OFFSET                             | 130 |
| <u>PART_NAME</u>                             | 130 |
| PART NUMBER                                  | 131 |
| PHYS_DES_PREFIX                              | 131 |
| PHYSICAL_PATH                                | 132 |
| PINS ALLOWED                                 | 132 |
| PIN GLOBAL FIDUCIAL                          | 132 |
| <u>PIN_DELAY</u>                             | 133 |
| PIN DELAY ENABLED                            | 133 |
| PIN_ESCAPE                                   | 133 |
| <u>PIN_GROUP</u>                             | 134 |
| <u>PIN_NAME</u>                              | 134 |
| PIN_NUMBER                                   | 134 |
| PIN_SIGNAL_MODEL                             | 135 |
| PIN SHORT                                    | 135 |
| <u>PINUSE</u>                                | 135 |
| PLACE_TAG                                    | 136 |
| <u>PLATING</u>                               | 136 |
| <u>PN</u>                                    | 136 |
| <u>PNN</u>                                   | 136 |
| PORT ORDER                                   |     |
| POWER GROUP                                  | 137 |
| POWER MAX                                    | 138 |
| POWER OPR                                    | 138 |
| POWER PINS                                   |     |
| PROBE NUMBER                                 |     |
| PROPAGATION DELAY                            |     |
| PULSE PARAM                                  |     |
| RATED POWER                                  |     |
|                                              |     |

| RATS FACTOR                | 140   |
|----------------------------|-------|
| RATSNEST_SCHEDULE          | . 140 |
| REF_DES_FOR_ASSIGN         | . 143 |
| REF DES PATTERN            | . 144 |
| REGION_NAME                | . 144 |
| RELATIVE_PROPAGATION_DELAY | . 144 |
| <u>REMOVE</u>              | . 146 |
| RETAIN_NET_ON_VIAS         | . 149 |
| REUSE_ALT_MODULE           | . 150 |
| REUSE ID                   | . 150 |
| REUSE_INSTANCE             | . 150 |
| REUSE_MODULE               | . 151 |
| REUSE NAME                 | . 151 |
| REUSE PID                  | . 151 |
| REVISION_ID                | . 151 |
| RFELEMENTTYPE              | . 151 |
| RFPCB OBJECT               | . 151 |
| RFGROUP                    | . 152 |
| RFSPLIT                    | . 152 |
| RF TLINE                   | . 152 |
| ROOM                       | 152   |
| ROOM TYPE                  | . 152 |
| ROTATE                     | . 153 |
| ROUTE PRIORITY             | . 153 |
| ROUTE TO SHAPE             |       |
| ROUTES ALLOWED             | . 154 |
| SAME NET                   | _     |
| SAME NET XTALK ENABLED     |       |
| SCHEMATIC NAME             |       |
| SDFDELAYTYPE               |       |
| SDFFILE                    |       |
| SDFSCALEFACTOR             |       |
| SDFSCALETYPE               |       |
| SEC                        |       |
| SEC TYPE                   |       |
| SHAPE OVERSIZE             | 156   |

| SHIELD NET               | 156 |
|--------------------------|-----|
| SHIELD_TYPE              | 157 |
| SHORTING_SCHEME          | 157 |
| SIGNAL MODEL             |     |
| <u>SIG_NAME</u>          | 157 |
| SIM_BIND_VIEW            | 158 |
| SIM MAP VIEW             | 158 |
| SLOTNAME                 |     |
| SMD_BEST_FIT             | 159 |
| SMD CLEAR TYPE           | 159 |
| SMD_MAX_THERMS           | 160 |
| SMD_MIN_THERMS           | 160 |
| SMD OVERSIZE             | 160 |
| SMD_THERM_CONN           | 160 |
| SMOOTH_MIN_GAP           | 161 |
| SMOOTH TRIM CONTROL      | 161 |
| SNAP VOID XHATCH         | 161 |
| SOLDER BALL HEIGHT       | 162 |
| SOV CHECK                | 162 |
| SPIF CONSTANTS           | 162 |
| SPIF TURRET              |     |
| SPLIT INST               |     |
| SPLIT INST NAME          | 163 |
| STUB LENGTH              | 164 |
| SUBDESIGN MASTER         |     |
| SUBDESIGN SUFFIX         | 165 |
| SUBNET NAME              |     |
| SWAP GROUP               |     |
| SWAP INFO                |     |
| SYM_NO_SUBCLASS_MAPPING  |     |
| SYS CONFIG NAME          |     |
| TECH                     |     |
| TEMPORARY PACKAGE SYMBOL |     |
| TERMINATOR PACK          |     |
| TESTER GUARDBAND         |     |
| TESTPOINT QUANTITY       | 169 |

| TESTPOINT ALLOW L   |              |      |        |            |
|---------------------|--------------|------|--------|------------|
| TESTPOINT_MAX_DEN   | <del>_</del> |      |        |            |
| TEXT_OVERSIZE       |              |      |        |            |
| THERMAL RELIEF      |              |      |        |            |
| THETA_JB            |              |      |        |            |
| THETA_JC            |              |      |        |            |
| THICKNESS           |              |      |        |            |
| THRU_BEST_FIT       |              |      |        |            |
| THRU_CLEAR_TYPE     |              | <br> | <br>17 | '2         |
| THRU MAX THERMS     |              | <br> | <br>17 | '2         |
| THRU_MIN_THERMS     |              | <br> | <br>17 | '3         |
| THRU_OVERSIZE       |              | <br> | <br>17 | '3         |
| THRU THERM CONN     |              | <br> | <br>17 | '3         |
| TIMING_DELAY_OVER   | <u> </u>     | <br> | <br>17 | '3         |
| <u>TOL</u>          |              | <br> | <br>17 | '4         |
| TOPOLOGY TEMPLAT    | <u>E</u>     | <br> | <br>17 | ′4         |
| TOPOLOGY_TEMPLAT    | E_REVISION   | <br> | <br>17 | ′4         |
| TOTAL_ETCH_LENGTH   | <u>d</u>     | <br> | <br>17 | <b>'</b> 4 |
| TS ALLOWED          |              | <br> | <br>17 | '5         |
| <u>UNFIXED_PINS</u> |              | <br> | <br>17 | '5         |
| UNKNOWN_LOADING     |              | <br> | <br>17 | '5         |
| UNUSED PADS IGNO    | <u>RE</u>    | <br> | <br>17 | '5         |
| UNUSED_PADS_OVER    | RIDE         | <br> | <br>17 | '6         |
| <u>USEn</u>         |              | <br> | <br>17 | '6         |
| <u>VALUE</u>        |              | <br> | <br>17 | '6         |
| <u>VER</u>          |              | <br> | <br>17 | 7          |
| VERILOG LIB         |              | <br> | <br>17 | 7          |
| VERILOG MODEL       |              | <br> | <br>17 | <b>'</b> 7 |
| VERILOG NAME        |              |      |        |            |
| VERILOG PORT NAM    |              |      |        |            |
| VERSION ID          |              |      |        |            |
| VHDL CONCAT         |              |      |        |            |
| VHDL INIT           |              |      |        |            |
| VHDL MODE           |              |      |        |            |
| VHDL MODEL          |              |      |        |            |
| VHDL NAME           |              |      |        |            |

| VHDL SCALAR TYPE                        | <br>180 |
|-----------------------------------------|---------|
| VHDL_SLICE                              | <br>181 |
| VHDL_VECTOR_TYPE                        | <br>181 |
| VIA AT SMD FIT                          | <br>181 |
| VIA_AT_SMD_THRU                         | <br>181 |
| VIA_BEST_FIT                            | <br>182 |
| VIA CLEAR TYPE                          | <br>182 |
| <u>VIA_LIST</u>                         | <br>182 |
| <u>VIA_MAX_THERMS</u>                   | <br>183 |
| VIA MIN THERMS                          | <br>183 |
| <u>VIA_OVERSIZE</u>                     | <br>183 |
| VIA_THERM_CONN                          | <br>183 |
| VIA Z ENABLED                           | <br>184 |
| <u>VIAS_ALLOWED</u>                     | <br>184 |
| VIAS_STACKING_NOT_ALLOWED               | <br>184 |
| VLOG MODE                               | <br>184 |
| VLOG_NET_TYPE                           | <br>185 |
| VOID SAME NET                           | <br>185 |
| <u>VOLTAGE</u>                          | <br>185 |
| VOLTAGE_SOURCE_PIN                      | <br>186 |
| VOLT_TEMP_MODEL                         | <br>186 |
| WB LOOP HEIGHT GROUP                    | <br>186 |
| <u>WEIGHT</u>                           | <br>187 |
| WIREBOND FINGER SHAPE                   | <br>188 |
| WIREBOND PROFILE NAME                   | <br>188 |
| WIRE_LENGTH                             | <br>188 |
| WIREBOND_MATERIAL                       | <br>188 |
| XHATCH BORDER WIDTH                     | <br>188 |
| FXTALK_ACTIVE_TIME                      | <br>189 |
| XTALK_IGNORE_NETS                       | <br>189 |
| XTALK SENSITIVE TIME                    | <br>189 |
| <u>XR</u>                               | <br>189 |
| <u>XY</u>                               | <br>190 |
| Appendix A: Property List by Product    |         |
| Allegro Design Entry HDL Properties     |         |
| Allegro System Architect GXI Properties | <br>195 |

| Logic Simulation Properties                                                     | 198 |
|---------------------------------------------------------------------------------|-----|
| Allegro X PCB Editor Properties                                                 | 199 |
| Constraint Manager Properties                                                   | 211 |
| Allegro X Advanced Package Designer/SiP Digital Architect/SiP Layout Properties | 213 |

## **Allegro Platform Properties**

#### **Overview**

Properties serve important and varied functions. A property is a name or value pair, attached to certain objects in a design, that conveys information about the design and controls analysis processes.

A number of predefined properties are used by tools in the PCB design flow to record information needed by the Timing Verifier, the Simulator, and the Packager. You can define other properties to convey information to design programs, or pass through to other systems, such as simulators, physical design systems, and so on.

Properties also provide a mechanism for adding physical information to schematics (which represent only a logical design), that can be passed on to the Packager and other physical design systems.

A property has a name and an associated value. You can attach properties to certain objects on any schematic in Allegro Design Entry HDL or Allegro System Architect GXL, to symbols, signals, and pins, and to an entire schematic by attaching them to a DEFINE body or a page border.

Certain properties are used to override a constraint value set on a *Net*, *Net Class*, *Net Class-Class*, *Region*, *Region-Class*, or *Region Class-Class*. The constraint value can be directly-set on a container object or inherited from a referenced Constraint Set.

#### See

- General Index of Constraints, in the Allegro Platform Constraints Reference, for a listing of these constraint overrides.
- Data Sheet descriptions, in the <u>Allegro Platform Constraints Reference</u>, of each constraint override to learn about objects to which these constraint overrides apply.

Allegro Platform Properties

### **Definition of a Property**

For Allegro X PCB Editor, the property name is an identifier—that is, a string of not more than 32 characters that includes letters, digits, and underscores ( \_ ) and starts with a letter. Some examples of property names are:

```
SIZE
ROUTE_PRIORITY
MY_PROP_NAME
THE_40TH_NAME
SATURDAY1027
COST_OF_PART
PIN_NUMBER
PART_NAME
```

An underscore is used instead of a space within the property name. Spaces are not allowed in property names because a space delimits a property name from a property value.

A property value is associated with each property name. The property value is a string of up to 255 printable characters for Allegro Design Entry HDL or Allegro System Architect GXL, and 1023 printable characters for the Allegro X PCB Editor. Allegro X PCB Editor allows all printable characters except the single quote (') and the exclamation point (!). Property values can be empty in Allegro Design Entry HDL and Allegro X PCB Editor. However, in Allegro Design Editor GXL, you must not use empty property values. For information on the characters allowed in property names and property values in Allegro Design Entry HDL, Allegro Design Editor GXL, or Part Developer, see the user documentation for the respective products.

Here are some representative property values:

```
1
25oct82 10:31:46.03
(SIZE + 4) / 5 + 35 MOD A
This is a long property value
Value with chars @#$%*()~}{[]><
```

A property always consists of the property name and its associated value. You can attach a property to a component, symbol, pin, or a net. The term component refers to the logical characteristics of a library part. In the earlier releases of Allegro Design Entry HDL, it was called body.

A symbol is the symbolic representation of a library component that you add to your design. This drawing defines the shape, pins, and general properties of the library component.

Allegro Platform Properties

If a property exists in both Allegro Design Entry HDL or Allegro Design Editor GXL and Allegro X PCB Editor and you delete the property in Allegro Design Entry HDL or Allegro Design Editor GXL, the editor deletes the property during logic transfer only if you have not modified the property in the Allegro X PCB Editor. As in previous releases, if you add or modify a property in Allegro Design Entry HDL or Allegro Design Editor GXL, the Allegro X PCB Editor add or modify the property during logic transfer even if you have modified the property in the Allegro X PCB Editor.

**Note:** Migrating designs that were created before Release 15.0 requires that you run the netrev command or import logic once before you can delete properties on subsequent netrev operations.

Use the *Edit – Property* menu command (<u>property edit</u>) to attach the properties in the Allegro X PCB Editor.

See <u>Storing Web Links as the Value of a Property</u> in the *Allegro PCB Editor User Guide:* Creating Design Rules for information on setting a web link for the value of a user-defined property.

Allegro Platform Properties

### **Properties and Use**

Table <u>1-1</u> lists the Allegro platform properties and where they are used. You can add the properties listed under Logic Simulation in Allegro Design Entry HDL or Allegro Design Editor GXL. The following tools use the Logic Simulation properties:

- Allegro PSpice Simulator
- AWB
- ATDM
- NC-Verilog
- NC-VHDL
- Verilog XL
- Leapfrog
- Verilog
- VHDL

To view a listing of properties by tool or area, refer to these sections in Appendix A:

- Allegro Design Entry HDL Properties
- Allegro System Architect GXLProperties
- Logic Simulation Properties
- Allegro X PCB Editor Properties
- Constraint Manager Properties
- Allegro X Advanced Package Designer/SiP Digital Architect/SiP Layout Properties

**Note:** Table <u>1-1</u> shows only the relevant properties for Allegro Design Entry HDL and Allegro Design Editor GXL. You can assign all the other properties of the Allegro X PCB Editor in Allegro Design Entry HDL. The Constraint Manager properties can also be assigned in Allegro Design Entry HDL.

Table 1-1 Properties and Use

| Property                         | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|----------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| ALIGNED                          |                                   |                                       | Х                          |                     |                       | X                    |
| ALLOW_CONNECT                    | Х                                 | Х                                     |                            |                     |                       |                      |
| ALLOWED_ALT_PARTS                |                                   | Х                                     | Х                          | Х                   | Х                     | X                    |
| ALT_SYMBOLS                      | Х                                 | Х                                     | Х                          |                     |                       | X                    |
| ALT_SYMBOLS_HARD                 | Х                                 | Х                                     | Х                          |                     |                       | Х                    |
| ARTWORK_PREFIX                   | Х                                 | Х                                     | Х                          | Х                   | Х                     | Х                    |
| ARTWORK_SUFFIX                   | Х                                 | Х                                     | Х                          | Х                   | Х                     | Х                    |
| ASSIGN_ROUTE_LAYER               |                                   |                                       | Х                          |                     |                       | Х                    |
| ASSIGN_TOPOLOGY                  |                                   |                                       | Х                          |                     | Х                     | Х                    |
| AUTO_GENERATED_TERM              | For                               | internal us                           | e only                     |                     |                       |                      |
| AUTO_RENAME                      |                                   |                                       | Х                          |                     |                       | Х                    |
| BACKDRILL_EXCLUDE                |                                   | Х                                     |                            |                     |                       |                      |
| BACKDRILL_MAX_PTH_ST<br>UB       |                                   | Х                                     |                            |                     |                       |                      |
| BACKDRILL MIN PIN PTH            |                                   | Х                                     |                            |                     |                       |                      |
| BACKDRILL OVERRIDE               |                                   | Х                                     |                            |                     |                       |                      |
| BACKDRILL PRESSFIT CO<br>NNECTOR |                                   | Х                                     |                            |                     |                       |                      |
| BBVIA_SEPARATION                 |                                   |                                       | Х                          |                     |                       |                      |
| BIDIRECTIONAL                    | Х                                 |                                       |                            |                     |                       |                      |
| BLOCK                            | Х                                 |                                       |                            |                     |                       |                      |
| BN                               | Х                                 |                                       |                            |                     |                       |                      |
| BOARD_THICKNESS                  |                                   |                                       | Х                          |                     |                       | Х                    |
| BODY_NAME                        | Х                                 |                                       |                            |                     |                       |                      |

Table 1-1 Properties and Use

| Property                          | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |  |
|-----------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|--|
| BODY TYPE                         | Х                                 |                                       |                            |                     |                       |                      |  |
| BOM IGNORE                        | Х                                 | Х                                     | Х                          |                     |                       | Х                    |  |
| BOND PAD                          |                                   |                                       | Х                          |                     |                       | Х                    |  |
| BONDPAD_TO_BBV_SPAC-ING           |                                   |                                       |                            |                     |                       | Х                    |  |
| BONDPAD_TO_BONDPAD<br>DIFFP_SPC   |                                   |                                       | Х                          |                     |                       | v                    |  |
| BONDPAD_TO_BOND-<br>PAD_SPACING   |                                   |                                       |                            |                     |                       | Х                    |  |
| BONDPAD_TO_MVIA_SPAC-ING          |                                   |                                       |                            |                     |                       | Х                    |  |
| BOND-<br>PAD_TO_SHAPE_SPACING     |                                   |                                       |                            |                     |                       | Х                    |  |
| BONDPAD_TO_TEST-<br>PIN_SPACING   |                                   |                                       |                            |                     |                       | Х                    |  |
| BONDPAD TO THRUVIA SPACING        |                                   |                                       |                            |                     |                       | X                    |  |
| BONDPAD COMP EDGE                 | For                               | internal us                           | e only                     |                     |                       | •                    |  |
| BOND WIRE                         |                                   |                                       | Х                          |                     |                       | X                    |  |
| BONDWIRE BONDPAD SP<br>C          | For                               | internal us                           | e only                     |                     |                       |                      |  |
| BONDWIRE BONDWIRE C<br>ONNECT_SPC | For                               | internal us                           | e only                     |                     |                       |                      |  |
| BONDWIRE BONDWIRE S<br>PC         | For                               | For internal use only                 |                            |                     |                       |                      |  |
| BONDWIRE DIAMETER                 | For                               | internal us                           | e only                     |                     |                       |                      |  |
| BONDWIRE DIFF PROFILE SPC         | For                               | For internal use only                 |                            |                     |                       |                      |  |
| BONDWIRE_PIN_SPC                  | For                               | internal us                           | e only                     |                     |                       |                      |  |

Table 1-1 Properties and Use

| Property                | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|-------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| BUBBLED                 | Х                                 |                                       |                            |                     |                       |                      |
| BUBBLE GROUP            | Х                                 |                                       |                            |                     |                       |                      |
| BUS NAME                |                                   |                                       | Х                          |                     |                       | X                    |
| CDS NOT ON SYM          | Х                                 |                                       |                            |                     |                       |                      |
| CDS PARENT FUNC IDEN    |                                   |                                       |                            |                     |                       | Х                    |
| CDS PARENT PIN SPACIN G |                                   |                                       |                            |                     |                       | Х                    |
| CDS_XNET_NAME           |                                   |                                       | Х                          |                     |                       | Х                    |
| CLASS                   | Х                                 |                                       |                            |                     |                       |                      |
| CLIP_DRAW               |                                   |                                       | Х                          |                     |                       | Х                    |
| CLIP_DRAWING            |                                   |                                       | Х                          |                     |                       | Х                    |
| CLK_2OUT_MAX            |                                   |                                       | Х                          |                     | Х                     | Х                    |
| CLK_2OUT_MIN            |                                   |                                       | Х                          |                     | Х                     | X                    |
| CLK_SKEW_MAX            |                                   |                                       | Х                          |                     | Х                     | X                    |
| CLK_SKEW_MIN            |                                   |                                       | Х                          |                     | Х                     | X                    |
| CLOCK_NET               |                                   |                                       | Х                          |                     | Х                     | X                    |
| COMMENT                 | Х                                 | Х                                     | Х                          |                     | Х                     | X                    |
| COMMENT_BODY            | Х                                 |                                       |                            |                     |                       |                      |
| COMMENTS                |                                   |                                       | Х                          |                     |                       | Х                    |
| COMP_NAME               | Х                                 | Х                                     |                            |                     |                       |                      |
| COMP_NAME_SUFFIX        | Х                                 | Х                                     |                            |                     |                       |                      |
| COMPONENT_WEIGHT        |                                   |                                       | Х                          |                     |                       | Х                    |
| CONDUCTOR_MATERIAL      |                                   |                                       |                            |                     |                       | X                    |
| CONDUCTOR_THICKNESS     |                                   |                                       |                            |                     |                       | X                    |

Table 1-1 Properties and Use

| Property                   | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|----------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| CPW DISABLED               |                                   |                                       | Х                          |                     |                       | Х                    |
| DEGAS NO VOID              |                                   |                                       |                            |                     |                       | X                    |
| DENSE COMPONENT            |                                   |                                       | Х                          |                     |                       | X                    |
| DEVICE LABEL               | Cur                               | rently not u                          | sed                        |                     |                       |                      |
| DFA DEV CLASS              |                                   |                                       |                            |                     |                       | Х                    |
| DIELECTRIC MATERIAL        |                                   |                                       |                            |                     |                       | Х                    |
| DIELECTRIC THICKNESS       |                                   |                                       |                            |                     |                       | Х                    |
| DIFFERENTIAL PAIR          | Х                                 |                                       | Obs                        | solete for the      | se tools.             | I                    |
| DIFFP USES PROPERTIES      |                                   |                                       | Х                          |                     | X                     | X                    |
| DIFFP_COUPLED_MINUS        |                                   |                                       | Х                          |                     | Х                     | X                    |
| DIFFP_COUPLED_PLUS         |                                   |                                       | Х                          |                     | Х                     | X                    |
| DIFFP_GATHER_CONTROL       |                                   |                                       | Х                          |                     | Х                     | X                    |
| DIFFP_MIN_SPACE            |                                   |                                       | Х                          |                     | Х                     | Х                    |
| DIFFP_NECK_GAP             |                                   |                                       | Х                          |                     | Х                     | Х                    |
| DIFFP_PHASE_CONTROL        | Cur                               | rently not u                          | sed                        |                     |                       |                      |
| DIFFP_PHASE_TOL            |                                   |                                       | Х                          |                     | Х                     | X                    |
| DIFF_PAIR_PINS_NEG         |                                   |                                       |                            |                     |                       | X                    |
| DIFF_PAIR_PINS_POS         |                                   |                                       |                            |                     |                       | Х                    |
| DIFFP_PRIMARY_GAP          |                                   |                                       | Х                          |                     | Х                     | Х                    |
| DIFFP_UNCOUPLED_LENG<br>TH |                                   |                                       | Х                          |                     | Х                     | Х                    |
| DIFF_PAIR_PINS_NEG         | Х                                 |                                       |                            |                     |                       |                      |
| DIFF_PAIR_PINS_POS         | Х                                 |                                       |                            |                     |                       |                      |
| DRC_UNROUTED_MINPROP       |                                   |                                       | X                          |                     |                       | Х                    |

Table 1-1 Properties and Use

| Property                     | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| DRC UNROUTED RELPRO          |                                   |                                       | Х                          |                     |                       | Х                    |
| DRIVER_TERM_VAL              |                                   |                                       | Х                          |                     |                       | Х                    |
| DYN_CLEARANCE_OVERSI<br>ZE   |                                   |                                       | Х                          |                     |                       | Х                    |
| DYN_CLEARANCE_TYPE           |                                   |                                       | Х                          |                     |                       | X                    |
| DYN_DELETED_ISLAND           |                                   |                                       | Х                          |                     |                       | X                    |
| DYN_DO_NOT_VOID              |                                   |                                       | Х                          |                     |                       | X                    |
| DYN_FIXED_THERM_WIDT H       |                                   |                                       | Х                          |                     |                       | X                    |
| DYN MAX THERMAL CON<br>NS    |                                   |                                       | Х                          |                     |                       | Х                    |
| DYN MIN THERMAL CON<br>NS    |                                   |                                       | Х                          |                     |                       | Х                    |
| DYN_OVERSIZE_THERM_<br>WIDTH |                                   |                                       | Х                          |                     |                       | Х                    |
| DYN THERMAL BEST FIT         |                                   |                                       | Х                          |                     |                       | Х                    |
| DYN THERMAL CON TYP<br>E     |                                   |                                       | Х                          |                     |                       | Х                    |
| <u>ECL</u>                   |                                   | Х                                     | Х                          |                     |                       | Х                    |
| ECL_TEMP                     |                                   |                                       | Х                          |                     |                       | Х                    |
| EDGE_SENS                    |                                   |                                       | Х                          |                     |                       | X                    |
| ELECTRICAL_CONSTRAIN T_SET   |                                   |                                       | Х                          |                     |                       | Х                    |
| EMC_COMP_TYPE                |                                   | Х                                     | Х                          |                     |                       | Х                    |
| EMC_CRITICAL_IC              |                                   | Х                                     | Х                          |                     |                       | Х                    |
| EMC_CRITICAL_NET             |                                   | Х                                     | Х                          |                     |                       | X                    |

Table 1-1 Properties and Use

| Property                       | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|--------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| EMC CRITICAL REGION            |                                   |                                       | Х                          |                     |                       | Х                    |
| EMC RUN DIR                    |                                   |                                       | Х                          |                     |                       | Х                    |
| ETCH TURN UNDER ALL PADS       |                                   |                                       | Х                          |                     | Х                     |                      |
| ETCH_TURN_UNDER_PAD            |                                   |                                       | Х                          |                     | Х                     |                      |
| ETCH_TURN_UNDER_PAD<br>_EXEMPT |                                   |                                       | Х                          |                     | Х                     |                      |
| FAMILY                         | Х                                 |                                       |                            |                     |                       |                      |
| FILLET                         |                                   |                                       | Х                          |                     |                       | Х                    |
| FIRST_INCIDENT                 |                                   |                                       | Х                          |                     |                       | Х                    |
| FIX_ALL                        |                                   |                                       | Х                          |                     |                       | Х                    |
| FIXED                          |                                   | Х                                     | Х                          |                     |                       | Х                    |
| FIXED_T_TOLERANCE              |                                   |                                       | Х                          |                     |                       | Х                    |
| FP_BOARD_CLEARANCE             | For                               | internal us                           | e only                     |                     |                       |                      |
| FP_NOTES_NO_EDIT               |                                   |                                       | Х                          |                     |                       |                      |
| FP_NOTES_TEXT_BLOCK            | For                               | internal us                           | e only                     |                     |                       |                      |
| FP_REFDES_TEXT_BLOCK           | For                               | internal us                           | e only                     |                     |                       |                      |
| FP_ROOM_NAME_TEXT_B<br>LOCK    | For                               | internal us                           | e only                     |                     |                       |                      |
| <u>GROUP</u>                   | Х                                 | Х                                     | Х                          |                     |                       | X                    |
| HARD LOCATION                  |                                   |                                       | Х                          |                     |                       | Х                    |
| HAS FIXED SIZE                 | Х                                 |                                       |                            |                     |                       |                      |
| HDL CONCAT                     | Х                                 |                                       |                            |                     |                       |                      |
| HDL LSBTAP                     | Х                                 |                                       |                            |                     |                       |                      |
| HDL MSBTAP                     | Х                                 |                                       |                            |                     |                       |                      |
| HDL NOT                        | Х                                 |                                       |                            |                     |                       |                      |

Table 1-1 Properties and Use

| Property                       | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|--------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| HDL PORT                       | Х                                 |                                       |                            |                     |                       |                      |
| HDL POWER                      | Х                                 |                                       |                            |                     |                       |                      |
| HDL REPLICATE                  | Х                                 |                                       |                            |                     |                       |                      |
| HDL SLASH                      | Х                                 |                                       |                            |                     |                       |                      |
| HDL SYNONYM                    | Х                                 |                                       |                            |                     |                       |                      |
| HDL TAP                        | Х                                 |                                       |                            |                     |                       |                      |
| <u>HEIGHT</u>                  | Х                                 | Х                                     |                            |                     |                       | Х                    |
| IC DESIGN CELL INSTAN CE_NAME  |                                   | Х                                     |                            |                     |                       | Х                    |
| IC_DESIGN_CELL_MASTE<br>R_NAME |                                   | Х                                     |                            |                     |                       | Х                    |
| IC_DESIGN_CELL_PIN_NA<br>ME    |                                   | Х                                     |                            |                     |                       | Х                    |
| IC DESIGN NET NAME             |                                   | Х                                     |                            |                     |                       | Х                    |
| IDF OTHER OUTLINE              |                                   |                                       | Х                          |                     |                       | X                    |
| IDF OWNER                      |                                   |                                       | Х                          |                     |                       | X                    |
| IMPEDANCE RULE                 |                                   |                                       | Х                          |                     |                       | X                    |
| INCLUDE IN RF TOPOLO GY        | Х                                 |                                       | Х                          |                     |                       |                      |
| INLINE_PIN_VOIDS               |                                   |                                       | Х                          |                     |                       | X                    |
| INPUT_LOAD                     | Х                                 |                                       |                            |                     |                       |                      |
| INSERTION_CODE                 | Cur                               | rently not u                          | sed                        |                     |                       |                      |
| ISRFELEMENT                    |                                   |                                       | X                          |                     |                       |                      |
| JEDEC_TYPE                     | Х                                 | Х                                     |                            |                     |                       |                      |
| J_TEMPERATURE                  |                                   |                                       | Х                          |                     |                       | X                    |
| LAST_MODIFIED                  | Х                                 |                                       |                            | _                   |                       |                      |

Table 1-1 Properties and Use

| Property                               | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|----------------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| LAST PIN SWAP                          |                                   | Х                                     |                            |                     |                       |                      |
| LAYERSET GROUP                         |                                   |                                       | Х                          |                     |                       | X                    |
| LEAD DIAMETER                          |                                   |                                       | Х                          |                     |                       | X                    |
| LEFDEF SPECIAL NET                     |                                   |                                       | Х                          |                     |                       | Х                    |
| <u>LIBRARYn</u>                        |                                   |                                       |                            | Х                   |                       |                      |
| LINE OVERSIZE                          |                                   |                                       | Х                          |                     |                       | Х                    |
| LOAD TERM VAL                          |                                   |                                       | Х                          |                     |                       | Х                    |
| LOCATION                               | Х                                 |                                       |                            |                     |                       |                      |
| LOCKED                                 |                                   |                                       | Х                          |                     |                       | Х                    |
| LOGICAL PATH                           |                                   |                                       | Х                          |                     |                       | Х                    |
| MAKE BASE                              | Х                                 |                                       |                            |                     |                       |                      |
| MATERIAL                               | Obs                               | olete prope                           | erty                       |                     |                       |                      |
| MAX BOND LENGTH                        |                                   |                                       | Х                          |                     |                       | Х                    |
| MAX BVIA STAGGER                       |                                   |                                       | Х                          |                     |                       | Х                    |
| MAX LINE EXIT ANGLE                    |                                   |                                       |                            |                     |                       | Х                    |
| MAX POWER DISSIPATION                  | х                                 | х                                     | Х                          | x                   | X                     | x                    |
| MAX_EXPOSED_LENGTH                     |                                   |                                       | Х                          |                     |                       | X                    |
| MAX_FINAL_SETTLE                       |                                   |                                       | Х                          |                     |                       | Х                    |
| MAX_LINE_EXIT_ANGLE                    | For                               | internal us                           | e only                     |                     |                       |                      |
| MAX_LINE_WIDTH                         |                                   |                                       | Х                          |                     |                       | X                    |
| MAX_OVERSHOOT                          |                                   |                                       | Х                          |                     |                       | Х                    |
| MAX_PARALLEL (formerly<br>PARALLELISM) |                                   |                                       | Х                          |                     |                       | Х                    |

Table 1-1 Properties and Use

| Property                              | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|---------------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| MAX PEAK XTALK                        |                                   |                                       | Х                          |                     |                       | X                    |
| (formerly<br>MAX_PEAK_CROSSTALK)      |                                   |                                       |                            |                     |                       |                      |
| MAX_POWER_DISSIPATION                 |                                   |                                       |                            |                     |                       | Х                    |
| MAX SSN                               |                                   |                                       | Х                          |                     | Х                     | X                    |
| MAX UNDERSHOOT                        |                                   |                                       |                            |                     | Х                     | X*                   |
| MAX VIA COUNT                         |                                   |                                       | Х                          |                     | Х                     | Х                    |
| MAX_XTALK (formerly<br>MAX_CROSSTALK) |                                   |                                       | Х                          |                     | Х                     | Х                    |
| MERGE_NC_PINS                         | Х                                 |                                       |                            |                     |                       |                      |
| MERGE_POWER_PINS                      | Х                                 |                                       |                            |                     |                       |                      |
| MIN_BOND_LENGTH                       |                                   |                                       | Х                          |                     |                       | Х                    |
| MIN_BVIA_GAP                          |                                   |                                       | Х                          |                     |                       | X                    |
| MIN_BVIA_STAGGER                      |                                   |                                       | Х                          |                     |                       | Х                    |
| MIN_FIRST_SWITCH                      |                                   |                                       | Х                          |                     | Х                     | Х                    |
| MIN_HOLD                              |                                   |                                       | Х                          |                     | Х                     | Х                    |
| MIN_LINE_WIDTH                        |                                   |                                       | Х                          |                     |                       | X                    |
| MIN_NECK_WIDTH                        |                                   |                                       | Х                          |                     |                       | X                    |
| MIN_NOISE_MARGIN                      |                                   |                                       | Х                          |                     | Х                     | X                    |
| MIN_SETUP                             |                                   |                                       | Х                          |                     | Х                     | X                    |
| MIN_SHAPE_SIZE                        |                                   |                                       | Х                          |                     |                       | X                    |
| MODEL_DIR                             |                                   |                                       |                            | Х                   |                       |                      |
| MODEL_FILE                            |                                   |                                       |                            | Х                   |                       |                      |
| NC_PINS                               | Х                                 |                                       |                            |                     |                       |                      |
| NEEDS_NO_SIZE                         | Х                                 |                                       |                            |                     |                       |                      |

Table 1-1 Properties and Use

| Property                          | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|-----------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| NET SCHEDULE                      |                                   |                                       | Х                          |                     | Х                     | X                    |
| NET SHORT                         | Х                                 | Х                                     | Х                          |                     |                       | X                    |
| NO BACKANNOTATE                   |                                   | Х                                     | Х                          |                     |                       | X                    |
| NO BACKANNOTATE                   | Х                                 |                                       |                            |                     |                       |                      |
| NO DRC                            |                                   | X                                     | Х                          |                     |                       | X                    |
| NODRC COMPONENT BO<br>ARD_OVERLAP |                                   |                                       | Х                          |                     |                       | Х                    |
| NODRC_ETCH_OUTSIDE_<br>KEEPIN     |                                   |                                       | Х                          |                     |                       | Х                    |
| NODRC_SYM_PIN_PASTE<br>MASK       |                                   |                                       | Х                          |                     |                       | Х                    |
| NODRC SYM PIN SOLDE<br>RMASK      |                                   |                                       | Х                          |                     |                       | Х                    |
| NODRC_SYM_SAME_PIN                |                                   |                                       | Х                          |                     |                       | X                    |
| NODRC_VIAS_OUTSIDE_K<br>EEPIN     |                                   |                                       | Х                          |                     |                       | Х                    |
| NO_FILLET                         |                                   | Х                                     | Х                          |                     |                       | X                    |
| NO IO CHECK                       | Х                                 |                                       |                            |                     |                       |                      |
| NO LOAD CHECK                     | Х                                 |                                       |                            |                     |                       |                      |
| NO_LIN2SHAPE_FAT                  |                                   |                                       | Х                          |                     |                       | X                    |
| NO_PIN_ESCAPE                     |                                   | Х                                     | Х                          |                     |                       | X                    |
| NO_RAT                            |                                   | Х                                     | Х                          |                     |                       | X                    |
| NO_REP_PRIM                       |                                   |                                       |                            | Х                   |                       |                      |
| NO_RIPUP                          |                                   | Х                                     | Х                          |                     |                       | Х                    |
| NO_ROUTE                          |                                   | X                                     | Х                          |                     |                       | X                    |
| NO_SHAPE_CONNECT                  |                                   |                                       | Х                          |                     |                       | Х                    |

Table 1-1 Properties and Use

| Property                                        | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|-------------------------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| NO SM COVERAGE CHE<br>CK                        | Cur                               | rently not u                          | sed                        |                     |                       |                      |
| NO_SWAP_COMP                                    |                                   |                                       | Х                          |                     |                       | X                    |
| NO_SWAP_GATE                                    |                                   |                                       | Х                          |                     |                       | Х                    |
| NO_SWAP_GATE_EXT                                |                                   |                                       | Х                          |                     |                       | Х                    |
| NO_SWAP_PIN                                     |                                   |                                       | Х                          |                     |                       | X                    |
| NO_TEST                                         |                                   | Х                                     | Х                          |                     |                       | X                    |
| NO_VIA_CONNECT                                  |                                   |                                       | Х                          |                     |                       | X                    |
| NO_WIREBOND                                     |                                   |                                       |                            |                     |                       | X                    |
| OK_DANGLE                                       |                                   |                                       | Х                          |                     |                       |                      |
| OK_NET_ONE_PIN                                  | Х                                 |                                       | Х                          |                     |                       | X                    |
| OK_UNASSIGNED_SHAPE                             |                                   |                                       | Х                          |                     |                       | X                    |
| OUTPUT_LOAD                                     | Х                                 |                                       |                            |                     |                       |                      |
| OUTPUT_TYPE                                     | Х                                 |                                       |                            |                     |                       |                      |
| PACKAGE_HEIGHT_MAX<br>and<br>PACKAGE_HEIGHT_MIN |                                   |                                       | Х                          |                     |                       | Х                    |
| PACK_IGNORE                                     | Х                                 | Х                                     |                            |                     |                       |                      |
| PACK_SHORT                                      | Х                                 | Х                                     |                            |                     |                       |                      |
| PACK_TYPE                                       | Х                                 |                                       |                            |                     |                       |                      |
| PART_NAME                                       | Х                                 |                                       |                            |                     |                       |                      |
| PART_NUMBER                                     | Х                                 | Х                                     |                            |                     |                       | Х                    |
| PHYS_DES_PREFIX                                 | Х                                 | Х                                     |                            |                     |                       |                      |
| PHYS_DES_PREFIX                                 | Х                                 |                                       |                            |                     |                       |                      |
| PIN_DELAY                                       | Х                                 |                                       | Х                          |                     | Х                     | X                    |

Table 1-1 Properties and Use

|                    | Entry<br>HDL | Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | SiP<br>Tools |
|--------------------|--------------|-----------------------------|----------------------------|---------------------|-----------------------|--------------|
| PIN DELAY ENABLED  | X            |                             | X                          |                     | Х                     | Х            |
| PIN ESCAPE         |              |                             | Х                          |                     |                       | X            |
| PIN GROUP          | X            |                             |                            |                     |                       |              |
| PIN NAME           | X            |                             |                            |                     |                       |              |
| PIN NUMBER         | X            |                             |                            |                     |                       |              |
| PIN SIGNAL MODEL   | For          | internal us                 | e only                     |                     |                       |              |
| PINUSE             | X            | Х                           | Х                          |                     |                       | X            |
| PLACE TAG          |              |                             | X                          |                     |                       | Х            |
| PLATING            |              |                             | X                          |                     |                       | Х            |
| PN                 | Х            |                             |                            |                     |                       |              |
| PNN                | Х            |                             |                            |                     |                       |              |
| PORT ORDER         |              |                             |                            | Х                   |                       |              |
| POWER GROUP        | Х            |                             |                            |                     |                       |              |
| POWER MAX          |              |                             | Х                          |                     |                       |              |
| POWER OPR          |              |                             | Х                          |                     |                       |              |
| POWER PINS         | Х            |                             |                            |                     |                       |              |
| PROBE NUMBER       |              | Х                           | Х                          |                     |                       | Х            |
| PROPAGATION DELAY  |              |                             | Х                          |                     | Х                     | Х            |
| PULSE PARAM        |              |                             | Х                          |                     | Х                     | X            |
| RATED POWER        | Х            | Х                           | Х                          | Х                   | Х                     | X            |
| RATS FACTOR        | Cur          | rently not u                | sed                        |                     |                       | I            |
| RATSNEST SCHEDULE  |              |                             | Х                          |                     | Х                     | X            |
| REF DES FOR ASSIGN |              |                             | Х                          |                     |                       | Х            |
| REF DES PATTERN    | Х            |                             |                            |                     |                       |              |
| REGION NAME        |              |                             | Х                          |                     |                       | Х            |

Table 1-1 Properties and Use

| Property                   | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|----------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| RELATIVE PROPAGATION DELAY |                                   |                                       | Х                          |                     | Х                     | Х                    |
| REMOVE                     |                                   | Х                                     |                            | Х                   |                       | X*                   |
| REUSE_ALT_MODULE           | Х                                 |                                       | Х                          |                     |                       | Х                    |
| REUSE_ID                   | For                               | internal us                           | e only                     |                     |                       |                      |
| REUSE_INSTANCE             | Х                                 |                                       | Х                          |                     |                       | X                    |
| REUSE_MODULE               | Х                                 |                                       | Х                          |                     |                       | Х                    |
| REUSE_NAME                 | Х                                 |                                       | Х                          |                     |                       | Х                    |
| REUSE_PID                  | For                               | internal us                           | e only                     |                     |                       |                      |
| RF_NET                     | For                               | For internal use only                 |                            |                     |                       |                      |
| RF_PIN_MAP                 | For                               | internal us                           | e only                     |                     |                       |                      |
| RF_TLINE                   |                                   |                                       | Х                          |                     | Х                     | Х                    |
| RFGROUP                    |                                   | Х                                     | Х                          |                     | Х                     |                      |
| RFSPLIT                    |                                   | Х                                     | Х                          |                     | Х                     |                      |
| RFELEMENTTYPE              |                                   |                                       | Х                          |                     |                       |                      |
| RFPCB_OBJECT               |                                   |                                       | Х                          |                     |                       |                      |
| ROOM                       | Х                                 | Х                                     | Х                          |                     |                       | Х                    |
| ROOM_TYPE                  |                                   |                                       | Х                          |                     |                       | Х                    |
| ROTATE                     | Х                                 |                                       |                            |                     |                       |                      |
| ROUTE_PRIORITY             |                                   | Х                                     | Х                          |                     |                       | X                    |
| ROUTE_TO_SHAPE             |                                   | Х                                     |                            |                     |                       | Х                    |
| SAME_NET                   |                                   |                                       | Х                          |                     |                       | X                    |
| SAME_NET_XTALK_ENABL<br>ED |                                   |                                       | Х                          |                     |                       | Х                    |
| SCHEMATIC_NAME             |                                   |                                       | Х                          |                     |                       | X                    |

Table 1-1 Properties and Use

| Property            | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|---------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| <u>SDFDELAYTYPE</u> |                                   |                                       |                            | Х                   |                       |                      |
| <u>SDFFILE</u>      |                                   |                                       |                            | Х                   |                       |                      |
| SDFSCALEFACTOR      |                                   |                                       |                            | Х                   |                       |                      |
| <u>SDFSCALETYPE</u> |                                   |                                       |                            | Х                   |                       |                      |
| SEC                 | Х                                 |                                       |                            |                     |                       |                      |
| SEC TYPE            | Х                                 |                                       |                            |                     |                       |                      |
| SHAPE OVERSIZE      |                                   |                                       | Х                          |                     |                       | X                    |
| SHIELD NET          |                                   | Х                                     | Х                          |                     |                       | X                    |
| SHIELD TYPE         |                                   |                                       | Х                          |                     |                       | X                    |
| SHORTING SCHEME     |                                   |                                       |                            |                     |                       | Х                    |
| SIGNAL MODEL        |                                   |                                       | Х                          |                     |                       | Х                    |
| SIG NAME            | Х                                 |                                       |                            |                     |                       |                      |
| SIM BIND VIEW       |                                   |                                       |                            | Х                   |                       |                      |
| SIM MAP VIEW        |                                   | Х                                     |                            | Х                   |                       |                      |
| SLOTNAME            |                                   |                                       | Х                          |                     |                       | X                    |
| SMD BEST FIT        |                                   |                                       | Х                          |                     |                       | X                    |
| SMD CLEAR TYPE      |                                   |                                       | Х                          |                     |                       | X                    |
| SMD MAX THERMS      |                                   |                                       | Х                          |                     |                       | X                    |
| SMD MIN THERMS      |                                   |                                       | Х                          |                     |                       | X                    |
| SMD OVERSIZE        |                                   |                                       | Х                          |                     |                       | X                    |
| SMD THERM CONN      |                                   |                                       | Х                          |                     |                       | X                    |
| SMOOTH MIN GAP      |                                   |                                       | Х                          |                     |                       | Х                    |
| SMOOTH TRIM CONTROL |                                   |                                       | Х                          |                     |                       | Х                    |
| SNAP VOID XHATCH    |                                   |                                       | Х                          |                     |                       | X                    |
| SOLDER BALL HEIGHT  |                                   |                                       | Х                          |                     |                       | X                    |

Table 1-1 Properties and Use

| Property                     | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| SOV CHECK                    |                                   |                                       |                            |                     |                       | X                    |
| SPIF CONSTANTS               | For                               | internal us                           | e only                     |                     |                       |                      |
| SPIF TURRET                  | For                               | internal us                           | e only                     |                     |                       |                      |
| SPLIT INST                   |                                   |                                       |                            | Х                   |                       |                      |
| SPLIT INST NAME              |                                   |                                       |                            | Х                   |                       |                      |
| STUB LENGTH                  |                                   |                                       | Х                          |                     | Х                     | X                    |
| SUBDESIGN MASTER             | Х                                 |                                       |                            |                     |                       |                      |
| SUBDESIGN SUFFIX             | Х                                 |                                       |                            |                     |                       |                      |
| SUBNET NAME                  |                                   |                                       | Х                          |                     |                       | X                    |
| SWAP GROUP                   |                                   |                                       | Х                          |                     |                       | X                    |
| SWAP INFO                    | Х                                 |                                       |                            |                     |                       |                      |
| SYM NO SUBCLASS MAP<br>PING  |                                   |                                       | Х                          |                     |                       | Х                    |
| SYS_CONFIG_NAME              |                                   |                                       | Х                          |                     |                       | Х                    |
| TECH                         | Х                                 |                                       |                            |                     |                       |                      |
| TEMPORARY_PACKAGE_S<br>YMBOL | For                               | internal us                           | se only                    |                     |                       |                      |
| TERMINATOR_PACK              |                                   |                                       | Х                          |                     |                       | X                    |
| TESTER_GUARDBAND             |                                   |                                       | Х                          |                     |                       | X                    |
| TESTPOINT_ALLOW_UNDE R       |                                   |                                       | Х                          |                     |                       | Х                    |
| TESTPOINT MAX DENSIT<br>Y    |                                   |                                       | Х                          |                     |                       | Х                    |
| TESTPOINT_QUANTITY           |                                   | Х                                     | Х                          |                     |                       | X                    |
| TEXT_OVERSIZE                |                                   |                                       | Х                          |                     |                       | X                    |
| THERMAL_RELIEF               |                                   |                                       | Х                          |                     |                       | X                    |

Table 1-1 Properties and Use

| Property                       | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |  |
|--------------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|--|
| THETA JB                       | х                                 | Х                                     | х                          | Х                   | х                     | x                    |  |
| THETA JC                       | х                                 | х                                     | х                          | Х                   | х                     | x                    |  |
| THICKNESS                      | Ob                                | solete prop                           | erty                       |                     |                       |                      |  |
| THRU BEST FIT                  |                                   |                                       | Х                          |                     |                       | X                    |  |
| THRU CLEAR TYPE                |                                   |                                       | Х                          |                     |                       | Х                    |  |
| THRU MAX THERMS                |                                   |                                       | Х                          |                     |                       | Х                    |  |
| THRU MIN THERMS                |                                   |                                       | Х                          |                     |                       | Х                    |  |
| THRU OVERSIZE                  |                                   |                                       | Х                          |                     |                       | Х                    |  |
| THRU THERM CONN                |                                   |                                       | Х                          |                     |                       | Х                    |  |
| TIMING DELAY OVERRIDE          |                                   |                                       | Х                          |                     | Х                     | Х                    |  |
| TOL                            |                                   | Х                                     | Х                          |                     |                       | Х                    |  |
| TOPOLOGY TEMPLATE              | Obs                               | Obsolete property                     |                            |                     |                       |                      |  |
| TOPOLOGY TEMPLATE R<br>EVISION |                                   |                                       | Х                          |                     |                       | X                    |  |
| TOTAL_ETCH_LENGTH              |                                   |                                       | Х                          |                     | Х                     | X                    |  |
| TS_ALLOWED                     |                                   |                                       | Х                          |                     |                       | Х                    |  |
| UNFIXED_PINS                   | Х                                 |                                       | Х                          |                     |                       | Х                    |  |
| UNKNOWN_LOADING                | Х                                 |                                       |                            |                     |                       |                      |  |
| UNUSED_PADS_IGNORE             | Х                                 | Х                                     | Х                          | Х                   | Х                     | Х                    |  |
| <u>USEn</u>                    |                                   |                                       |                            | Х                   |                       |                      |  |
| VALUE                          | Х                                 | Х                                     | Х                          |                     |                       | Х                    |  |
| VER                            | Х                                 |                                       |                            |                     |                       |                      |  |
| VERILOG_LIB                    |                                   |                                       |                            | Х                   |                       |                      |  |
| VERILOG_MODEL                  |                                   | Х                                     |                            | Х                   |                       |                      |  |
| VERILOG_NAME                   |                                   |                                       |                            | Х                   |                       |                      |  |

# Allegro X Platform Properties Reference Allegro Platform Properties

Table 1-1 Properties and Use

| Property           | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|--------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| VERILOG PORT NAME  | Х                                 |                                       |                            |                     |                       | Х                    |
| VERSION ID         | For                               | internal us                           | e only                     |                     |                       | I                    |
| VHDL CONCAT        | Х                                 |                                       |                            |                     |                       |                      |
| VHDL INIT          |                                   |                                       |                            | Х                   |                       |                      |
| VHDL MODE          | Х                                 |                                       |                            |                     |                       |                      |
| VHDL MODEL         |                                   | Х                                     |                            | Х                   |                       |                      |
| VHDL NAME          |                                   |                                       |                            | Х                   |                       |                      |
| VHDL SCALAR TYPE   |                                   |                                       |                            | Х                   |                       |                      |
| VHDL SLICE         | Х                                 |                                       |                            |                     |                       |                      |
| VHDL VECTOR TYPE   |                                   |                                       |                            | Х                   |                       |                      |
| VIA AT SMD FIT     |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA AT SMD THRU    |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA CLEAR TYPE     |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA LIST           |                                   | Х                                     | Х                          |                     |                       | Х                    |
| VIA MAX THERMS     |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA MIN THERMS     |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA OVERSIZE       |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA THERM CONN     |                                   |                                       | Х                          |                     |                       | Х                    |
| VIAS ALLOWED       |                                   |                                       | Х                          |                     |                       | Х                    |
| VIA Z ENABLED      |                                   |                                       | Х                          |                     |                       | Х                    |
| VLOG MODE          | Х                                 |                                       |                            |                     |                       |                      |
| VLOG NET TYPE      |                                   |                                       |                            | Х                   |                       |                      |
| VOID SAME NET      |                                   |                                       | Х                          |                     |                       |                      |
| <u>VOLTAGE</u>     |                                   | Х                                     | Х                          |                     |                       | Х                    |
| VOLTAGE SOURCE PIN |                                   |                                       | X                          |                     |                       | Х                    |

Allegro Platform Properties

Table 1-1 Properties and Use

| Property                  | Allegro<br>Design<br>Entry<br>HDL | System<br>Connecti<br>vity<br>Manager | Allegro<br>X PCB<br>Editor | Logic<br>Simulation | Constraint<br>Manager | APD/<br>SiP<br>Tools |
|---------------------------|-----------------------------------|---------------------------------------|----------------------------|---------------------|-----------------------|----------------------|
| VOLT TEMP MODEL           |                                   | Х                                     |                            |                     |                       | X                    |
| WB LOOP HEIGHT GROUP      |                                   |                                       | Х                          |                     |                       | Х                    |
| WEIGHT                    |                                   | X                                     | Х                          |                     |                       | X                    |
| WIREBOND_MATERIAL         |                                   |                                       |                            |                     |                       | X                    |
| WIREBOND_PROFILE_NA<br>ME |                                   |                                       |                            |                     |                       | Х                    |
| WIRE_LENGTH               |                                   |                                       | Х                          |                     |                       | Х                    |
| WIREBOND_MATERIAL         |                                   |                                       |                            |                     |                       | Х                    |
| WIREBOND_MATERIAL         |                                   |                                       |                            |                     |                       | Х                    |
| WIREBOND_PROFILE_NA<br>ME |                                   |                                       |                            |                     |                       | Х                    |
| XHATCH BORDER WIDTH       |                                   |                                       | Х                          |                     |                       | X                    |
| XR                        | Х                                 |                                       |                            |                     |                       |                      |
| FXTALK ACTIVE TIME        | Х                                 |                                       | Х                          |                     | Х                     | X                    |
| XTALK IGNORE NETS         |                                   |                                       | Х                          |                     | Х                     | X                    |
| XTALK SENSITIVE TIME      | Х                                 |                                       | Х                          |                     | Х                     | Х                    |
| XY                        | Х                                 |                                       |                            |                     |                       |                      |

<sup>\*</sup> means APD only, not the SiP tools.

Allegro Platform Properties

# **Property Descriptions**

# ADJACENT LAYER KEEPOUT ABOVE

The ADJACENT\_LAYER\_KEEPOUT\_ABOVE property, attached to pins or vias, controls the number of layers above the end of a pin or via that a route keepout should generate. The value of the property is an integer and ranges from 1 to 8.

# ADJACENT\_LAYER\_KEEPOUT\_BELOW

The ADJACENT\_LAYER\_KEEPOUT\_BELOW property, attached to pins or vias, controls the number of layers below the end of a pin or via that a route keepout should generate. The value of the property is an integer and ranges from 1 to 8.

#### **ALIGNED**

The ALIGNED property, attached to bondpads in APD, prohibits the attached bondpad from going out of alignment when you execute the move or spin commands. APD sets this property, based on the settings in the *Options* tab of the Control Panel.

# ALLOW\_CONN\_SWAP

The ALLOW\_CONN\_SWAP property is attached to a component and governs how swaps are handled in the back-to-front flow. You can attach this property using the Property window, or add it in the chips.prt file.

- Not attached: Pin swaps are handled as net swaps for component where the Pin name = Pin number. On all co-design components, always pin swaps are performed.
- TRUE: Enables net swaps on components with this property.
- FALSE: Disables net swaps on components with this property. All swaps are handled as pin swaps.

#### **Pin Swap and Net Swap Matrix**

Net swaps have been introduced for BGA type components—where the Pin name is the same as Pin number—to retain the pin name and number consistency.

Allegro Platform Properties

|                                | Co-Design<br>Components | Components<br>where Pin Name<br>= Pin Number | Components<br>where Pin<br>Name!= Pin<br>Number |
|--------------------------------|-------------------------|----------------------------------------------|-------------------------------------------------|
| ALLOW_CONN_SWAP is not present | Pin Swap                | Net swap                                     | Pin Swap                                        |
| ALLOW_CONN_SWAP=TRUE           | Net Swap                | Net swap                                     | Net swap                                        |
| ALLOW CONN SWAP=FALSE          | Pin Swap                | Pin swap                                     | Pin swap                                        |

#### **Exceptions for Net Swaps**

Net swaps are not performed in the following cases:

- For parts that belong to read-only, concept, or reuse blocks.
- If parent differential pin of the swapped have terminations attached.

# **ALLOW CONNECT**

The ALLOW\_CONNECT property, attached to a component, symbol, net, or pin, allows different types of outputs to be connected without producing errors when OUTPUT\_TYPE properties are checked. You can use the ALLOW\_CONNECT property on a library component or in a logical design. Be sure that the value is set to TRUE.

If you attach the ALLOW\_CONNECT property to a net, it applies to all output pins on the net. If you attach the property to a symbol, it applies to all output pins on the symbol. When attached to a pin, the property applies only to the pin to which you attached the property.

# ALLOWED\_ALT\_PARTS

The ALLOWED\_ALT\_PARTS property is attached to a part which is to be replaced. In the *Value* column of the *Attributes* dialog, for the ALLOWED\_ALT\_PARTS attribute, you need to specify one or more of the values of the property you defined in the ALLOWED ALTERNATE PART PROP directive.

For more information about the ALLOWED\_ALTERNATE\_PART\_PROP directive, refer to the <u>ALLOWED\_ALTERNATE\_PART\_PROP</u> section of <u>Allegro Front-End CPM Directive</u> Reference Guide.

Allegro Platform Properties

The value of the ALLOWED\_ALT\_PARTS property can be a comma-separated list of values. You can also use an asterisk (\*) or question mark (?) in the list.

The asterisk can take on the value of any number of characters and can be placed at the beginning of a string like \*-30, at the end of a string like QD-\* and in between a string like QD-\* and in between a string like QD-\* in the comma-separated list.

The question mark can take on the value of a single character and can be placed at the beginning of a string like <code>?D-000205-30</code>, at the end of a string like <code>QD-000205-3?</code>, and in between a string like <code>QD-000?05-30</code>. For example, if you use <code>QD-0002?5-30</code> in the commaseparated list, a component can be replaced with any component whose part number is <code>QD-000205-30</code>, <code>QD-000215-30</code>, <code>QD-000225-30</code>.

#### **Syntax**

#### **Example**

```
ALLOWED_ALT_PARTS = QD-000295-30,QD-000077-00,QD-000372-00
ALLOWED_ALT_PARTS = QD-0002?5-30,QD-000077-00,QD-*
```

# **ALT\_SYMBOLS**

The ALT\_SYMBOLS property, attached to an assigned component, comes in through the pstchip.dat file for Allegro Design Entry HDL or a device file for third-party tools. Alternate symbols cannot be used for an unassigned component. The property is not directly editable in the design editors.

This property lets you specify a list of alternate package symbol names that you can use to substitute the primary package symbol during interactive placement. During component placement, move, or mirror operations, selecting the ALT\_SYMBOLS pop-up options allows you to switch to a different symbol (one symbol at a time) through the entire list.

By default, the symbol defined in the component's JEDEC\_TYPE can always be placed on either the top or the bottom. The presence of the boolean <u>ALT\_SYMBOLS\_HARD</u> property on the same component overrides this behavior.

This is the syntax of the PACKAGEPROP record when you use ALT\_SYMBOLS:

Allegro Platform Properties

| PACKAGEPROP ALT_SYMBOLS | '(Subclass:Symbol,;Subclass:Symbol,)'                                                                                                             |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Subclass                | TOP (or T) for top layer, BOTTOM (or B) for bottom layer, and INTERNAL (or I). If no subclass is specified, the alternate is legal for all sides. |
| Symbol Symbol           | Standard Allegro X PCB Editor package symbol name.<br>Separate each symbol with a comma.                                                          |

**Note:** You can enter more than one symbol statement by separating each symbol statement with a; (semicolon). This syntax can also be used in a physical parts table. The entire statement, including the parentheses, must be enclosed in single quotations to be read correctly by the *netin param* program.

The following example shows a device file containing a PACKAGEPROP record for alternate symbols. In this sample file, five alternate symbols are defined for a resistor; the first two are for either TOP or BOTTOM, and the remaining three are for the BOTTOM:

```
CLASS DISCRETE

PACKAGE RES400

PACKAGEPROP ALT_SYMBOLS '(RES500, RES800; B:RES400B, RES500B, RES800B)'

PINCOUNT 2

...

END
```

# **Design Editor Schematic Notes**

■ The ALT\_SYMBOLS property has the following attributes defined in the default cdsprop.paf file:

```
inherit(cell), permit(cell), uppercase value
```

- This property is now inherited by all components of a hierarchical block of which they form a part.
- The ALT\_SYMBOLS property and its values always appear in uppercase in the pstxprt.dat and pstchip.dat files, irrespective of the case you specify on the schematic instance, part table file (.ptf), or chips.prt file.

# **Syntax**

Property is attached to component definitions. Property type is String with the following syntax. Third party device file:

Allegro Platform Properties

```
PACKAGEPROP ALT_SYMBOLS '(T:DIP20_3;I:SIP14_3; B:SOIC20)'
PACKAGEPROP ALT_SYMBOLS_HARD
```

■ Property is not editable in the System Connectivity Manager. Normal method of entering the property into a design is either by the pstchip.dat (Cadence Schematic) or the device files (3rd party).

#### Notes:

■ The open and closed parentheses () are mandatory. If you do not add these parentheses, the following error is generated:

```
Error in ALT_SYMBOLS property for device < device_name>:'Encountered an error while parsing alternate symbol.'
```

- You may use shorthand notation; T for "TOP", B for "BOTTOM", I for "INTERNAL".
- The keywords may appear in any order.
- If symbols are not qualified by TOP, BOTTOM, or INTERNAL keywords, then they can be placed either on the top, bottom, or internal layer.
- If the ALT\_SYMBOLS\_HARD property is present, then the symbol defined by the JEDEC\_TYPE is restricted to its definition layer in the ALT\_SYMBOLS property. If the JEDEC\_TYPE symbol does not appear in the ALT\_SYMBOLS set, then the default JEDEC\_TYPE symbol can be placed on either the top or bottom of the design.

## **Examples** (ALT\_SYMBOLS and ALT\_SYMBOLS\_HARD)

These examples use a JEDEC\_TYPE DIP20 to illustrate the use of ALT\_SYMBOLS\_HARD. The ALT\_SYMBOLS\_HARD property has no effect on examples one, two, and three.

1. The ALT\_SYMBOLS property does not include the JEDEC\_TYPE property and alternate symbols are not side-specific.

```
(SOIC20, DIP20_3)

TOP allows: SOIC20, DIP20_3 and Jedec_type DIP20

BOTTOM allows: SOIC20, DIP20_3 and Jedec_type DIP20
```

**2.** The ALT\_SYMBOLS property does not include the JEDEC\_TYPE property, and alternate symbols are side-specific.

```
(TOP: SOIC20, DIP20_3; BOTTOM: DIP20_3)

TOP allows: DIP20 SOIC20 and Jedec_type DIP20
```

Allegro Platform Properties

BOTTOM allows: DIP20\_3 and Jedec\_type DIP20

**3.** The ALT\_SYMBOLS property includes the JEDEC\_TYPE property, and alternate symbols are not side-specific.

(DIP20, SOIC20)

TOP allows: DIP20 SOIC20 and Jedec\_type DIP20

BOTTOM allows: DIP20 SOIC20 and Jedec\_type DIP20

**4.** The ALT\_SYMBOLS property includes the JEDEC\_TYPE property, and alternate symbols are side-specific.

| ALT_SYMBOLS Property       | Side   | Placement without ALT_SYMBOLS_HARD | Placement with ALT_SYMBOLS_HARD |
|----------------------------|--------|------------------------------------|---------------------------------|
| (T:DIP20,DIP20_3,SOIC20)   | TOP    | DIP20,DIP20_3,SOIC20               | DIP20,DIP20_3,SOIC20            |
|                            | воттом | JEDEC_TYPE DIP20                   | No permissible symbols          |
|                            |        |                                    |                                 |
| (T:DIP20)                  | TOP    | DIP20                              | DIP20                           |
|                            | воттом | JEDEC_TYPE DIP20                   | No permissible symbols          |
|                            |        |                                    |                                 |
| (B:DIP20,DIP20_3,SOIC20)   | ТОР    | JEDEC_TYPE DIP20                   | No permissible symbols          |
|                            | воттом | DIP20,DIP20_3,SOIC20               | DIP20,DIP20_3,SOIC20            |
|                            |        |                                    |                                 |
| (B DIP20)                  | ТОР    | JEDEC_TYPE DIP20                   | No permissible symbols          |
|                            | воттом | DIP20                              | DIP20                           |
|                            |        |                                    |                                 |
| (T:DIP20,DIP20_3,SOIC20)   | TOP    | DIP20,DIP20_3                      | DIP20,DIP20_3                   |
|                            | воттом | DIP20,SOIC20                       | SOIC20 (no JEDEC_TYPE)          |
|                            |        |                                    |                                 |
| (T:SOIC20;B:DIP20,DIP20_3) | TOP    | DIP20,SOIC20                       | SOIC20 (no JEDEC_TYPE)          |
|                            | воттом | DIP20,DIP20_3                      | DIP20,DIP20_3                   |

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

Allegro Platform Properties

# ALT\_SYMBOLS\_HARD

The ALT\_SYMBOLS\_HARD property, attached to a component, comes in through a device file for third-party tools or the pstchip.dat file for Allegro Design Entry HDL. The property type is boolean. It is used in conjunction with the ALT\_SYMBOLS property to restrict the symbol defined by the JEDEC\_TYPE to its definition layer specified in the ALT\_SYMBOLS property. If the JEDEC\_TYPE does not appear as one of the symbols specified in ALT\_SYMBOLS, then it is permissible for either side of the design.

#### Notes:

- This property is not editable in System Connectivity Manager. The normal method of entering the property into a design is either via the pstchip.dat (Cadence Schematic) or the device files (3rd party).
- This property is ignored in older versions (pre-15.5.1) of Allegro X PCB Editor.

## **Examples**

See Examples (ALT\_SYMBOLS and ALT\_SYMBOLS\_HARD) on page 43.

# **ARTWORK PREFIX**

The ARTWORK\_PREFIX property, attached to a board (design), adds a user-defined, case-sensitive string before generated film filenames, allowing a maximum 250-character filename, such as a part or revision number, which may be useful for larger boards with many layers and numerous artwork films as a result. For example, if a board has a project number of CDS1234, adding a prefix of CDS1234\_ creates artwork in the following format:

```
CDS1234_TOP.art

CDS1234_BOTTOM.art

CDS1234_SMASKT.art

CDS1234_SMASKB.art
```

Names must be legal filenames and cannot contain directory names. The value of this property is a string. Although filename affixes of 250 characters are permitted, many operating systems limit filenames to 256 characters (including extensions). Consequently, Cadence recommends film filenames (affixes plus filename plus extensions) be less than 256 characters.

Allegro Platform Properties

# ARTWORK\_SUFFIX

The ARTWORK\_SUFFIX property, attached to a board (design), appends a user-defined, case-sensitive string after generated film filenames, allowing a maximum 250-character filename, such as a part or revision number, which may be useful for larger boards with many layers and numerous artwork films as a result. For example, if a board has a revision number of Rev-3, adding a suffix of \_Rev-3 creates artwork in the following format:

```
TOP_Rev-3.art

BOTTOM_Rev-3.art

SMASKT_Rev-3.art

SMASKB_Rev-3.art.
```

Names must be legal filenames and cannot contain directory names. The value of this property is a string. Although filename affixes of 250 characters are permitted, many operating systems limit filenames to 256 characters (including extensions). Consequently, Cadence recommends film filenames (affixes plus filename plus extensions) be less than 256 characters.

# ASI\_MODEL

The ASI\_MODEL property, attached to component instance or definition passes model assignments to Sigrity applications through new integrated translator.

# ASSIGN\_ROUTE\_LAYER

The ASSIGN\_ROUTE\_LAYER hierarchical property, attached to a pin or net, allows you to guide the router when it is performing package routing (a property attached to a pin overrides any value specified for its owning net). A *fixed* property indicates that this pin must be routed out on the specified layer. If there is no property attached or the property value is *free*, the router can use whichever layer is best for routing this connection.

# ASSIGN\_TOPOLOGY

The ASSIGN\_TOPOLOGY property, attached to a net in a third-party schematic package, names the ECset assigned to the net. Once you import the netlist into a drawing, you can open the Constraint Manager and run the *Audit – Topology* command. This uses the ASSIGN TOPOLOGY property to determine what ECset is to be assigned to each net. This

Allegro Platform Properties

command also has option for allowing you to specify where to find the data for each ECset, that is, from a topology file or from an ECset that is already loaded into the drawing.

# **AUTO GENERATED TERM**

The AUTO\_GENERATED\_TERM is an internal Allegro SI property and is not accessible to the user.

# **AUTO\_RENAME**

The AUTO\_RENAME property, attached to a reference designator (component), indicates that the Allegro X PCB Editor should include the components in the next automatic renaming process. Be sure that you set the value to TRUE.

## BACKDRILL EXCLUDE

The BACKDRILL\_EXCLUDE property, attached to vias, pins, and symbol instances, prevents backdrilling of the affected pins or vias. You can assign value as TOP/BOTTOM/BOTH side. When attached to a symbol instance, it applies to all pins of the symbol. Subsequently assigning the via or pin to a net with the BACKDRILL\_MAX\_PTH\_STUB property excludes the via or pin. This property cannot be mirrored if it is assigned to a symbol.

The BACKDRILL\_EXCLUDE property is not supported at the schematic level. To pass this property from schematic to layout, specify it to the package symbol or to the pins of the symbol file(.dra) and run import logic (netin command).

# BACKDRILL\_COMP\_SIDE\_ALLOWED

The BACKDRILL\_COMP\_SIDE\_ALLOWED property allows backdrilling of pin/via from component placement side.

# BACKDRILL\_MAX\_PTH\_STUB

The BACKDRILL\_MAX\_PTH\_STUB property, attached to nets, vias, and pins, specifies the maximum permitted length for an unused stub portion of a plated thru hole. This property identifies backdrill failures when the backdrill depth exceeds the stub length defined by the property value.

Allegro Platform Properties

Maximum possible electrical stub length is removed by the backdrill solution and it stops at the layer just before the connection layer to ensure that the connection is maintained. Backdrill layer pairs control backdrilling depths and, if defined, are used to remove electrical stubs regardless of whether the remaining stub is less than the value of this property.

A stub violation occurs when the backdrilling depth, measured from the backdrill stop layer up to the connection layer, is greater than the BACKDRILL\_MAX\_PTH\_STUB property value. Setting the BACKDRILL\_MAX\_PTH\_STUB property value to 0 requires a backdrill layer pair that stops at the layer before the connection layer; a stub violation is reported if it is not present. A maximum stub length error may also occur if the backdrill passes a layer where it is not permitted. Even with a non-zero maximum length, the maximum stub length errors may occur.

## BACKDRILL MIN PIN PTH

The BACKDRILL\_MIN\_PIN\_PTH property, attached to a symbol or to individual pins, defines the minimum plated hole length that must remain after backdrilling. You may assign it so its value defaults to all symbol pins, or you may apply it to individual pins, when a majority of symbol pins require one length, but exception pins require a different length. If the remaining plated hole length is less than the value specified by this property, no backdrilling occurs for the pin hole.

# BACKDRILL\_MIN\_SPACE

The BACKDRILL\_MIN\_SPACE property, attached to a drawing, suppresses drill hole DRCs on the backdrill layers by providing a reduced clearance value to the backdrill holes. Ensure that drill hole checks are enabled in the design.

- Zero value: Suppress all drill hole DRC checks for backdrill holes and rely on keepout geometry specified for the BACKDRILL CLEARANCE layer in the padstack.
- Positive value: Suppress drill hole DRC checks for the backdrill holes that have clearance value greater than the value set for the property.
- Value greater than the drill hole spacing constraints: Prevents generation of additional drill hole DRC checks.

If this property is set, dynamic shape voiding at backdrill locations use keepout geometry specified for the BACKDRILL CLEARANCE layer in the padstack. If the route keepout does not provide the proper clearance a hole to shape DRC occurs.

Allegro Platform Properties

# BACKDRILL\_OVERRIDE

The BACKDRILL\_OVERRIDE property, attached to a pin or via, mandates backdrilling always occurs from the specified side to the specified layer, even if the result is drilling through a connection layer, or violating the maximum stub length by drilling insufficiently. The property may also force backdrilling of a pin or via normally excluded from backdrilling as a result of being a testpoint on that side.

#### **Syntax**

The  $\langle side \rangle$  is either TOP or BOTTOM, and  $\langle layer name \rangle$  is that of an etch layer and not a layer number.

```
BACKDRILL_OVERRIDE = <side>:<layer name>
```

#### **Example**

```
BACKDRILL OVERRIDE = TOP:LAY4
```

To define overrides for backdrilling from both sides:

```
<side1>:<layer name1>:<side2>:<layer name>
BACKDRILL OVERRIDE = TOP:LAY4:BOTTOM:LAY8
```

# BACKDRILL\_PRESSFIT\_CONNECTOR

The BACKDRILL\_PRESSFIT\_CONNECTOR property, attached to symbols that are pressfit connector components, defines the range between which backdrilling is not allowed from either side of the board when any of its pins are backdrilled. Specified in current user database units, < depth1> and < depth2> represent where the pressfit pin contacts the board. Therefore plating should never be backdrilled within this range. Individual pressfit connector pins can be overridden with the BACKDRILL\_OVERRIDE property to backdrill into the contact range.

#### **Syntax**

```
BACKDRILL_PRESSFIT_CONNECTOR = <depth1>:<depth2>
```

#### Example

```
BACKDRILL_PRESSFIT_CONNECTOR = <80>:<100>
```

Allegro Platform Properties

# BACKDRILL\_SHAPE\_TO\_PAD

The BACKDRILL\_SHAPE\_TO\_PAD property, attached to a drawing, uses the Pin/Via spacing rules for dynamic shape voiding regardless of whether the backdrill hole is larger or smaller than the pad not suppressed.

If this property is set, dynamic shape voiding at backdrill locations will ignore the Drill Hole spacing rules and use Pin/Via spacing rules exclusively when the layer pad is not suppressed. Set the value to TRUE.

# BBVIA\_SEPARATION

BBVIA\_SEPARATION, a design-level integer property, specifies the span of layers where the MIN VIA GAP check is applied. By default, the span is infinite, which means that all non-connected vias are checked even if they appear on the opposite sides of the design.

#### **BIDIRECTIONAL**

The BIDIRECTIONAL property, attached to a pin, indicates that it is both an input and an output pin. A pin is *not* considered bidirectional unless you attach this property. This property is stored in *Pin Section* of the device file (third-party) or the .pstchip.dat file (Cadence format).

#### **BLOCK**

The BLOCK property, attached to a symbol, distinguishes a symbol as being a hierarchical block, and not just a part symbol.

#### BN

The BN (bit number) property, attached to the pin of a tap symbol, specifies the bit on a bus that you want to tap. The tap symbol is attached between the bus and the net to be tapped off the bus. The value is INTEGER or a range, for example, <1..0>.

# **BOARD\_THICKNESS**

The BOARD\_THICKNESS property, generated automatically by Allegro X PCB Editor and attached to a board (design), specifies the board (or layout) thickness. Allegro X PCB Editor

Allegro Platform Properties

compute the thickness by adding all layer thicknesses in the cross-section. Cadence recommends that you do not assign the BOARD\_THICKNESS property.

# **BOARD THICKNESS TOLERANCE PLUS**

The BOARD\_THICKNESS\_TOLERANCE\_PLUS property, attached to a board (design) is used to adjust overall board (or layout) thickness in an IDX flow.

# BODY\_NAME

The BODY\_NAME property, attached to a symbol (specified in the chips.prt file), defines the logical cell name associated with the defined physical part.

# BODY\_TYPE

The BODY\_TYPE property, attached to a symbol, specifies the symbol type. It can have the following values:

| COMMENT | The symbol is a comment and should be ignored. This property replaces |
|---------|-----------------------------------------------------------------------|
| COMMENT | THE Symbol is a comment and should be ignored. This property replaces |

the previous COMMENT BODY property.

FLAG\_BODY The symbol indicates an I/O signal. It is used by Allegro Design Entry

HDL to process module interface signals.

PLUMBING The symbol is a plumbing symbol, used in the schematic to show

connectivity between different schematic pages. It is ignored by Packager-XL and is not written to the .pstchip file. Examples of the plumbing symbol are MERGER, and SYNONYM. These symbols have the

BODY\_TYPE property set to PLUMBING.

# **BOM IGNORE**

The BOM\_IGNORE, a reserved property, is attached to component instances. When you set this boolean property to TRUE, the component instance does not appear in the Bill of Materials report. For details, see the "How should I use BOM-HDL to ignore parts?" section of Allegro Design Entry HDL Utilities User Guide.

Allegro Platform Properties

# BONDFINGER DRC DISABLED

The BONDFINGER\_DRC\_DISABLED, a boolean property, attached to a design (.mcm or .sip), disables bondfinger DRC checks.

## **BOND PAD**

The BOND\_PAD property, generated automatically by APD, is attached to bond pads created during the automatic or interactive wire bond process.

# BONDPAD\_TO\_BBV\_SPACING

The BONDPAD\_TO\_BBV\_SPACING property, when attached to a Net, Class\_Class, XNet, Pin\_Pair, Diff\_Pair, Bus, Net\_Class, or Region overrides the constraint spacing specified between a bond finger and a blind or buried via.

# BONDPAD\_TO\_BONDPAD\_DIFFP\_SPC

The BONDPAD\_TO\_BONDPAD\_DIFFP\_SPC property holds the value for the design-level bond finger-to-bond finger differential pair constraint.

# BONDPAD\_TO\_BONDPAD\_SPACING

The BONDPAD\_TO\_BONDPAD\_SPACING property, when attached to a Net, Class\_Class, XNet, Pin\_Pair, Diff\_Pair, Bus, Net\_Class, or Region overrides the constraint spacing specified between a bond finger and another bond finger.

# BONDPAD\_TO\_MVIA\_SPACING

The BONDPAD\_TO\_MVIA\_SPACING property, when attached to a Net, Class\_Class, XNet, Pin\_Pair, Diff\_Pair, Bus, Net\_Class, or Region overrides the constraint spacing specified between a bond finger and a microvia.

# BONDPAD\_TO\_SHAPE\_SPACING

The BONDPAD\_TO\_SHAPE\_SPACING property, when attached to a Net, Class\_Class, XNet, Pin\_Pair, Diff\_Pair, Bus, Net\_Class, or Region overrides the constraint spacing specified between a bond finger and a shape.

Allegro Platform Properties

# BONDPAD\_TO\_TESTPIN\_SPACING

The BONDPAD\_TO\_TESTPIN\_SPACING property, when attached to a Net, Class\_Class, XNet, Pin\_Pair, Diff\_Pair, Bus, Net\_Class, or Region overrides the constraint spacing specified between a bond finger and a test pin.

# BONDPAD \_TO\_THRUVIA\_SPACING

The BONDPAD\_TO\_THRUVIA\_SPACING property, when attached to a Net, Class\_Class, XNet, Pin\_Pair, Diff\_Pair, Bus, Net\_Class, or Region overrides the constraint spacing specified between a bond finger and a thru via.

#### BONDPAD COMP EDGE

Internal use only.

# **BOND\_WIRE**

The BOND\_WIRE property, attached to clines, indicates that the cline is a wirebond (3D gold wire connecting a die pad to the bondpad on the package substrate) instead of a standard cline used for 2D routing on a given substrate layer.

# **BONDWIRE BONDPAD SPC**

Internal use only.

# **BONDWIRE BONDWIRE CONNECT SPC**

Internal use only.

# **BONDWIRE BONDWIRE SPC**

Internal use only.

# **BONDWIRE DIAMETER**

Internal use only.

Allegro Platform Properties

# BONDWIRE\_DIFF\_PROFILE\_SPC

Internal use only.

# **BONDWIRE PIN SPC**

Internal use only.

#### **BUBBLED**

The BUBBLED property, automatically attached to bubbled pins, indicates that only low-asserted signals can connect to them.

**Note:** Do not assign this property; it is automatically generated by the tool.

## **BUBBLE GROUP**

The BUBBLE\_GROUP property, attached to the origin of a symbol, is used on the symbol drawing to indicate which pins must bubble simultaneously due to their logical association with each other. Each BUBBLE\_GROUP property defines one bubble group.

#### **BUS NAME**

The BUS\_NAME property, attached to a net, indicates that during interactive and automatic routing, the tool should treat the specified net as a bus. Allegro Design Entry HDL automatically adds this property for signals identified as part of a bus. You can also attach this property interactively. The value is a string.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

# CDS\_DI\_MAX\_GATE\_PINS

The CDS\_DI\_MAX\_GATE\_PINS property, attached to a design, indicates the maximum number of pin count permitted in a discrete component. If the pin count of the discreet component exceeds this value, it is not used for automatic XNet creation. If this property is not set, the maximum number of pins permitted in a discrete component is 2.

Allegro Platform Properties

# CDS DI MAX NETS IN XNET

The CDS\_DI\_MAX\_NETS\_IN\_XNET property, attached to a design, indicates the maximum number of nets permitted in an XNet. If the number of nets in an XNet exceeds this value, the XNet is not created. If this property is not set, the maximum number of nets permitted in an XNet is 25.

# CDS\_DI\_MAX\_PINS\_IN\_NET

The CDS\_DI\_MAX\_PINS\_IN\_NET property, attached to a design, indicates the maximum number of pins permitted in a net. If the pins in a net exceeds this value, the net is not included in the XNet. If this property is not set, the maximum number of pins permitted in a net is 25.

# CDS\_NOT\_ON\_SYM

The CDS\_NOT\_ON\_SYM property is assigned by Allegro Design Entry HDL in the viewprps.prp file, to those pins that belong to the split parts that are not initiated on the schematic, and therefore seem to be missing pins. When Packager-XL reads this property, it does not flag errors for missing pins.

For example, a part has 40 pins. It is split into four symbols with ten pins on each symbol. When one of these split symbols is instantiated on the schematic, then Allegro Design Entry HDL assigns the CDS\_NOT\_ON\_SYM property for the remaining 30 pins, which are available on other symbols of the split part in the <code>viewprps.prp</code> file. Packager-XL matches the pin entries in the <code>chips.prt</code> file to the pin entries in the entity for the part. In this example, Packager-XL finds the CDS\_NOT\_ON\_SYM property on pins that are present in the <code>chips.prt</code> file, but not on the symbol, and does not flag any error for missing pins.

# CDS\_XNET\_NAME

The CDS\_XNET\_NAME property, attached to a net, specifies the net that becomes the name of the Xnet.

#### **CLASS**

The CLASS property, attached to a component, defines a logical grouping for the component. This property is stored in body section of the device file (third-party) or the <code>.pstchip.dat</code> file (Cadence format).

Allegro Platform Properties

# **CLIP\_DRAW**

The CLIP\_DRAW property, generated automatically by Allegro X PCB Editor and attached to components, symbols, or the design, uses the format CLIP\_n to indicate the total number of times, plus one, that the paste operation was used in the layout or symbol drawing.

CLIP\_DRAW always stores one more than the current number of operations.

You can change the  $CLIP_n$  value to another number by editing the property interactively using the Edit - Property menu item.

## CLIP\_DRAWING

The CLIP\_DRAWING property, generated automatically by Allegro X PCB Editor and attached to connect lines, devices, pins, filled rectangles, lines, rectangles, shapes, symbols, vias, and voids, uses the format  $CLIP_n$ , to indicate the number of times that an element in a clipboard file was pasted into a layout or symbol drawing.

## **CLK 2OUT MAX**

The CLK\_2OUT\_MAX property, attached to a net or pin, specifies the maximum delay from the active clock range at a latch to the output change. The value is INTEGER.

# CLK\_2OUT\_MIN

The CLK\_2OUT\_MIN property, attached to a net or pin, specifies the minimum delay from the active clock range at a latch to the output change. The value is INTEGER.

# **CLK\_SKEW\_MAX**

The CLK\_SKEW\_MAX property, attached to a data net or a pin in the data net, is used by the *Timing Setup/Hold* tab of the Constraint Manager. It defines the maximum skew in the clock signal between the launching and latching components in nanoseconds.

# **CLK SKEW MIN**

The CLK\_SKEW\_MIN property, attached to either the data net or a pin in the data net, is used by the *Timing Setup/Hold* tab of the Constraint Manager. This property defines the minimum skew in the clock signal between the launching and latching components in nanoseconds.

Allegro Platform Properties

#### CLOCK\_NET

The CLOCK\_NET property, attached to a net, is related to the Allegro PCB SI timing spreadsheet and the *File - Import - Timing* command. The *Import Timing* command adds this property to a net to store the name of the net that is used to clock the net's data. The value is STRING.

For example, if net DATA1 is clocked by net CLOCK1, then DATA1 has the CLOCK\_NET property attached with the a value of CLOCK1.

#### COMMENT

The COMMENT property enables you to add a user comment to any design object. It was implemented primarily to support of the Waived DRC feature so that a comment can be added to a waived design rule check.

# **COMMENT\_BODY**

The COMMENT\_BODY property, attached to components that have no electrical meaning, lets Allegro Design Entry HDL ignore the components and omit them from the netlist.

#### **COMMENTS**

The COMMENTS property, attached to the board root allows you to place text comments.

#### **COMP NAME**

The COMP\_NAME property is attached to a schematic instance that has component definition properties. The value of the COMP\_NAME is used as the name for the alternate physical part.

If you do not specify the COMP\_NAME property, the values of the component definition properties are appended to the physical part name. This is the default naming mechanism.

#### **Syntax**

COMP NAME = <value>

Allegro Platform Properties

# **Example**

COMP NAME = RES100

# COMP\_NAME\_SUFFIX

The COMP\_NAME\_SUFFIX property is attached to a schematic instance that has component definition properties. The value of COMP\_NAME\_SUFFIX is added to the end of the physical part name.

If you do not specify the COMP\_NAME\_SUFFIX property, the values of the component definition properties are appended to the physical part name. This is the default naming mechanism.

For example, if the part name is 74LS00 and you add a COMP\_NAME\_SUFFIX of "VERSION 2", the new name is "74LS00-VERSION 2."

#### **Syntax**

COMP NAME SUFFIX = <value>

#### Example

COMP NAME SUFFIX = 100

If you assign this property to a schematic instance of the physical part type 74LS00, this schematic instance is named as 74LS00-100 during packaging.

# COMPONENT\_WEIGHT

The COMPONENT\_WEIGHT property, attached to a reference designator (component), is used by automatic placement to determine the relative importance of components. The value is an integer from 0 to 100. All components have a default weight of 50.

If you assign a heavy weight (greater than 50) to a component, automatic placement attempts to place its heavily connected components nearby. This weighting is useful when placing components tied to a connector.

You may want to initially run automatic placement with a weight greater than 50 on the connector, using the whole design. If you add this property to more than one component on a net, the effective weight is multiplied on the net.

Allegro Platform Properties

The following table shows how various weights affect a component:

| Weight          | Effect on a Component                                                                                                                      |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | No consideration is given to placing the component close to other components on its net.                                                   |
| Less than 50    | Placing this component close to interconnected components is less important than for components with no weight property attached.          |
| 50              | This is the default value attached to all components. A value of 50 is the same as having no property attached.                            |
| Greater than 50 | The component is given preference for placement near interconnected components over components with no COMPONENT_WEIGHT property attached. |

## **CONDUCTOR MATERIAL**

The CONDUCTOR\_MATERIAL property, attached to a symbol used as an interposer, represents the material of the conductive layer. This material is one listed in the material file, mcm\_mat.data.

# CONDUCTOR\_THICKNESS

The CONDUCTOR\_THICKNESS property, attached to a symbol used as an interposer, is a number (db units) depicting the thickness of the conductive layer.

# CONNECTOR\_SIGNAL\_MODEL

The CONNECTOR\_SIGNAL\_MODEL property attaches a Connector model to a RefDes (component) which connects to another design (such as a male/female connector, PCI slot, etc.). The value is a string that matches the name of the Connector model assigned to the component.

# CPW\_DISABLED

The CPW\_DISABLED property disables individual nets from being extracted as coplaner waveguides (CPWs) during Ems2d model generation.

Allegro Platform Properties

# DEGAS\_NO\_VOID

The DEGAS\_NO\_VOID property, attached to conducting elements on layers adjacent to degassed shapes, indicates that APD should not create degassing openings on the shape if the opening overlaps or comes too close to an element with this property attached. This property is available in APD and Constraint Manager.

# **DENSE\_COMPONENT**

The DENSE COMPONENT property, attached to a reference designator, indicates that the component is heavily connected to other components. During scheduling, the pins are put on these components at the start of their net schedule. Be sure that you set the value to TRUE.

# **DEVICE\_LABEL**

DEVICE\_LABEL is used by the GenRad interface. Allowable values are the GenRad Circuit Description Language (CDL) symbol abbreviations: NC, RV, QN, QP, BOARD, ICnn, ICAnn, DICnn, UKnn, GD or the device name for ICs. (nn equals the number of pins on the device.)

GenRad is not supported in versions 14.0 and higher.

Allegro Platform Properties

# DFA DEV CLASS

The DFA\_DEV\_CLASS property, attached to a symbol, classifies components according to real-time Design for Assembly (DFA), package-to-package spacing values defined in the DFA Constraints Dialog spreadsheet, available by choosing Setup – DFA Constraint Spreadsheet (dfa\_spreadsheet command).

You use the DFA Classification Editor dialog box to add or remove symbol definitions from user-defined classes. (The DFA Classification Editor is available by clicking *Show symbol classifications...* on the DFA Constraints Dialog spreadsheet.) Allegro X PCB Editor treats these classes as components comprised of symbols to which the DFA spacing values defined for the class default.

For example, fifty versions of an 0805 package symbol may exist, all complying to the same DFA rule set. A single class line entry in the spreadsheet assumes the rules for each instance of the 0805 class of package symbols.

Clicking *Apply* on the DFA Classification Editor dialog box assigns the DFA\_DEV\_CLASS property to the symbol definitions in the classes you specified.

For more information on meeting DFA requirements, refer to the *Completing the Design* user guide in your documentation set.

# DIELECTRIC\_MATERIAL

The DIELECTRIC\_MATERIAL property, attached to a symbol used as an interposer, represents the dielectric material (substrate). This material is one listed in the material file, mcm mat.data.

# DIELECTRIC\_THICKNESS

The DIELECTRIC\_THICKNESS property, attached to a symbol used as an interposer, is an number depicting the thickness of the substrate.

# **DIESTACK\_OWNER**

The DIESTACK\_OWNER property attached to a die defines its membership to a specific diestack.

Note: This property is only available in Allegro X Advanced Package Designer.

Allegro Platform Properties

# DIE ATTACH ORIENTATION

The DIE\_ATTACH\_ORIENTATION property attached to a symbol defines the default attachment orientation (chip-up or chip-down).

# DIE\_ATTACH\_TYPE

The DIE\_ATTACH\_TYPE property attached to a symbol defines the default attachment style for the symbol (wire bond or flip-chip).

# DIFFERENTIAL\_PAIR

The DIFFERENTIAL\_PAIR property, attached to a net, names the differential pair. To create a differential pair, assign two nets with a DIFFERENTIAL\_PAIR property that have the same name.

The DIFFERENTIAL\_PAIR property became obsolete in Allegro X PCB Editor as of Release 15. It has been superseded by the DIFF\_PAIR object in the Allegro database. The SPB Schematic tools still support the DIFFERENTIAL\_PAIR property but when their netlists are loaded into an Allegro database, the property members are mapped to the new DIFF\_PAIR database object.

# **DIFFP\_USES\_PROPERTIES**

The design-level DIFFP\_USES\_PROPERTIES property preserves the constraint resolution (precedence) of differential pair overrides. When enabled, differential pair overrides have a higher precedence than constraint regions. This property is automatically applied during uprev if any differential pair has any one of the following properties attached:

- DIFFP PRIMARY GAP
- DIFFP\_NECK\_GAP
- MIN\_LINE\_WIDTH
- MIN NECK WIDTH.

You can manually select or deselect this option:

- In Constraint Manager, on the *Electrical Options* tab of the *Constraints Modes* and *Options* dialog box (choose *Analysis*—*Modes*).
- In a physical editor, (choose Edit-Property)

Allegro Platform Properties

**Note:** You may not get the desired result if this option is enabled and differential pair Line and Gap constraints are applied by constraint region. The purpose of this property is to preserve the DRC status of an upreved design. Enabling this option is not recommend for new designs. You should review your constraints and eliminate the need for this option.

## **DIFFP COUPLED MINUS**

The DIFFP\_COUPLED\_MINUS property, attached to a net, overrides the *Coupled Tolerance (-)* electrical constraint for differential pairs. Together with the DIFFP\_COUPLED\_PLUS property, these two properties define two bands around the primary gap in which the lines of a pair can legally go beyond or closer than the value of the DIFFP\_PRIMARY\_GAP property.

When the lines of etch are within these bands, they are coupled. When they move from being uncoupled to coupled, this is a coupling event. When the lines move from being coupled to uncoupled, it is an uncoupling event. These events are used by phase tolerance (DIFFP\_PHASE\_TOL) and uncoupling (DIFFP\_UNCOUPLING\_LENGTH) checks.

The DIFFP\_COUPLED\_MINUS value should allow etch to remain above the DIFFP\_MIN\_SPACE value.

In Figure 1-1, the dotted lines represent the coupling bands.

Figure 1-1 Coupling Bands for Differential Pairs



A related property, DIFFP\_UNCOUPLED\_LENGTH, controls how much either line can uncouple and still be acceptable. For additional information about the uncoupling check, see <u>DIFFP\_UNCOUPLED\_LENGTH</u>.

By default, the *Coupled Tolerance (-)* electrical constraint is empty. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI.

Edits to the property at the net level bubble up to the differential pair group and the Xnet level. The value of this property is in design units. It is used by automatic routing and DRC checking.

Allegro Platform Properties

# DIFFP\_COUPLED\_PLUS

The DIFFP\_COUPLED\_PLUS property, attached to a net, overrides the *Coupled Tolerance* (+) electrical constraint for differential pairs. Together with the DIFFP\_COUPLED\_MINUS property, these two properties define two bands around the primary gap in which the lines of a pair can legally go beyond or closer than the value of the DIFFP\_PRIMARY\_GAP property. When the lines of etch are within these bands, they are coupled. See Figure 1-1.

A related property, <u>DIFFP UNCOUPLED LENGTH</u>, controls how much either line can uncouple and still be acceptable.

By default, the *Coupled Tolerance* (+) electrical constraint is empty. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI.

Edits to the property at the net level bubble up to the differential pair group and the Xnet level. The value of this property is in design units. It is used by automatic routing and DRC checking.

# DIFFP\_GATHER\_CONTROL

The DIFP\_GATHER\_CONTROL property, attached to a net, overrides the *Gather control* electrical constraint for differential pairs. Set this property to *Include* or *Ignore* to indicate whether the DIFFP\_UNCOUPLED\_LENGTH DRC check includes or excludes the line segments that diverge as the pair of nets go from driver pins and to receiver pins.

The points at which the line segments converge after leaving driver pins or diverge as they move toward receiver pins are gather points. Any other divergences are simply uncoupled segments. Figure 1-2 shows the gather points for a differential pair. The dotted lines in the illustration mark the line segments that are included or ignored by this property.

Figure 1-2 Gather Points for Differential Pairs



By default, the *Gather control* constraint is empty. However, if an uncoupling check is performed and you have not set the *Gather control* constraint, it defaults to *Include*, meaning that the entire length of each line segment is checked. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI.

Edits to the property at the net level bubble up to the differential pair group and the Xnet level. This property is used by automatic routing and DRC checking.

Allegro Platform Properties

# DIFFP\_MIN\_SPACE

The DIFFP\_MIN\_SPACE property, attached to a net, overrides the *Minimum line spacing* electrical constraint for differential pairs. It defines a line-to-line manufacturing constraint that should always be maintained between the lines in the pair. The value of this property is in design units. Follow this guideline in defining this property and others:

DIFFP\_PRIMARY\_GAP - DIFFP\_COUPLED\_MINUS ≥ DIFFP\_MIN\_SPACE

See Figure 1-1.

If you do not enter a value for this property or the *Minimum line spacing* electrical constraint, the Allegro X PCB Editor use the *Line to Line* rule from a spacing constraint set assigned to the nets in the differential pair.

By default, the *Minimum line spacing* electrical constraint is empty. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI.

Edits to the property at the net level bubble up to the differential pair group and the Xnet level. This property is used by automatic routing and DRC checking.

# **DIFFP\_NECK\_GAP**

The DIFFP\_NECK\_GAP property, attached to a net, overrides the *Neck Gap* electrical constraint for differential pairs. It defines the edge-to-edge spacing between a pair as it goes through tight areas full of component pins and vias. The value of this property is in design units.

This property overrides any value in the DIFFP\_PRIMARY\_GAP property when the differential pair's spacing collapses to or below the value of the *Min neck width* rule in a physical constraint set assigned to the nets in the pair.

Be sure that the neck gap does not go below any DIFFP\_MIN\_SPACE value that you set.

**Note:** You do not need to define a neck gap if you set the DIFFP\_COUPLED\_MINUS property with a value that accounts for the needed neck gap.

By default, the *Neck Gap* electrical constraint is empty. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI.

Edits to the property at the net level bubble up to the differential pair group and to the Xnet level. This property is used by automatic routing and DRC checking.

Allegro Platform Properties

# DIFFP\_PHASE\_CONTROL

This property is not supported.

# DIFFP\_PHASE\_MAX\_LENGTH

Use DIFFP\_PHASE\_MAX\_LENGTH property to override the *Dynamic Phase Max Length* electrical constraint for differential pairs. The differential pair is permitted to exceed the *Dynamic Phase Tolerance* constraint for a contiguous etch length that is less than or equal to the value of the property.

If no compensation is made within this specified distance, a DRC occurs at the point where the differentiae pair first goes out of phase.

The constraint is visible and active when High-Speed option is enabled in Allegro X PCB Designer.

# DIFFP\_PHASE\_TOL

# (formerly DIFFP\_LENGTH\_TOL)

The DIFFP\_PHASE\_TOL property, attached to a net, replaces the DIFFP\_LENGTH\_TOL property. Use this property to override the *Phase tolerance* electrical constraint for differential pairs. This property defines the allowable difference between the length of the lines of etch in a differential pair. The DIFFP\_PHASE\_TOL property is used by automatic routing and DRC checking.

The value is a string—indicating either length or delay. (The previous value of a percent delay is no longer supported.) The units you enter define the type of value it is. If you do not enter any units, the tool assumes design units for a length measurement.

When you check phase tolerance statically, the total length of each line must meet the phase tolerance restriction.

By default, the *Phase tolerance* electrical constraint is empty.

Edits to the property at the net-level bubble up to the differential pair group and the Xnet level.

Allegro Platform Properties

# DIFFP\_PHASE\_TOL\_DYNAMIC

Use DIFFP\_PHASE\_TOL\_DYNAMIC property to override the *Dynamic Phase Tolerance* electrical constraint for differential pairs. The etch length of each member of differential pair is compared at each bend point interval across the driver-receiver path of the differential pair. Etch length measurements are taken starting at the driver pins.

The value is a string—indicating either length or delay. The units you enter define the type of value it is. If you do not enter any units, the tool assumes design units for a length measurement.

When you check phase tolerance dynamically, you must also set the DIFFP\_COUPLED\_PLUS or the DIFFP\_COUPLED\_MINUS properties, or both. Each time the lines become coupled (a coupling event), the Allegro PCB Editor measure both line lengths back to the driver pins and makes sure that the segment's length falls within the phase tolerance restriction. See Figure 1-1 for more information about coupling.

The constraint is visible and active when High-Speed option is enabled in Allegro PCB Designer.

# DIFFP\_PRIMARY\_GAP

The DIFFP\_PRIMARY\_GAP property, attached to a net, overrides the *Primary Gap* electrical constraint for differential pairs. It indicates the ideal edge-to-edge spacing between the pair that should be maintained for the entire length of the pair. The value of this property is in design units. This property is used by automatic routing and DRC checking.

Values you set for the DIFFP\_NECK\_GAP property override this property in areas that need smaller gaps to get through dense components.

**Note:** You can use DIFFP\_UNCOUPLED\_LENGTH property to allow a small increase or decrease in spacing between differential pairs to avoid obstacles.

Edits to the property at the net level bubble up to the differential pair group and the Xnet level.

# DIFFP\_UNCOUPLED\_LENGTH

## (formerly DIFFP\_2ND\_LENGTH)

The DIFFP\_UNCOUPLED\_LENGTH property, attached to a net, replaces the DIFFP\_2ND\_LENGTH property. Use this property to override the *Max uncoupled length* electrical constraint for differential pairs. This property sets the cumulative maximum distance

Allegro Platform Properties

that segments of one net in a differential pair can run inside or outside the coupling band. The value of this property is in design units. If you do not specify a value, Allegro X PCB Editor does not perform a coupling DRC check.

Routing a differential pair non-orthogonally causes a slight increment in edge-to-edge spacing and that increases the uncoupled length. You can use DIFFP\_COUPLED\_PLUS property to exclude such variations.

The pair is coupled when the lines are neither closer nor farther than two bands around the primary gap, defined by the DIFFP\_COUPLED\_PLUS and DIFFP\_COUPLED\_MINUS values. See Figure 1-1.

Each time a line becomes uncoupled (an uncoupling event), the uncoupled length is captured by Allegro X PCB Editor in this check. If you set the DIFFP\_GATHER\_CONTROL property to *Include* and the lines are uncoupled right from the driver pin, the beginning of each line is the first uncoupling event.

If you set the DIFFP\_GATHER\_CONTROL property to *Ignore*, the line segments that diverge as the pair of nets go from driver pins to the first coupling event and diverge again as they move from the last portion of coupling to receiver pins, are not included in the uncoupled length. In Figure 1-2, the dotted lines are not included in the uncoupled length check.

#### Notes:

- If a differential pair has multiple driver and receiver pins (PINUSE is set to OUT [driver], IN [receiver], or BI [bidirectional]), each driver and receiver combination for each line is treated as an independent path for checking uncoupling. Consequently, a check is performed for each portion of etch between a driver and receiver and for the entire line.
- The Allegro X PCB Editor measures only nets and Xnets. It does not perform uncoupling checks on system extended nets (SXnets).

By default, the *Max uncoupled length* electrical constraint is empty. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI.

Edits to the property at the net level bubble up to the differential pair group and the Xnet level. This property is used by automatic routing and DRC checking.

# DIFF\_PAIR\_PINS\_NEG

The DIFF\_PAIR\_PINS\_NEG property is associated with a pin at the package level to identify the negative pin of a differential pair. To create a differential pair, assign the DIFF\_PAIR\_PINS\_POS property to one pin and the DIFF\_PAIR\_PINS\_NEG property to another with the differential pair name as the value for each property.

Allegro Platform Properties

The DIFF\_PAIR\_PINS\_NEG property is stored in chips.prt in the following syntax:

```
DIFF PAIR PINS NEG='diff pair name';
```

**Note:** Two pins with the same  $diff_{pair_name}$  value constitute a differential pair.

## **DIFF PAIR PINS POS**

The DIFF\_PAIR\_PINS\_POS property is associated with a pin at the package level to identify the positive pin of a differential pair. To create a differential pair, assign the DIFF\_PAIR\_PINS\_POS property to one pin and the DIFF\_PAIR\_PINS\_NEG property to another with the differential pair name as the value for each property.

The DIFF\_PAIR\_PINS\_POS property is stored in chips.prt in the following syntax:

DIFF PAIR PINS POS='diff pair name';

**Note:** Two pins with the same *diff* pair name value constitute a differential pair.

## **DOGBONE FANOUT**

The DOGBONE\_FANOUT boolean property, attached to symbol instance or definition, forces specctra to apply dogbone fanout pattern to it. This property is often applied to BGA's with irregular pin matrix.

# DRC\_UNROUTED\_MINPROP

The DRC\_UNROUTED\_MINPROP boolean property, attached to a design, includes the manhattan distance of unrouted connections when computing propagation delay. Make sure that the value is set to TRUE.

# DRC\_UNROUTED\_RELPROP

The DRC\_UNROUTED\_RELPROP boolean property, attached to a design, includes the manhattan distance of unrouted connections when computing relative propagation delay (RPD).

Allegro Platform Properties

# DRIVER TERM VAL

The DRIVER\_TERM\_VAL property, attached to a net, is the value of a terminator component that is added to the driver end of the net. This property is used by the automatic terminator assignment program (*Logic – Terminator Assignment*).

# DUAL\_SIDED\_COMPONENT

The DUAL\_SIDED\_COMPONENT property, is a boolean property assigned to the symbols in the Symbol Editor. This property is specified at the drawing level using the Edit Properties dialog box.

# DYN CLEARANCE OVERSIZE

The DYN\_CLEARANCE\_OVERSIZE property, attached to shapes, filled rectangles (frectangles), pins, vias, or clines, overrides the value in the *Oversize values* field in the *Clearances* tab in the Shapes Instance Parameters dialog box and increases the clearance around the specified element. The value is a positive integer. Negative integers are not supported.

For example, if the value in the *Oversize values* field is 6, and the value of the DYN\_CLEARANCE\_OVERSIZE property is 4, the clearance will be increased by 4 and not 10.

# DYN\_CLEARANCE\_OVERSIZE\_ARRAY

The DYN\_CLEARANCE\_OVERSIZE\_ARRAY property, attached to shapes, filled rectangles (frectangles), pins, vias, or clines, overrides the value in the *Oversize values* field in the *Clearances* tab in the Shapes Instance Parameters dialog box and increases the clearance around the specified element. The value is a positive integer. Negative integers are not supported.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers

For example, if the value in the *Oversize values* field is 6, and the value of the DYN\_CLEARANCE\_OVERSIZE\_ARRAY property is 4, the total clearance is 10.

Allegro Platform Properties

## DYN\_CLEARANCE\_TYPE

The DYN\_CLEARANCE\_TYPE property, attached to a pin or via, overrides the clearance type in the *Clearances* tab in the Shapes Instance Parameters dialog box.

A value of *Thermal/Anti* makes a void the size of thermal relief or antipad (defined in the padstack of a pin or a via). If this void is smaller than the void that would have been generated by the DRC clearance, the void is enlarged, but a DRC can still result. A DRC occurs in situations where the difference between the void that would be generated by DRC clearance is much larger than the void generated by the thermal relief/antipad. A value of *DRC* uses the DRC distance as the clearance around the pad. Values are <code>DRC\_VALUE</code>, <code>ANTI\_THERMAL</code>, and <code>NO\_VOID</code>.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers

## DYN\_DELETED\_ISLAND

The DYN\_DELETED\_ISLAND property, attached to voids generated through the <u>island\_delete</u> command lets you later delete the island voids as a group, but retains user-added voids in dynamic shapes.

## DYN DO NOT VOID

The DYN\_DO\_NOT\_VOID property, attached to shapes, frectangles, lines, or clines, prevents voiding.

# DYN\_FILL\_XHATCH\_CELLS

The DYN\_FILL\_XHATCH\_CELLS property, attached to dynamic shapes controls how aggressively dynamic shapes fill partial cross hatch opens. You can set the value to set to Off, Low, Medium, and High. The Off does no filling whereas High completely fills a cell that has an intersection with a void or shape boundary.

# DYN\_FIXED\_THERM\_WIDTH

The DYN\_FIXED\_THERM\_WIDTH property, attached to dynamic shapes allows you to set a fixed value for the width of thermal lines regardless of the DRC rule or setting for thermal width found in the shape parameters. This property also suppresses Min Line Width DRC errors for thermal clines in dynamic shapes.

Allegro Platform Properties

### DYN FIXED THERM WIDTH ARRAY

The DYN\_FIXED\_THERM\_WIDTH\_ARRAY property, attached to pins or vias, allows you to set a fixed value for the width of thermal lines regardless of the DRC rule or setting for thermal width found in the shape parameters. This property also suppresses Min Line Width DRC errors for thermal clines in dynamic shapes.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers

## DYN\_MIN\_THERMAL\_CONNS

The DYN\_MIN\_THERMAL\_CONNS property, attached to pins or vias, overrides the value in the *Minimum connects* field of the *Thermal Relief Connects tab* in the Shapes Instance Parameters dialog box.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers

For example,

DYN\_MIN\_THERMAL\_CONNS = TOP : 4; PWR\_2 : 3; SIG\_3H : 2; GND\_5 : 2

## DYN MAX THERMAL CONNS

The DYN\_MAX\_THERMAL\_CONNS property, attached to pins or vias, overrides the value in the *Maximum connects* field of the *Thermal Relief Connects tab* in the Shapes Instance Parameters dialog box.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers.

For example,

DYN\_MAX\_THERMAL\_CONNS = TOP : 4; PWR\_2 : 3; SIG\_3H : 2; GND\_5 : 2

# DYN\_OVERSIZE\_THERM\_WIDTH

The DYN\_OVERSIZE\_THERM\_WIDTH property, attached to dynamic shapes specifies the width of the connect lines added as thermal relief. The width of the reliefs should be less than or equal to the width of the hatch line to which they connect.

Allegro Platform Properties

## DYN OVERSIZE THERM WIDTH ARRAY

The DYN\_OVERSIZE\_THERM\_WIDTH\_ARRAY property, attached to pins, or vias specifies an added oversize to the width of the connect lines added as thermal relief. For cross hatched shapes, the width of the reliefs should be less than or equal to the width of the hatch line to which they connect.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers

## DYN\_THERMAL\_BEST\_FIT

The DYN\_THERMAL\_BEST\_FIT property, attached to pins or vias, overrides the thermal connect style if the chosen style does not provide sufficient thermal connects within the specified minimum and maximum number of thermals in 15-degree increments. When you attach this property, it disables the *thermal connect style* field. Be sure that you set the value to TRUE.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers.

# DYN\_THERMAL\_CON\_TYPE

The DYN\_THERMAL\_CON\_TYPE property, attached to pins or vias, specifies how pins and vias with the same net name as the shape should be connected to the shape.

You can apply this property with different values to each layer in a design. The layers includes outer layers, inner plane layers, inner signal layers, and individual layers.

- Orthogonal: Connects straight up-down or left-right. The pin connects directly to the void outline or hatch lines.
- Diagonal: Connects diagonally upper left to lower right and lower left to upper right.
- 8-Way: Connects lines from the thermal relief to the pin/via both diagonally and orthogonally.
- Full Contact: Creates no voids. For solid shapes, the shape completely fills around the pin. For crosshatched shapes, the hatch lines provide the connections or Allegro X PCB Editor adds short connect lines.

Allegro Platform Properties

## DYN\_XHATCH\_THERM\_WIDTH

The DYN\_XHATCH\_THERM\_WIDTH is an alphanumeric property that can be set on the dynamic shape. This property allows cross-hatched dynamic shapes to generate thermal clines widths based upon the shape's cross hatch width. You can set this property from the *Global Dynamic Shape Parameters* dialog box.

## DYN\_SHAPE\_OLD\_CLINE\_VOIDING

The DYN\_SHAPE\_OLD\_CLINE\_VOIDING property, attached to a drawing, retains pre-17.4 voiding behavior. Set this property to true to generate non-rounded voids around the cline corners.

# DYN\_SHAPE\_OLD\_THERMAL\_OVERHANG

The DYN\_SHAPE\_OLD\_THERMAL\_OVERHANG property, attached to a drawing, retains pre-17.4 dynamic shape thermal tie behavior near shape boundaries. This property allows thermals that overlap the edge of a shape to remain as they were in the 16.6 version. In the 17.2 and advance releases, thermals overlapping the shape edge are removed.

## DYN SHAPE OLD TRIMMING

The DYN\_SHAPE\_OLD\_TRIMMING property, attached to a drawing, retains pre-17.4 QIR3 dynamic shape trimming behavior.

# DYN\_SHAPE\_OLD\_XHATCHFILL

The DYN\_SHAPE\_OLD\_XHATCHFILL property, attached to a drawing, retains pre-17.4 QIR3 dynamic crosshatch shape fill behavior. If this property is set, the cell filling is done based on centerline hatch line locations.

# DYN\_SHAPE\_OLD\_FILLET\_VOIDING

The DYN\_SHAPE\_OLD\_FILLET\_VOIDING property, attached to a drawing, retains pre-17.4 QIR3 shape voiding to user-created fillets.

Allegro Platform Properties

#### **ECL**

The ECL property, attached to a net, identifies it a high-speed net. The value is either TRUE or FALSE. This property is used by automatic routing and ratsnest scheduling. If the ECL property is attached to a net, the editor assumes a stub length of zero and a ratsnest schedule of SOURCE\_LOAD\_DAISY\_CHAIN.

You can add this property to an Allegro Design Entry HDL schematic.

You can override this property by assigning the <u>STUB\_LENGTH</u> property or the <u>RATSNEST\_SCHEDULE</u> property.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

## ECL\_TEMP

The ECL\_TEMP property is attached to nets that are processed by the terminator assignment program in incremental mode (*Logic Terminator Assignment*).

## EDGE\_SENS

The EDGE\_SENSE property, attached to a net, Xnet, or ECset, defines whether a receiver pin is sensitive to non-monotonicity in the waveform. The value of this constraint shows which edges of the waveform are sensitive, that is, rising edge only, falling edge only, both edges, or neither edge.

# **ELECTRICAL\_CONSTRAINT\_SET**

The ELECTRICAL\_CONSTRAINT\_SET property, attached to a net, is the name of the electrical constraint set that you are applying to the net. Electrical override properties are supported on the NETCLASS object.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

Allegro Platform Properties

## EMBEDDED\_COMP\_HOLE

The EMBEDDED\_COMP\_HOLE property, is a boolean property assigned to mechanical or dra pins. This property suppresses the DRC violations that occur when shapes or vias overlap a mechanical pin on its top or bottom layer.

## EMB\_INDIRECT\_VIA\_SUPRESS

The EMB\_INDIRECT\_VIA\_SUPPRESS property is assigned to the component definition, component instance or symbol pin. This property suppresses all via pads associated with the component placed on an indirectly attached embedded layer if the pin is not assigned to a named net.

The indirect attach via pads can be restored if:

- The symbol pin changes to a named net
- The symbol is moved to a layer which is not indirect attach
- The property is removed

## EMB\_VIA\_CONNECT\_PADSTACK

This property is required when indirect attach method is used to connect the embedded component to the internal PCB layer. The value of the EMB\_VIA\_CONNECT\_PADSTACK property specifies the name of the via padstack to be used for connecting the embedded component to the etch layer.

This property is specified at the drawing level using either the Edit Properties dialog box or the Embedded Layer Setup dialog box

# **EMBEDDED\_PLACEMENT**

The EMBEDDED\_PLACEMENT property is used to specify whether a component can be placed as an embedded component in the board. This property can either be specified as component definition property or component instance property. The valid values are:

- Required: Indicates that the component can only be placed as embedded component on one of the internal layers of the PCB board.
- Optional: Indicates that component can be placed on any PCB layer, based on the discretion of the layout designer.

Allegro Platform Properties

□ External\_only: Component cannot be an embedded component. It can only be placed at the external layers, Top or Bottom.

## **EMBEDDED SOFT**

The EMBEDDED\_SOFT property is a boolean property specified at the drawing level. If this property is enabled, you can place any component as embedded component.

The EMBEDDED\_SOFT property specified at the drawing level, overrides the EMBEDDED\_PLACEMENT property specified either as component definition or component instance property.

**Note:** ALTERNATE HARD property and ALT\_SYMBOLS definitions can still have effect on internal and external placement behavior.

## **EMC\_COMP\_TYPE**

The EMC\_COMP\_TYPE property, attached to a component or device, is a string that specifies a variable identifying the component type. This property is used by EMControl.

## **EMC\_CRITICAL\_IC**

The EMC\_CRITICAL\_IC property, attached to a component or device, is a string that identifies the class of a critical IC. This property is used by EMControl.

## **EMC CRITICAL NET**

The EMC\_CRITICAL\_NET property, attached to a net, is a string that identifies the class of a critical net. This property is used by EMControl.

# **EMC\_CRITICAL\_REGION**

The EMC\_CRITICAL\_REGION property, attached to critical-level components, nets, and regions (from Class 1 to Class 5), allows EMC to perform rule checking. A region is a rectangle, parallel with X or Y, on the BOARD GEOMETRY/TOP\_ROOM or BOARD GEOMETRY/BOTTOM\_ROOM layer.

Allegro Platform Properties

## EMC\_RUN\_DIR

The EMC\_RUN\_DIR property is automatically attached to a board when you save changes to the EMC Initialization dialog box. The EMC run directory name is stored in this property and is used by EMControl.

## ETCH\_TURN\_UNDER\_ALL\_PADS

The ETCH\_TURN\_UNDER\_ALL\_PADS, a drawing level property when set to TRUE checks all SMD pins in the design for Etch turn under SMD pin constraint.

### ETCH\_TURN\_UNDER\_PAD

The ETCH\_TURN\_UNDER\_PAD property is attached to components/component pins, or symbols/symbol pins. Property values are TRUE/FALSE. This symbol/pin property suppresses individual Etch turn under SMD pin DRCs when set to FALSE. When this property is set to TRUE it does not suppress the DRC but let you override a FALSE setting on a child object. For example, for a pin the property value is FALSE and for the symbol the value is TRUE. In this case a pin DRC is generated.

In cases where the property is attached to a symbol definition, the property is extended to all instances of the symbol.

# ETCH\_TURN\_UNDER\_PAD\_EXEMPT

The ETCH\_TURN\_UNDER\_PAD\_EXEMPT property, is attached to nets and XNets. When set to TRUE this property suppresses the SMD etch turn under pin DRC on SMD pins within nets/Xnets.

See the description of the Etch turn under SMD pin constraint in the <u>Allegro Platform</u> Constraints Reference.

# EXTERNAL\_DRC\_VALUE

The EXTERNAL\_DRC\_VALUE property, attached to external DRC markers at the SKILL level, lets you assign a value to an external DRC.

#### **FAMILY**

The FAMILY property, attached to a component, specifies the logic family for the component.

Allegro Platform Properties

### **Example**

Family='74LSTTL';

#### **FILLET**

The FILLET property, attached to connect lines, indicates the connect lines that are for filleting around a pad or via. This property prevents DRC from identifying dangling connect lines. This property is assigned by the pad fillet glossing function. You can also add this property. Be sure that you set the value to TRUE.

## FIRST\_INCIDENT

The FIRST\_INCIDENT constraint property, attached to a net, Xnet, or ECset, defines whether a signal is required to switch on the first incident wave. The value of this constraint shows which edges of the waveform must switch on their first incident wave. The values are *Rising* edge only, *Falling* edge only, *Both* edges or *Neither* edge.

### **FIX ALL**

The FIX\_ALL property, attached to a reference designator (component), indicates that you cannot swap this component, its functions, or its pins.

#### **FIXED**

The FIXED property, attached to components, symbols, nets, pins, vias, clines, lines, filled rectangles (frectangles), rectangles, shapes, and groups, indicates that the editor prevents the following:

- Movement or deletion of the object
- The PCB Router from ripping up connections in the net
- Glossing on the net

Be sure that you set the value to TRUE.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

**Note:** If you want to protect your footprint from modification in the board use the <u>LOCKED</u> property instead.

Allegro Platform Properties

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

### FIXED T TOLERANCE

The FIXED\_T\_TOLERANCE property, attached to a Tpoint, specifies a radius around a Tpoint that the router can route to the Tpoint. You must attach the FIXED\_T\_TOLERANCE property to all T points on all nets of an Xnet.

## FP BOARD CLEARANCE

The FP\_BOARD\_CLEARANCE property is an Allegro PCB SI internal property and is not accessible to the user.

## FP\_NOTES NO\_EDIT

The FP\_NOTEST\_NO\_EDIT property, added to a note after it has been added to the drawing, specifies that you cannot edit the note until the property has been removed. You can add notes only in Allegro PCB SI using the Setup – Notes command.

## FP\_NOTES\_TEXT\_BLOCK

The FP\_NOTES\_TEXT\_BLOCK property is an Allegro PCB SI internal property and is not accessible to the user.

# FP\_REFDES\_TEXT\_BLOCK

The FP\_REFDES\_TEXT\_BLOCK property is an Allegro PCB SI internal property and is not accessible to the user.

### FP\_ROOM\_NAME\_TEXT\_BLOCK

The FP\_ROOM\_NAME\_TEXT\_BLOCK property is an Allegro PCB SI internal property and is not accessible to the user.

Allegro Platform Properties

#### **GROUP**

The GROUP property, attached to a section on a component, identifies schematic instances that will be packaged together. This property lets you control packaging assignments without having to keep track of specific reference designators and sections.

See the *Placing the Elements* user guide in your documentation set.

## HARD\_LOCATION

The HARD\_LOCATION property, attached to a reference designator (component) or a function designator (gate), prevents the reference designator of a component from being automatically renamed. Be sure that you set the value to TRUE.

## HAS FIXED SIZE

When you create a multi-section symmetrical part in Part Developer, by default, only one of the sections is displayed in the symbol. However, you can use the HAS\_FIXED\_SIZE property to create a symbol that displays more than one section. For example, consider a symmetrical part with 4 sections. By default, only 1 section is displayed in the symbol. To create a symbol that displays all the sections, ensure that the value of the HAS\_FIXED\_SIZE property is set to 4.

On a schematic, the SIZE property must not be specified on symbols with HAS\_FIXED\_SIZE property. If you add the SIZE property on the HAS\_FIXED\_SIZE symbol, and the value of the SIZE and the HAS\_FIXED\_SIZE properties differ, then a netlist and/or packaging errors is generated.

#### On packaging a design

For sizable parts, the Packager-XL files assign bit to the schematic name in canonical path name. The bit field specifies which bit of a SIZE replicated component matches the physical section.

For example, the canonical path for Is241

```
C_PATH='@cd2b_lib.cd2b(sch_1):page3_i9(3)@lsttl.ls241(chips)'
```

The fact that multiple functions are represented by a single symbol needs to be passed to Allegro X PCB Editor to control the interactive and automatic swapping algorithms.

### Pins Swapping in HAS\_FIXED\_SIZE components

During F2B processing, any schematic symbol with the HAS\_FIXED\_SIZE = n property is automatically assigned a SWAP\_GROUP = x property in Allegro X PCB Editor, where x is the logical path name to the schematic symbol in Allegro Design Entry HDL. Functions within the same swap group can be swapped with one another, but not outside the swap group.

For example, if you create a schematic using symbols in Figure 1-1, then on packaging this design, any of the four gates can be swapped in either Swap Group A or Swap Group B, but swapping is not allowed between the two swap groups.



## HDL\_CONCAT

The HDL\_CONCAT property, attached to a symbol, specifies to the netlister that the component should be treated as a concatenation or merge symbol. These symbols allow you to merge smaller-width signals into a bussed signal or take a bussed signal and break it into smaller-width signals.

Add the HDL\_CONCAT property to the symbol for a component that you want to use for:

- Merging a number of signals, ports, or signal aliases into a group and then routing the group to a port or instance with a single wire.
- Splitting a vectored signal or port into a number of signals of smaller width.

Ensure that the name of the output pin of the symbol is the highest alphanumeric value of all the pins on the symbol. For example, if the input pins are named AA, DD, and FF, the output pin cannot be named BB.

The pattern of input bits maps to the output bits. In these examples of input bits, A:C:D:B, C maps to the second bit of the output, and in the pattern of A:B:C:D, C maps to the third bit of the output.

See the section "Merge Symbols" in the chapter "Creating a Schematic" in the *Allegro Design Entry HDL User Guide*.

Allegro Platform Properties

### HDL LSBTAP

The HDL\_LSBTAP property, attached to a symbol, specifies to the netlister that the component should be treated as a tap symbol, which breaks out the lower eight bits of the bussed signal.

### HDL\_MSBTAP

The HDL\_MSBTAP property, attached to a symbol, specifies to the netlister that the component should be treated as a tap symbol, which breaks out the upper eight bits of the bussed signal.

#### HDL\_NOT

The HDL\_NOT property, attached to a symbol, converts the symbol to a NOT symbol.

# HDL\_PORT

The HDL\_PORT property, attached to a symbol, specifies to the netlister that the component should be treated as a port symbol. This indicates that the signal is an interface to the upper level of hierarchy.

### HDL POWER

The HDL\_POWER property, attached to a symbol, specifies that it is a power or ground symbol. Allegro Design Entry HDL reads this property to identify power and ground symbols on the schematic.

If an unnamed signal is connected to an instance that has the HDL\_POWER property, Allegro Design Entry HDL treats the signal as a global signal and assigns it the same name as the value of the HDL\_POWER property. For example, if an unnamed signal is connected to an instance that has the HDL\_POWER=GND property, Allegro Design Entry HDL assigns the GND\G name to the signal. To assign some other name to the signal, you must name the signal.

Design Entry HDL also assigns the SIG\_NAME=<HDL\_POWER property value> $\setminus$ G property on the pin to which the unnamed signal is connected. From Concept HDL 14.2, you cannot modify the SIG\_NAME=<HDL\_POWER property value> $\setminus$ G property automatically assigned on pins.

Allegro Platform Properties

## HDL\_REPLICATE

The HDL\_REPLICATE property, attached only to an instance that has two pins, specifies that the instance replicates signals. The input pin name must be INPUT and the output pin name must be OUTPUT<SIZE-1..0>.

You must also attach the SIZE property to the instance on which you have added the HDL\_REPLICATE property. The SIZE property on the instance determines the number of times that the signal connected to the pin INPUT has to be replicated.

The instance, which has the HDL\_REPLICATE property, works the same as the REPLICATE symbol in the standard library.

## HDL SLASH

The HDL\_SLASH property, attached to a symbol, converts the symbol to a SLASH symbol.

## HDL\_SYNONYM

The HDL\_SYNONYM property, attached to a a two-pin device, specifies another name for a signal. The instance that has the HDL\_SYNONYM property works the same as the SYNONYM symbol in the standard library.

## HDL\_TAP

The HDL\_TAP property, attached to a symbol, specifies to the netlister that the component should be treated as a tap symbol. This means that it breaks out a set of bits indicated by the value of the BN property.

Allegro Platform Properties

If a tapped signal is unnamed, Allegro Design Entry HDL assigns it the same base name as the name of the signal that is being tapped, along with the bits specified as the value of the BN property on the tap symbol.



In the example above, Allegro Design Entry HDL automatically assigns the name INT<2> to the tapped signal, where INT is the base name of the signal that is being tapped and 2 is the value of the BN property on the tap symbol. You move the mouse pointer over the signal to view the signal name. To assign some other name to the signal, you must name the signal.

Allegro Design Entry HDL also automatically assigns the SIG\_NAME=base name of signal being tapped<value of BN property on tap symbol> property on the output pin of the tap symbol. In the above example, Allegro Design Entry HDL assigns the SIG\_NAME=INT<2> property to the output pin of the tap symbol. From Concept HDL 14.2, you cannot modify the SIG\_NAME=base name of signal being tapped<value of BN property on tap symbol> property automatically assigned on the output pin of tap symbols.

#### **HEIGHT**

The HEIGHT property, attached to component definitions in a schematic system and a value maintained in user units in the database, controls package height and can be sourced from the Allegro Design Entry HDL Part Table File (PTF). For discrete parts, whose physical footprints are identical except for height variations due to multiple manufacturers, use the PTF package height model, which minimizes design disruption as front-end librarians may already be using this property for IDF support.

When creating the physical footprint, ensure that no PACKAGE\_HEIGHT\_MAX property is assigned to place-bound shapes. Only those symbols whose height is driven from the schematic require this change. (Any existing HEIGHT properties assigned to package symbols take precedence.)

1.

Allegro Platform Properties

To allow the DRC system to use the component-definition HEIGHT property driven from the PTF, choose *File - Import- Logic* (netin command) to map the component-definition HEIGHT property currently used by the IDF interface to the PACKAGE\_HEIGHT\_MAX property on the component definition.

Because the HEIGHT property is defined as a component property in Allegro, it may be passed forward to Allegro from an Allegro Design Entry HDL netlist. Its value cannot be changed in the Allegro database as it is device and netlist driven.

Define the HEIGHT property in one or more of the following locations. When the design is packaged, Packager XL applies the first HEIGHT value found in the following order of precedence.

- as a body property in the symbol definition
- in the part table as either a key or injected property
- the chips.prt file as a body property

However, the component may have only one HEIGHT property value. If the component's actual height is irregular, the varying heights of its profile cannot be described using a HEIGHT property, and component-to-component or component-to-package-keepout DRC audits ignore the HEIGHT property's value.

# IC\_DESIGN\_CELL\_INSTANCE\_NAME

The IC\_DESIGN\_CELL\_INSTANCE\_NAME property, attached to symbol pins, provides the cell instance name of the I/O driver cell for this pin. This property lets you manipulate objects in SiP Layout based on the connected IC cell instance name.

# IC\_DESIGN\_CELL\_MASTER\_NAME

The IC\_DESIGN\_CELL\_MASTER\_NAME property, attached to symbol pins, provides the master cell name of the I/O driver cell for this pin. This property lets you manipulate objects in SiP Layout based on the connected IC cell master.

# IC\_DESIGN\_CELL\_PIN\_NAME

The IC\_DESIGN\_CELL\_PIN\_NAME property, attached to symbol pins, provides the name of the pin on the I/O driver cell for this die pin. This property lets you manipulate objects in SiP Layout based on the connected IC cell master pin.

Allegro Platform Properties

## IC\_DESIGN\_NET\_NAME

The IC\_DESIGN\_NET\_NAME property, attached to symbol pins, provides the name of the IC net connected to that pin in IO Planner. This property lets you manipulate objects in SiP Layout based on the connected IC net name.

## IDF\_OTHER\_OUTLINE

The IDF\_OTHER\_OUTLINE property, attached to shapes, rectangles and filled rectangles, insures that translation occurs for these elements when exporting design drawing data into an Intermediate Data Format (IDF) file. IDF includes them in the predefined.OTHER\_OUTLINE section. The syntax in the IDF file is: class/subclass:n where n exists only as an unique identifier. You must set the value to TRUE.

### **IDF OWNER**

The IDF\_OWNER property, attached to entities, specifies that the entity is owned by an electrical tool, such as the Allegro X PCB Editor or a mechanical tool, or by neither. You can edit entities to change the ownership. Permissible values are: ECAD, MCAD, and UNOWNED. For information on ownership rules, see the *Transferring Logic Design Data* user guide in your documentation set.

**Note:** If IDF\_OWNER is set to MCAD when imported into the Allegro X PCB Editor, the FIXED property is also set to TRUE.

## IDX\_EXCLUDE

The IDX\_EXCLUDE property, attached to shapes, rectangles, or generic groups, excludes the objects or groups from IDX export.

# IDX\_FEATURE\_MODE

The IDX\_FEATURE\_MODE property, attached to a design, specifies IDX export mode as either standard or enhanced.

Allegro Platform Properties

## IDX\_OTHER\_OUTLINE

The IDX\_OTHER\_OUTLINE property, attached to non-filled shapes or filled shapes, allows a bi-directional exchange of the shape if the user-defined shape is not originally defined in the MCAD tool.

### IGNORE LENGTH CALC

The IGNORE\_LENGTH\_CALC property, attached to clines and vias, excludes them from etch length calculations. This property ensures that objects that are removed at the time of manufacturing, such as etch-back stubs or plating tails, are not reported in the etch length calculations.

### IGNORE\_SHAPE\_ISLAND

The IGNORE\_SHAPE\_ISLAND property, attached to shapes or etch rectangles, suppresses their being reported as islands in the Shape Islands report or Delete Island (island\_delete) command. It also suppresses them being listed as isolated shapes in the Status form.

# IMPEDANCE\_RULE

The IMPEDANCE\_RULE property, attached to a net, specifies an impedance restriction between any two pins on a net or between any pin and Tpoint connection on a net. This property is used by DRC checking and routing.

If a connection has an impedance constraint specified by both an IMPEDANCE\_RULE property and an electrical constraint set, the IMPEDANCE\_RULE value is used. Use Constraint Manager for pin-pairs.

The format of the IMPEDANCE\_RULE property in the \$A\_PROPERTIES section of a netlist is

IMPEDANCE RULE{ALL:impedance:tolerance:}...; netname

ALL: ALL Specifies the checking of impedance of every

connect line (cline) segment in the net.

impedance Required. Specifies the impedance constraint value in ohms

expressed as a decimal number.

Allegro Platform Properties

tolerance Specifies the tolerance for an impedance value specified either as a

value in ohms or a percentage. You must follow a percentage with a% (percent sign). If you do not specify a value, 2% is assumed.

netname Specifies the name of the net to which the impedance applies.

### INCLUDE IN RF TOPOLOGY

The INCLUDE\_IN\_RF\_TOPOLOGY property is used in the RF PCB Import flow to determine whether a standard component connected through a non-DC net to a component in an RF topology is to be considered part of that RF topology. A standard component is any component other than a discrete component or an RF component.

To include a standard component in an RF topology, add the <code>INCLUDE\_IN\_RF\_TOPOLOGY</code> property to the standard component in Design Entry HDL or PCB Editor with a value of 1. The property can flow in both directions in the board design flow.

#### INLINE PIN VOIDS

The INLINE\_PIN\_VOIDS property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the distance between each pad when a void is generated around an entire group of pads, mainly DIP patterns. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Void Controls* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

## INPUT\_LOAD

The INPUT\_LOAD property, specified in the chips.prt file and attached to a pin, indicates the load a pin presents when it is used as an input, or when not driving the signal. An input pin should always have the INPUT\_LOAD property. An output pin should carry an INPUT\_LOAD property whenever that pin can also place an input load on the signal. For example, a tri-state or an open collector output also presents a load when not driving the signal. This load must be considered when calculating the load of the entire net.

Allegro Platform Properties

### INSERTION CODE

INSERTION\_CODE is used by the CIMLink interface and the SDRC interface to indicate a specific Universal component insertion machine. Allowable values are VCD, RADIAL, DIP, MULTIMOD, SIP, ZIP, AXIAL, and SMD.

CIMLink is not supported in versions 14.0 and higher.

This property is not currently used.

#### **ISRFELEMENT**

The ISRFELMENT property, defined in Allegro PCB Designer with Analog/RF option enabled and attached to a component, identifies that it is an RF component. Its value is an integer ranging from 0 to 1. A 0 means that it is a discrete RF component; 1 indicates that it is a normal RF component.

## JEDEC\_TYPE

The JEDEC\_TYPE property, attached to a component, specifies the footprint to be used in the Allegro X PCB Editor design for the component in the logical netlist. This property is typically placed in the body section of the chips file. Its value can be overridden by an entry in a physical part table. This is typically the case when describing components, such as resistors and capacitors, that have a large number of physical parts all sharing the same logical part.

# J\_TEMPERATURE

The J\_TEMPERATURE property, attached to a reference designator (component), defines the junction temperature for the component in degrees centigrade.

# JUMPER\_DEVICE

The JUMPER\_DEVICE property, attached to logical component in the design suppresses ratsnest from pins within the function that are on the same net. Its value is a BOOLEAN TRUE.

Allegro Platform Properties

### JUMPER\_LIST

The JUMPER\_LIST property, specifies a list of jumper footprint models in the library path, separated by a colon. This property is specified at the drawing level using Edit Properties dialog box. The jumper footprint model represents a hard wired connection and used to connect a single net when etch connections are not possible.

## LAST\_MODIFIED

The LAST\_MODIFIED property, attached to the DRAWING symbol signifies the last modification date and time when the drawing was saved to the hard disk.

## LAST PIN SWAP

All pin swaps will be tracked with the property LAST\_PIN\_SWAP. The property will attach to the pin and the value will be the name of the pin with which it was last swapped. Updating the Allegro design from the Front End or third party netin will cause all pin swap properties to be deleted.

## LAYERSET\_GROUP

The LAYERSET\_GROUP property, attached to a net, Xnet, differential pair, or bus defines wiring rules to control impedance, shielding, or return path requirements. If you attach this property at the net level, it overrides an ECset. Edits to the property at the net level propagate to the Xnet level.

# **LEAD\_DIAMETER**

The LEAD\_DIAMETER property, attached to a board or symbol, specifies the lead diameter of a pin's lead. This is used in calculating the span value used in lead span audit of DFA.

# LEFDEF\_SPECIAL\_NET

The LEFDEF\_SPECIAL\_NET property, attached to nets read from a DEF file, is used to determine whether a net is a special net. The property attached to special nets has a value of TRUE; the property attached to regular nets has a value of FALSE. Nets already present in a design, but not read from a DEF file, do not have this property attached.

Allegro Platform Properties

You can toggle the values to determine whether or not a net is special. DEF OUT PARTIALLY depends on this property to determine whether or not a net is special. The other factors that DEF OUT uses to determine a special net (irrespective whether the LEFDEF\_SPECIAL\_NET value is attached or set to TRUE) are:

- Net names VSS and VDD are always special nets.
- The attachment of the ATR VOLTAGE property to a net also makes it as special net.

#### **LIBRARYn**

The LIBRARYn property, attached to a symbol or in a map file, provides a library name to be used in a VHDL library clause in the entity and architecture text generated for the schematic. Use the following syntax:

```
LIBRARYn = library_name
```

where n is a unique number and library\_name is the name of the library

**Note:** When you use this property on a VHDL\_DECS symbol, it does not override the value of the library clauses specified for the VHDL netlisting options in the *Output* tab of the *Design Entry Options* dialog box. Instead, the libraries you specify on the VHDL\_DECS symbol are appended to the list of libraries you specified for the VHDL netlisting options in the *Output* tab of the *Design Entry Options* dialog box.

## LIBRARY\_PATH

The LIBRARY\_PATH property is automatically created by tool and shows the library path for symbols and padstacks. This property is used to generate the Symbol Library Path report. For module databases (.mdd) this property is present at design level and reports board, mcm, or sip location that was used to create the module file.

If this property is not set then either the padstack was created in pre-17.0 Allegro or was created within the design (brd, mcm, sip or dra).

## LINE\_OVERSIZE

The LINE\_OVERSIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the oversize value for how far away the copper should be kept for lines and clines. This value is added to the DRC clearance for clines and lines being voided. By default, there is no oversizing of voids. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup* 

Allegro Platform Properties

*Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Clearances* tab in the <u>Shape Instance</u> <u>Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

#### LOAD\_TERM\_VAL

The LOAD\_TERM\_VAL property, attached to a net, specifies the value of a terminator component to be added to the load end of the net. This property is used by the terminator assignment program.

#### **LOCATION**

The LOCATION property, attached to a component, lets you control packaging by assigning a particular physical part to a logical component on a design. The value is any alphanumeric string. Use the *Text - Property* menu command to attach LOCATION properties to components on a drawing.

When you attach the LOCATION property and use the menu command *Component – Section* to make physical part assignments, Packager-XL and the physical design system do not override the assignments. If you include a LOCATION property after packaging a design, you must repackage the design for Packager-XL to use the specified information.

#### LOCKED

The LOCKED property, attached to symbols, modules, and designs prevents modification of individual symbol or module parts (such as pins, padstacks, etc.) when placed; however, you can delete, move, or rotate the symbol or module as a single object. You can add the property to a symbol instance in a design, or use the Symbol Editor. You may edit text on placed symbols or modules to which the LOCKED property is assigned.

During design partitioning, a master designer attaches the LOCKED property to symbols and modules to prevent partition designers from making modifications because the LOCKED property cannot be removed from objects in exported partitions. For more information on design partitioning, see the *Placing the Elements* user guide in your documentation set.

Allegro Platform Properties

## LOGICAL\_PATH

The LOGICAL\_PATH property, automatically generated and attached to a function designator (gate) by the netlist import process (netrev), is used to backannotate Allegro Design Entry HDL schematics. You cannot change this property interactively. The LOGICAL\_PATH property is supported on NETCLASS objects.

## MAKE BASE

When two signals are aliased or synonymed, Allegro Design Entry HDL chooses one of the signal names as the base signal. The name of the base signal becomes the name of the corresponding physical net in the Allegro X PCB Editor. You may want the name of a particular aliased or synonymed signal to pass to the Allegro X PCB Editor as the physical net name.

Attach the MAKE\_BASE=TRUE property to a signal to declare the name of the signal as the base signal name for all its aliases or synonyms. You can also add the suffix \BASE to a signal name to declare it as the base signal name.

#### **MATERIAL**

This property is obsolete and will be removed in a future release.

## MARKING USAGE

The MARKING\_USAGE property is attached to shape, rectangle, filled rectangle, figure and line, specifies marking usage for a package geometry. The property is used when you export design database to the IPC2581 data format. The valid values are REFDES, PARTNAME, TARGET, POLARITY\_MARKING, ATTRIBUTE\_GRAPHICS, and PIN\_ONE.

## MATCHED\_VIA\_COUNT

The MATCHED\_VIA\_COUNT property, specifies that the vias should be matched in net based items or groups. This ensures that matched items, such as net members of a differential pair have matching count of vias as specified by the MAX\_VIA\_COUNT property.

Allegro Platform Properties

### MAX BOND LENGTH

The MAX\_BOND\_LENGTH property, attached to a net or connect line, specifies the maximum length of bonding wire for a net. A bonding wire is any connect line on an *Etch* subclass of type bonding wire. The MAX\_BOND\_LENGTH property is only supported at board level.

This property can also be added to the drawing to support wire bonding.

## MAX\_BVIA\_STAGGER

The MAX\_BVIA\_STAGGER property, attached to a net, specifies the maximum center-to-center distance between the connect point of one pin or blind/buried via (the pin or via's x, y location) and the connect point of the other, where the two pins or vias are on the same net and have a single connect line joining them. The MAX\_BVIA\_STAGGER property has the same membership objects as the Physical and Spacing properties.



# MAX\_EXPOSED\_LENGTH

The MAX\_EXPOSED\_LENGTH property, attached to a net or an ECset, is a length check for the total length of etch allowed on the outer etch/substrate subclasses that exist between the plane layers and air.

Any and all external etch lengths are added and compared to the value in constraints. (External means any layer that does not have a plane between it and air.)

```
TOP <----- external
INNER1 <----- external
VCC Plane
INNER2
INNER3
GND Plane
INNER4 <----- external
BOTTOM <----- external
```

Allegro Platform Properties

## MAX\_FINAL\_SETTLE

The MAX\_FINAL\_SETTLE property, attached to a net, overrides the *Maximum Crosstalk Final Settle* electrical constraint. It defines the maximum final settle delay for the driver/receiver pin-pairs in the Xnet of which this net is part. A maximum final settle delay for a rising (falling) edge is the time from when the driver starts switching to when the receiver passes up (down) through the Vil (Vih) switching threshold for the final time.

The format of the MAX\_FINAL\_SETTLE property in the \$A\_PROPERTIES section of the netlist is:

MAX FINAL SETTLE [[pin1]:[pin2]:delay:]...; netname

The legal values for pin1 and pin2 are:

| pin1:pin2 | Applies the given delay constraint to the specified pin-pair where each pin is defined as refdes.pin#. The pin-pair must form a driver/receiver pair in the Xnet of which this net is a part.    |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD:AR     | Applies the given delay constraint to each driver/receiver pin-<br>pair combination in the Xnet of which this net is a part.                                                                     |
| delay     | Applies the maximum switch delay constraint to the specified driver/receiver pin-pairs. This is a decimal number defining delay in nanoseconds. You must type in ns, for example, AD:AR:3ns:3ns. |
| netname   | Specifies the name of a net that is part of the Xnet to which the MAX_FINAL_SETTLE property is applied.                                                                                          |

#### MAX LINE EXIT ANGLE

For internal use only.

#### MAX\_LINE\_WIDTH

The MAX\_LINE\_WIDTH property, attached to a net, sets the maximum width of a cline. The value of this property is in design units. DRC uses the MAX\_LINE\_WIDTH property.

Use this property to override the *Max line width* rule in a physical constraint set. Allegro X PCB Editor sets the precedence for the MAX\_LINE\_WIDTH property as follows:

Allegro Platform Properties

If You Set... Allegro X PCB Editor Uses...

The MAX\_LINE\_WIDTH property to a net.

The value of the MAX\_LINE\_WIDTH property.

and

The *Max line width* rule in a physical constraint set.

The *Max line width* rule The value of the physical constraint, *Max line width*. in a physical constraint set.

## MAX\_OVERSHOOT

The MAX\_OVERSHOOT property, attached to a net, overrides the *Maximum Overshoot* electrical constraint. This is the maximum voltage overshoot tolerated by the net. The default value is 600 mV.

# **MAX\_PARALLEL** (formerly PARALLELISM)

The MAX\_PARALLEL property, attached to a net or connect line (cline), overrides the *Max* parallel electrical constraint. The value is a character string of up to four different lengths and distances. Separate each length-distance value by a colon (:). Separate each length-distance pair by a semicolon (;). For example:

```
<len1>:<sep1>;<len2>:<sep2>;<len3>:<sep3>;<len4>:<sep4>
```

When determining whether segments of a line violate these constraints, the Allegro X PCB Editor first look at the distances (sepn) of the segments from transmitter nets to segments of the receiver net, and categorize them according to the distances you defined.

For example, you define distances of 25 mils (sep1), 50 mils (sep2), 75 mils (sep3), and 100 mils (sep4). Each receiver segment's distance from transmitter segments is put into one of these distance "buckets." Segments that are between 1–25 mils from another net are put in the 25-mil "bucket." Segments that are between 26-50 mils from a net are put in the 50 mils "bucket," and so on.

Allegro Platform Properties

Once all the line segments have been categorized, the Allegro X PCB Editor total the line lengths for each distance bucket and determines if the length (lenn) you defined has been violated.

For example, the length-distance pairs you define could be 100 mil:25 mil; 200 mil:50 mil;300 mil:75 mil;400 mil:100 mil. In the 25-mil distance bucket, for instance, the total length of those segments must be 100 mils or less. If they are not, a DRC error occurs. The DRC reports only the first violation it finds.

The MAX\_PARALLEL property is also used with z-axis auditing of parallelism. (See <a href="mailto:parallel">parallel</a> in the Allegro PCB and Package Physical Layout Command Reference for details on the <a href="mailto:parallel">parallel</a> batch command.) Due to the manner in which z-axis auditing of parallelism is performed, the results (DRC detection) may not appear consistent. For example, DRC typically makes same-layer checks only; however, segments on adjacent layers that are exactly parallel in the z-axis produce DRC errors unless they are separated by a shield layer.

Before conducting a z-axis audit, consider the following conditions:

- Are only layers that are directly adjacent to each other being audited?
  - This condition is defined as two etch/conductor layers separated by a single dielectric layer.
- What is the thickness of the dielectric layer?
- Does a shield layer separate the conductive layers being audited?

Your determination of these conditions influence the outcome of the z-axis audit. This becomes clear when you consider how a parallelism gap for two segments that are not on the same layer is computed:

```
gap = sqrt (xygap*xygap + zgap*zgap)
```

where xygap is the gap in the x or y dimension and zgap is the separation between layers

The following examples illustrate different scenarios:

## Example 1

Two clines are positioned in exactly the same xy axis on adjacent layers TOP and INT1 (therefore, the parallelism gap is the zgap value). The nets to which the clines are attached are assigned to the same ECset that has a parallelism rule of 1000-mil length at a gap of 30 mils. In this example, a DRC is generated between the two nets because the gap between the clines is the thickness of the dielectric (30 mils) between layers TOP and INT1. If you change the parallelism constraint to a 29-mil gap, the DRC for the zgap value is eliminated.

Allegro Platform Properties

### Example 2

The cline on layer INT1 in the first example is moved to INT2, and the parallelism constraint is set to a gap of 55 mils. The zgap value between the two nets is now:

TOP - INT1 dielectric thickness = 30 mils
INT1 thickness = 1.2 mils
INT1 - INT2 dielectric thickness = 23.0 mils

\_\_\_\_

Total thickness = 54.2 mils

The difference between the thickness and the gap constraint (0.8 mils) results in a DRC. If you change the parallelism constraint to a 54-mil gap, the DRC for the zgap value is eliminated.

#### Example 3

The cline on layer INT2 in the second example is moved to BOTTOM/BASE, and the parallelism constraint is set to a gap of 200 mils. This increases the zgap between the nets to 79.6 mils (the sum of the thickness of the dielectric and conductive layers between TOP/SURFACE and BOTTOM/BASE). Despite the disparity between the actual thickness and the gap constraint (123.4 mils), no DRC is generated because a shield layer separates the top and bottom layers; therefore parallelism between these layers is not considered.

# MAX PEAK XTALK (formerly MAX PEAK CROSSTALK)

The MAX\_PEAK\_XTALK property, attached to a net, defines the high- and low-state maximum peak crosstalk constraints. The value is a string. The format of the string is:

<high\_value>:<low\_value>

See also MAX XTALK (formerly MAX CROSSTALK).

## MAX\_POWER\_DISSIPATION

This property, attached to component definitions and instances, is used by a third-party thermal analysis tool. The value of this property is a string and specifies maximum power rating. If a user property already exists using this name, it becomes a system property.

Allegro Platform Properties

## MAX SSN

The MAX\_SSN property, attached to a net, overrides the *Maximum Simultaneous Switching Noise* electrical constraint. It is the maximum noise allowed on a net due to simultaneous switching.

## MAX\_UNDERSHOOT

The MAX\_UNDERSHOOT property, attached to a net or cline, specifies the maximum undershoot tolerated by this net. Undershoot is a voltage swing back into the mid-range after the nominal steady state high or low level has been crossed. The default value is 250 mV.

### MAX VIA COUNT

The MAX\_VIA\_COUNT property, attached to a net, specifies the maximum via count for a net.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

# MAX\_XTALK (formerly MAX\_CROSSTALK)

The MAX\_XTALK property, attached to a net or cline, specifies the maximum crosstalk summed across all neighbor nets tolerated by this net. Crosstalk is the transmission of a signal from one etch/conductor trace to another by electromagnetic field effects. On a printed circuit board/multi-chip module, parallel etch/conductor can exhibit significant crosstalk.

Backward crosstalk is when an active line that causes noise in a parallel trace propagates in the opposite direction as the active trace signal.

The value is a string. The format of the string is:

<high\_value>:<low\_value>

See also MAX PEAK XTALK (formerly MAX PEAK CROSSTALK).

# MERGE\_NC\_PINS

The MERGE\_NC\_PINS property, attached to a component or symbol, is used when you have the NC\_PINS property specified in the chips.prt or ptf file and you need to add a few

Allegro Platform Properties

more pins (as specified by the NC\_PIN property) in a Physical Part Table (PPT), in the ptf file, or in the schematic instance.

**Note:** You can define only one MERGE\_NC\_PINS or MERGE\_POWER\_PINS property at any level: schematic instance, Physical Part Table (ptf) file, or chips.prt files.

**Note:** Release 16.4 onwards, the MERGE\_NC\_PINS property is not valid on Block Objects.

#### **Syntax**

```
MERGE NC PINS = ( pin#,pin#,pin#...)
```

### **Examples**

Given the following property assignments:

| in the schematic:        | in the ptf file:        | in the chips.prt:    |
|--------------------------|-------------------------|----------------------|
| MERGE_NC_PINS='(1F, 1G)' | MERGE_NC_PINS='(1D,1E)' | NC_PINS='(1A,1B,1C)' |

The primitive for the schematic instance in the pstchip.dat file has NC\_PINS = '(1A,1B,1C,1D,1E,1F,1G)'.

The MERGE\_NC\_PINS property on the PPT is applied to the NC\_PINS property on the chips.prt creating an intermediate NC\_PINS= '(1A,1B,1C,1D,1E)'.

The MERGE\_NC\_PINS on the schematic instance is applied to the intermediate NC\_PINS from the previous step creating NC\_PINS = '(1A,1B,1C,1D,1E,1F,1G)'.

The MERGE\_NC\_PINS property has the following attributes in the default cdsprop.paf file:

```
inherit(cell), permit(cell), uppercasevalue
```

This property is now inherited by all components of the hierarchical block of which they form a part.

The MERGE\_NC\_PINS property and its values always appear in uppercase letters in the pstxprt.dat and pstchip.dat files, irrespective of the case you specify on the schematic instance, ptf file, or chips.prt files.

Allegro Platform Properties

## MERGE\_POWER\_PINS

You may need to add a few pins to an existing POWER\_PINS or NC\_PINS property. Adding the POWER\_PINS or NC\_PINS property at a higher level re-specifies the entire property. Currently, there is no way to add more pins to an existing NC\_PINS property. Instead two new properties, MERGE\_POWER\_PINS and MERGE\_NC\_PINS, provide this capability.

```
MERGE NC PINS='(1F, 1G)' MERGE NC PINS='(1D,1E)' NC PINS='(1A,1B,1C)'
```

Use the MERGE\_POWER\_PINS property to add more power pins rather than override the existing POWER\_PINS definition as would be the case if you used the POWER\_PINS property. Refer to <u>POWER\_PINS</u> on page 138 for more information.

**Note:** Release 16.4 onwards, the MERGE\_POWER\_PINS property is not valid on Block Objects.

#### **Syntax**

```
\texttt{MERGE\_POWER\_PINS} = (\langle supply \rangle : pin\# \ [,pin\#...]; [\langle supply \rangle : pin\# [,pin\#...])
```

#### **Example**

Given the following assignments:

| in the ptf file:           | in the chips.prt:          |  |
|----------------------------|----------------------------|--|
| MERGE_POWER_PINS=(VCC:15); | POWER_PINS=(VCC:14; GND:7) |  |

The MERGE\_POWER\_PINS property has the following attributes defined in the default cdsprop.paf file:

```
inherit(cell), permit(cell), uppercasevalue
```

This property is now inherited by all components of a hierarchical block of which they form a part.

The MERGE\_POWER\_PINS property and its values always appear in uppercase letters in the pstxprt.dat and pstchip.dat files, irrespective of the case you specify on the schematic instance, ptf file, or chips\_prt files.

## MIN\_BVIA\_GAP

The MIN\_BVIA\_GAP property, attached to a net, specifies the minimum center-to-center spacing between the connect points of two buried vias that do not share a common layer. The

Allegro Platform Properties

MIN\_BVIA\_GAP property has the same membership objects as the Physical and Spacing properties.



## MIN\_BOND\_LENGTH

The MIN\_BOND\_LENGTH property, attached to a net or connect line, specifies the maximum length of bonding wire for a net. A bonding wire is any connect line on an *Etch* subclass of type bonding wire. The MIN\_BOND\_LENGTH property is only supported at board level.

This property can also be added to the drawing to support wire bonding.

## MIN\_BVIA\_STAGGER

The MIN\_BVIA\_STAGGER property, attached to a net, specifies the minimum center-to-center distance between the connect point of one pin or via (the x,y location of the pin or via) and the connect point of the other, where the two pins or vias are on the same net and have a single connect line joining them. The MIN\_BVIA\_STAGGER property has the same membership objects as the Physical and Spacing properties.



Allegro Platform Properties

## MIN\_FIRST\_SWITCH

The MIN\_FIRST\_SWITCH, property, attached to a net, overrides the *Minimum Crosstalk First Switch* electrical constraint. It defines the minimum first switch delay for driver/receiver pin-pairs in the Xnet of which this net is a part. A minimum first switch delay for a rising (falling) edge is the time from when the driver starts switching to when the receiver first passes the Vil (Vih) switching threshold.

The format of the MIN\_FIRST\_SWITCH property in the \$A\_PROPERTIES section of a netlist is

MIN FIRST SWITCH [[pin1]:[pin2]:delay:]...; netname

#### The legal values for pin1 and pin2 are:

| pin1:pin2 | Applies the given delay constraint to the specified pin-pair where each pin is defined as refdes.pin#. The pin-pair must form a driver/receiver pair in the Xnet of which this net is a part.                            |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD:AR     | Applies the given delay constraint to each driver/receiver pin-<br>pair combination in the Xnet of which this net is apart.                                                                                              |
| delay     | Specifies the minimum first switch delay constraint that is applied to the specified driver/receiver pin-pairs. This is a decimal number defining delay in nanoseconds. You must type in ns, for example, AD:AR:3ns:3ns. |
| netname   | Specifies the name of a net that is part of the Xnet to which the MIN_FIRST_SWITCH property is applied.                                                                                                                  |

### MIN HOLD

The MIN\_HOLD property, applied to a net or pin, defines the minimum hold time of a data signal relative to a clock signal. The value of the property is in nanoseconds and can be attached to either the data net or a pin of the data net. This property is used by the *Timing Setup/Hold* tab of the Constraint Manager.

## MIN\_LINE\_WIDTH

The MIN\_LINE\_WIDTH property, attached to a net, sets the minimum width of a net or line. Use this property to override the *Min line width* rule in a physical constraint set. This property also overrides the *Line Width* electrical constraint for a differential pair, if set. The value of this property is in design units.

Allegro Platform Properties

The MIN\_LINE\_WIDTH property is used by automatic routing and DRC.

For differential pairs, minimum line width is determined as follows:

| If You Set             |                                                                                           | Allegro X PCB Editor Uses                                    |
|------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| All of the following:  |                                                                                           | The value of MIN_LINE_WIDTH                                  |
| •                      | The MIN_LINE_WIDTH property on the differential pair                                      | property.                                                    |
| •                      | The <i>Line Width</i> constraint in an electrical constraint set on the differential pair |                                                              |
| •                      | The Min line width rule in a physical constraint on either of the nets in the pair        |                                                              |
| Both of the following: |                                                                                           | The value of the electrical constraint,                      |
| •                      | The <i>Line Width</i> constraint in an electrical constraint set on the differential pair | Line Width.                                                  |
| •                      | The Min line width rule in a physical constraint on either of the nets in the pair        |                                                              |
|                        | The Min line width rule in a physical constraint on either of the nets in the pair        | The value of the physical constraint, <i>Min line width.</i> |

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

# MIN\_NECK\_WIDTH

The MIN\_NECK\_WIDTH property, attached to a net, sets the minimum neck width of a net or line. Use this property to override the *Min neck width* rule in a physical constraint set. This property also overrides the *Neck Width* electrical constraint for a differential pair, if it is set. The value of this property is in design units. The MIN\_NECK\_WIDTH property has the same membership objects as the Physical and Spacing properties.

The MIN\_NECK\_WIDTH property is used by automatic routing and DRC checking.

Allegro Platform Properties

For differential pairs, minimum neck width is determined as follows:

| If You Set             |                                                                                    | The Allegro X PCB Editor Uses                         |
|------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------|
| All of the following:  |                                                                                    | The value of MIN_NECK_WIDTH                           |
| •                      | The MIN_NECK_WIDTH property on the differential pair                               | property.                                             |
| •                      | The Neck Width constraint in an electrical constraint set on the differential pair |                                                       |
| •                      | The Min neck width rule in a physical constraint on either of the nets in the pair |                                                       |
| Both of the following: |                                                                                    | The value of the electrical constraint,               |
| •                      | The Neck Width constraint in an electrical constraint set on the differential pair | Neck Width.                                           |
| •                      | The Min neck width rule in a physical constraint on either of the nets in the pair |                                                       |
|                        | The Min neck width rule in a physical constraint on either of the nets in the pair | The value of the physical constraint, Min neck width. |

# MIN\_NOISE\_MARGIN

The MIN\_NOISE\_MARGIN property, attached to a net, overrides the *Minimum Noise Margin* electrical constraint. This is the minimum noise margin tolerated by this net. The default value is 0 mV.

# MIN\_SETUP

The MIN\_SETUP property, attached to a net or pin, defines the minimum setup time of a data signal relative to a clock signal. The value of this property is in nanoseconds. The MIN\_SETUP property is used by the *Timing Setup/Hold* tab of the Constraint Manager.

Allegro Platform Properties

## MIN SHAPE SIZE

The MIN\_SHAPE\_SIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies in user units that any shape areas smaller than this property value are suppressed during automatic dynamic voiding. This may cause a shape to split into multiple shapes. This value is squared when calculating the minimum area. For example, if you enter 2 in the Shape Instance Parameters dialog box, the shape size is 4.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Void Controls* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

### MODEL\_DIR

The MODEL\_DIR property, attached to a component or symbol, binds different instances of a component to different model libraries. This property specifies the directory that contains the model to be used for binding the component. The syntax used is:

```
MODEL DIR = cpath_to_the_model_library>
```

While specifying the location of the model library, ensure that only a forward slash (/) is used as a separator. Within the directory specified, you must have a file  $< model_name > .v$  that contains the model definition.

For example, consider that LS00 is instantiated in a design and the model used for simulating the LS00 component is 1s00. If you add the MODEL\_DIR property set to  $models_ver$  for instance-specific binding, then the  $models_ver$  directory must have a file 1s00.v. Otherwise, the Allegro Design Entry HDL netlister generates a warning and ignores the MODEL\_DIR property.

The values assigned to the MODEL\_DIR property are case-sensitive.



Before using the MODEL\_DIR property to specify the model library, ensure that the component binding is correct. If you do not want to use the default configuration, use the SIM\_BIND\_VIEW or SIM\_MAP\_VIEW property to specify the correct view for binding the components.

Allegro Platform Properties

A part of the netlist that is generated after the MODEL\_DIR property is attached to LS00 is shown below. The simulation model is 1s00, and the value assigned to the MODEL\_DIR property is wrapper\_ver. The additions in the netlist because of the MODEL\_DIR property are in bold typeface.

Notice that when the MODEL\_DIR property is attached to a component, a `uselib statement is added in the simulation netlist. The `uselib compiler directive specifies the location where Verilog-XL should look for the definitions of modules and user-defined primitives (UDPs) used in the schematic design. The model file extension should be .v. This is indicated by libext=.v in the `uselib statement.

#### MODEL\_FILE

The MODEL\_FILE property, attached to a component or symbol, is similar to the MODEL\_DIR property, except that the MODEL\_FILE property specifies the location of a verilog file containing the model definition for simulating the component. To specify the MODEL\_FILE property on an instance, add the following:

```
MODEL FILE = <path>/verilog.v
```

where path is the location of the verilog.v file containing the model definition. When specifying the path, be sure that you use the forward slash(/). Notice that the file specified by the MODEL\_FILE property is always a verilog file.



Before using the MODEL\_FILE property to specify the model library, ensure that the component binding is correct. If you do not want to use the default configuration, use the SIM\_BIND\_VIEW or the SIM\_MAP\_VIEW properties to specify the correct view for binding the components.

A part of the netlist that is generated after the MODEL\_FILE property is attached to LS00 is shown below. The additions in the netlist because of the MODEL\_FILE property are in bold typeface.

```
// begin instances
```

Allegro Platform Properties

**Note:** You can specify either the MODEL\_FILE property or the MODEL\_DIR property on an instance. If both properties are specified on a single instance, the MODEL\_DIR property is ignored.

The MODEL\_DIR and MODEL\_FILE properties, which are used for providing instance-specific model binding, are understood only by the Verilog-XL simulator. For instance-specific binding using NC Verilog simulator, use the <u>VERILOG\_LIB</u> property.

## MODULE NO IMPORT

The MODULE\_NO\_IMPORT property, attached to a object within a module (.mdd) prevents its placement in the target design. This property cannot be assigned to child objects of a symbol or module.

## **NC PINS**

The NC\_PINS property, attached to a component or symbol, specifies the assignment of pins which are present on a physical package but do not have any logical connections. These pins do not play any role in the logical simulation, but need to be taken into consideration during board layout.

The NC\_PINS property has the following syntax:

```
NC_PINS='(pin list,pin list, ...)';
```

Allegro Platform Properties

where pin list can be a single pin or a range of pins or any combination of the two. The range description can include alphanumeric pin designators and can be in increasing or decreasing order. To specify the range, use two periods between the start value and the end value of the range. For example, the syntax for specifying pins 7, 8, 9, 10 and 11 as NC pins is as follows.

```
NC PINS = '(7..11)'
```

**Note:** Release 16.4 onwards, the NC\_PINS property is not valid on Block Objects.

## NEEDS\_NO\_SIZE

The NEEDS\_NO\_SIZE property, when attached to a component, specifies that the component to which it is attached does not need a SIZE property. It also indicates that none of the pins of the symbol uses the SIZE property.

Many of the symbols in the standard libraries, for example NOT and MERGE symbols, have this property attached to them. These symbols automatically conform to the widths of the signals to which they are attached.

You can attach the NEEDS\_NO\_SIZE property as a default symbol property, or attach it to the symbol when used in a schematic.

## **NET\_RAT\_LIMIT\_VALUE**

NET\_RAT\_LIMIT\_VALUE, a design-level property, specifies the net pin count limit to reduce the display of rats on high pin count nets. Any net with a value above the property value limit displays circle-X figures on unconnected pins instead of displaying rats. By doing so the display remains uncluttered and ensures improved performance.

The change in the property value is evaluated only the next time when a net schedule is updated for a specific net. For example, when moving a component, sliding a via, and so on.

## **NET\_SCHEDULE**

The NET\_SCHEDULE property, attached to a net or ECset, works with RATSNEST\_SCHEDULE property and reflects if the DRC system ensures that the schedule is met when the net is routed. Values are <code>Verify</code> or <code>Do Not Verify</code>. For more Information, see RATSNEST\_SCHEDULE.

Allegro Platform Properties

#### **NET\_SHORT**

The NET\_SHORT property, attached to a pin, via, modules, static shape, lets you connect two nets, such as GND and AGND, to a common pin or vias without a DRC error. This is a user-driven property and not managed by the tool.

**Note:** The NET\_SHORT property for mechanical pins is not passed from PCB Editor to PCB Router. So, mechanical pins with the NET\_SHORT property are ignored by PCB Router.

This property allows contact between two planes that have different net names and prevents a flagged or reported DRC error.

A DRC is reported if any connect lines other than the net of the actual pin, touch the origin point of the actual pin. The actual pin (or via) does not report a DRC for any logic objects that touch it.

Attempting to attach the property to a dynamic shape causes the following error to be output to the command line:

```
E- Invalid db element type
```

The syntax of the NET\_SHORT property is:

```
<net 1>:<net 2>:....
```

#### For example:

```
NET SHORT = GND1:GND2:GND3
```

**Note:** This property suppresses any spacing DRCs between the net of the via and any nets specified in the NET\_SHORT property.

## NO\_BACKANNOTATE

The NO\_BACKANNOTATE property, attached to a component and specified in the schematic, prevents the update of properties in the schematic. For example, to disable the backannotation of all properties on an instance, specify the following property in the schematic:

```
NO BACKANNOTATE = ALL
```

#### Using the NO\_BACKANNOTATE Property

Use this property to prevent the backannotation of the master view of a subdesign. To preserve the hard SEC and hard PN properties in instances of a reused block, place the NO\_BACKANNOTATE property on those instances in the schematic.

Allegro Platform Properties

To disable backannotation on an instance:

Add the NO\_BACKANNOTATE property to the instance. This disables backannotation on the instance and each of its pins.

The NO\_BACKANNOTATE property preserves the property value on the instance and discards the backannotation value.

#### **Syntax**

```
NO BACKANNOTATE = property [property property ...]
```

### **Example**

To prevent the reassignment of LOCATION for a particular instance, specify the NO\_BACKANNOTATE property as NO\_BACKANNOTATE=LOCATION.

To specify multiple properties:

➤ List each property separated by spaces:

```
NO BACKANNOTATE=COMPONENT WEIGHT LOCATION SEC
```

**Note:** You can add the NO\_BACKANNOTATE property to a block. The NO\_BACKANNOTATE property, added to a block, applies to its child blocks too.

If you add the NO\_BACKANNOTATE = ALL property to a block and then package the design, Packager-XL displays an informational message stating that the NO\_BACKANNOTATE = ALL property is set for the block and Packager-XL does not backannotate it. This message is recorded in the pxl.log file.

If you add the NO\_BACKANNOTATE = ALL property to a read-only block and save it in Allegro Design Entry HDL, it generates an error stating that write permissions do not exist for the specified page. Allegro Design Entry HDL skips changes to such blocks.

#### NO PCB BUNDLE

The NO\_PCB\_BUNDLE, a boolean property is attached to net groups or bus objects. This property prevents automatic bundling and visibility changes of net groups. The property can be set as On or Off in the Disable Automatic Ratsnest Bundle column present in the Ratsnest Bundle Properties workbook in Properties domain in Constraint Manager.

Allegro Platform Properties

#### NO DIFF PAIR

The NO\_DIFF\_PAIR property is attached to nets and prevents the tool from creating a library or model a defined differential pair.

If this property is attached to both the members of a model/library defined differential pair (LDDP/MDDP), then they are not visible in constraint manager. However, you can create a user-defined differential pair in constraint manager.

**Note:** This property is not valid for user-defined differential pair (UDDP).

## NO DRC

The NO\_DRC property, attached to pins or vias, disables DRC checking against the pin or via.

#### **NO FILLET**

The NO\_FILLET property, attached to a net, pin, or via, prevents the creation or regeneration of fillets on these elements, even if the *Dynamic Fillets* option is enabled on the Pad and T Connection Fillet dialog box (available by choosing *Route - Gloss - Parameters*).

#### NO GLOSS

The NO\_GLOSS property, attached to a net, indicates that when you run the Route - Gloss menu command (gloss command), the Allegro X PCB Editor do not gloss the specified net. Be sure that you set the value to TRUE.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

## NO\_IO\_CHECK

The NO\_IO\_CHECK property, attached to a library component or a pin, component, or net in a design, suppresses input and output checks on a particular component, pin, or net and takes these values:

LOW Suppresses the "0 state" I/O check.

HIGH Suppresses the "1 state" I/O check.

Allegro Platform Properties

BOTH or TRUE Suppresses both the "0 state" and the "1 state" I/O check.

Attaching the property to a net applies the property to all pins on the net. When used as a component property, it applies to all pins on the component. As a pin property, it applies only to that pin.

## NO\_LOAD\_CHECK

The NO\_LOAD\_CHECK property, attached to a component or pin, suppresses device-loading calculations on a pin-by-pin basis and takes these values:

LOW Suppresses the "0 state" I/O check.

HIGH Suppresses the "1 state" I/O check.

BOTH or TRUE Suppresses both the "0 state" and the "1 state" I/O check.

You can attach the NO\_LOAD\_CHECK property to library components or in your drawings. When used as a component property, it applies to all pins of the component. As a pin property, it applies only to the specified pin.

## NO LIN2SHAPE FAT

The NO\_LIN2SHAPE\_FAT property, attached to a connect line, excludes the line from being fattened by the fatten command. Be sure that you set the value to TRUE.

## NO PIN ESCAPE

The NO\_PIN\_ESCAPE property, attached to a reference designator, net, or pin, indicates that Allegro PCB Router should not place pin escapes on this component, net, or pin during routing. Be sure that you set the value to TRUE.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net-properties">net-properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

**Note:** This property is supported for legacy designs and it is not recommended for use in new designs.

Allegro Platform Properties

## NO\_RAT

The NO\_RAT property, attached to a net, indicates that the specified net does not display ratsnests for unconnected pins. Be sure that you set the value to TRUE.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

### NO\_REP\_PRIM

The NO\_REP\_PRIM=TRUE property is attached to an instance:

- When you do not want the instance to be replicated in the netlist.
- When you do not want to pass the SIZE property with the correct value to the behavioral model.

**Note:** When there is no property NO\_REP\_PRIM=TRUE on an instance, the Design Entry HDL netlister automatically replicates the instance in the netlist with the actual value of the SIZE property specified on the instance.

In the figure below, an instance of component 1s00 has the property SIZE=4.



The instance is replicated four times in the netlist as below:

```
SN74LS00 page1_i1__1 (._1A(/* unconnected */),
    ._1B(/* unconnected */),
    ._1Y(/* unconnected */),
    ._2A(/* unconnected */),
    ._2B(/* unconnected */),
    ._2Y(/* unconnected */),
    ._3A(/* unconnected */),
    ._3B(/* unconnected */),
```

Allegro Platform Properties

```
. 3Y(/* unconnected */),
  ._4A(a[0]),
  ._4B(b[0]),
  . 4Y(c[0]));
SN74LS00 page1 i1 2 (. 1A(/* unconnected */),
  . 1B(/* unconnected */),
  ._1Y(/* unconnected */),
  . 2A(/* unconnected */),
  . 2B(/* unconnected */),
  . 2Y(/* unconnected */),
  . 3A(/* unconnected */),
  . 3B(/* unconnected */),
  . 3Y(/* unconnected */),
  . 4A(a[1]),
  . 4B(b[1]),
  ._4Y(c[1]));
SN74LS00 page1 i1 3 (. 1A(/* unconnected */),
  . 1B(/* unconnected */),
  . 1Y(/* unconnected */),
  . 2A(/* unconnected */),
  . 2B(/* unconnected */),
  . 2Y(/* unconnected */),
  . 3A(/* unconnected */),
  . 3B(/* unconnected */),
  . 3Y(/* unconnected */),
  ._4A(a[2]),
  . 4B(b[2]),
  . 4Y(c[2]));
SN74LS00 page1 i1 4 (. 1A(/* unconnected */),
  . 1B(/* unconnected */),
  . 1Y(/* unconnected */),
  . 2A(/* unconnected */),
  . 2B(/* unconnected */),
  . 2Y(/* unconnected */),
  . 3A(/* unconnected */),
  . 3B(/* unconnected */),
  . 3Y(/* unconnected */),
  . 4A(a[3]),
```

Allegro Platform Properties

```
._4B(b[3]),
. 4Y(c[3]));
```

If you add the NO\_REP\_PRIM=TRUE property to the instance, the instance is not replicated in the netlist (see netlist sample below).

Be sure that you set the value to TRUE.

## NO\_RIPUP

The NO\_RIPUP property, attached to a net, indicates that Allegro PCB Router should not remove the etch from the specified net. However, if you add any connections to a net after you assign this property, the router removes the etch from these new connections. Be sure that you set the value to TRUE.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

## NO\_ROUTE

The NO\_ROUTE property, attached to a net or reference designator (component), indicates that Allegro PCB Router should not route any missing connections on the specified net. Be sure that you set the value to TRUE.

Allegro Platform Properties

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

#### NO\_SHAPE\_CONNECT

The NO\_SHAPE\_CONNECT property, attached to a pin or via, indicates that a connection should not be created between the pin or the via and a shape with the same net.

Set the value to TRUE.

## NO\_SM\_COVERAGE\_CHECK

This property is scheduled for implementation in a future release.

### NO SWAP COMP

The NO\_SWAP\_COMP boolean property, attached to component instances, indicates that the swap components command does not allow the symbol associated with this component to be swapped. Be sure that you set the value to TRUE.

## NO\_SWAP\_GATE

The NO\_SWAP\_GATE property, attached to a reference designator or function designator (gate), specifies the functions within the component that cannot be swapped. The function stays fixed in its current slot in the component. The values you can assign to this property are 1 or 0.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

## NO SWAP GATE EXT

The NO\_SWAP\_GATE\_EXT property, attached to a function designator, specifies that the function cannot be swapped with one from another component. However, the function can be swapped among slots within its current component. Be sure that you set the value to TRUE.

Allegro Platform Properties

#### NO\_SWAP\_PIN

The NO\_SWAP\_PIN property, attached to a reference designator, function designator (gate), or pin, specifies that the pins on this component or function cannot be swapped, either interactively or automatically. Be sure that you set the value to TRUE.

## NO\_SYMPIN\_VIA\_ALIGNMENT\_CHECK

The NO\_SYMPIN\_VIA\_ALIGNMENT\_CHECK property, attached to a symbol, excludes the symbol from via-pin alignment checks. Be sure that you set the value to TRUE.

#### NO\_TEST

The NO\_TEST property, attached to a net, indicates that the Allegro X PCB Editor cannot add test points during test point generation. Be sure that you set the value to TRUE.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net-properties">net-properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

**Note:** The NO\_TEST property is listed as *Prohibit* in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager

## NO\_VIA\_CONNECT

The NO\_VIA\_CONNECT property, attached to a pin or via, specifies that padstacks are not connected even when they overlap.

## **NO WIREBOND**

The NO\_WIREBOND property, attached to nets or pins, causes the layout tool to automatically exclude those items from wire bond add operations.

## NO\_XNET\_CONNECTION

The NO\_XNET\_CONNECTION property, attached to a component, eliminates the creation of XNets from the nets that are connected to its pins. If two or more nets connect to the same discrete component and are already part of an XNet, do not add the NO\_XNET\_CONNECTION property to that component. Adding the property makes the XNet definition inconsistent.

Allegro Platform Properties

**Note:** You can add the NO\_XNET\_CONNECTION property to all the discrete components in a design to remove nets from the XNets.

#### NODRC COMPONENT BOARD OVERLAP

The NODRC\_COMPONENT\_BOARD\_OVERLAP property, attached to a shape (package boundary), suppresses DRC errors when components overlap the package keepin. When you add the NODRC\_COMPONENT\_BOARD\_OVERLAP property to the place boundary of a package or mechanical symbol at the end of the design cycle (recommended), the editor removes the Package-to-Place Keepin Spacing DRC marker.

The NODRC\_COMPONENT\_BOARD\_OVERLAP property is not supported at the schematic level.

## NODRC ETCH OUTSIDE KEEPIN

The NODRC\_ETCH\_OUTSIDE\_KEEPIN property, attached to an etch item, for example, a shape, rectangle, line, or cline, suppresses DRC errors when the etch element is outside or crosses the route keepin. When you add the NODRC\_ETCH\_OUTSIDE\_KEEPIN property to an etch element at the end of the design cycle (recommended), Allegro X PCB Editor removes the existing <etch element> to Route Keepin DRC marker.

The NODRC\_ETCH\_OUTSIDE\_KEEPIN property is not supported at the schematic level.

## NODRC\_SYM\_PIN\_PASTEMASK

The NODRC\_SYM\_PIN\_PASTEMASK, a boolean property, attached to a board or symbol instance and symbol definition, disables pastemask-to-pastemask spacing checks between pins of the same symbol. You can add this property at the root-design level (.brd or .mcm) or to a symbol instance or a symbol definition, by choosing *Drawing* in the *Find by Name* box in the *Find* Filter tab.

If you add the NODRC\_SYM\_PIN\_PASTEMASK property to the symbol, already placed in the board, running the *Update - Symbols* menu command (refresh\_symbol) removes the DRC errors.

The NODRC\_SYM\_PIN\_PASTEMASK property is not supported at the schematic level.

Allegro Platform Properties

#### NODRC SYM PIN SOLDERMASK

The NODRC\_SYM\_PIN\_SOLDERMASK, a boolean property, attached to a board or symbol instance and symbol definition, disables soldermask-to-soldermask spacing checks between pins of the same symbol. You can add this property at the root-design level (.brd or .mcm) or to a symbol instance or a symbol definition, by choosing *Drawing* in the *Find by Name* box in the *Find* Filter tab.

If you add the NODRC\_SYM\_PIN\_SOLDERMASK property to the symbol, already placed in the board, running the *Update - Symbols* menu command (refresh\_symbol) removes the DRC errors.

The NODRC\_SYM\_PIN\_SOLDERMASK property is not supported at the schematic level.

**Note:** Exploding (editing) pins cancel the property.

#### NODRC\_SYM\_SHAPE\_SOLDERMASK

The NODRC\_SYM\_SHAPE\_SOLDERMASK, a boolean property, attached to a board or symbol instance and symbol definition, disables soldermask-to-soldermask spacing checks between shape within a symbol. You can add this property at the root-design level (.brd or .mcm) or to a symbol instance or a symbol definition, by choosing *Drawing* in the *Find by Name* box in the *Find* Filter tab.

If you add the NODRC\_SYM\_SHAPE\_SOLDERMASK property to the symbol in the symbol editor, already placed in the board, running the *Update - Symbols* menu command (refresh\_symbol) removes the DRC errors.

The NODRC\_SYM\_SHAPE\_SOLDERMASK property is not supported at the schematic level.

## NODRC SYM SAME PIN

The NODRC\_SYM\_SAME\_PIN property, attached to a board, symbol instance, or symbol definition, disables pin-to-pin conductive layer checking between pins of the same symbol. Pin-to-pin checking always occurs in a symbol editor (.dra). Pin-to-pin spacing checks between different symbols remain unaffected.

#### You can:

Build this property into symbols at the package level by placing the property on the symbol drawing object. It is assumed that the symbol is built correctly in the library. No pin-to-pin spacing checks occur when all symbols of that type are placed on the board.

Allegro Platform Properties

- Place this property at the design level (.brd or .mcm) on symbol instances by choosing Symtype in the Find by Name box in the Find Filter. No pin-to-pin spacing checks occur on these symbols.
- Place the property on symbol definitions. No pin-to-pin spacing checks occur on these symbols.
- Place the property at the root-design level (.brd or .mcm) on the drawing object by choosing *Drawing* in the *Find by Name* box in the Find Filter. All symbols on the board have pin-to-pin spacing checks disabled.

If a symbol's pin is modified on the board, for example, you modify a padstack by instance, then the Allegro X PCB Editor ignores this property and generates a normal DRC.

If you add the NODRC\_SYM\_SAME\_PIN property to the symbol, once it is placed in the board, running the *Update - Symbols* menu command (refresh\_symbol) removes the DRC errors.

When you add the NODRC\_SYM\_SAME\_PIN property at the end of the design cycle (recommended), Allegro X PCB Editor removes the existing same component Pin-to-Pin DRC markers.

The NODRC\_SYM\_SAME\_PIN property is not supported at the schematic level.

Note: Exploding (editing) pins cancel the property.

## NODRC\_VIAS\_OUTSIDE\_KEEPIN

The NODRC\_VIAS\_OUTSIDE\_KEEPIN property, attached to a via, suppresses DRC errors when vias are outside a route keepin. When you add the NODRC\_VIAS\_OUTSIDE\_KEEPIN property to a via at the end of the design cycle (recommended), Allegro X PCB Editor removes the Via-to-Route Keepin Spacing DRC marker.

The NODRC\_VIAS\_OUTSIDE\_KEEPIN property is not supported at the schematic level.

## **OK\_DANGLE**

The OK\_DANGLE boolean property suppresses dangling clines or vias from being reported in the dangling line/via report. This property can be added to vias and clines.

Allegro Platform Properties

## OK\_NET\_ONE\_PIN

The OK\_NET\_ONE\_PIN is a boolean property that can be added to nets, components, and pins in DE-HDL and to nets in PCB Editor.

Nets, components, ercdx, and pins with this property are suppressed in the Electrical Rule Check for single pin net columns in DE-HDL. In PCB Editor, this property suppresses nets that are connected to single pins from being reported in the *Net Single Pin and No Pin* reports.

When the value of this property is set to TRUE and

ERR\_OK\_NET\_ONE\_PIN\_MULTI\_NODES directive is set to ON, Packager-XL checks if the net is connected to more than one component pin and displays an error message similar to the following with the relevant net name:

The '%s' net is connected to more than one component pin but it has the 'OK\_NET\_ONE\_PIN' property.

The 'OK\_NET\_ONE\_PIN' property should be specified only for nets that are connected to one pin. Check the connections for the net and if required, delete the 'OK\_NET\_ONE\_PIN' property from the net.

For more information about the ERR\_OK\_NET\_ONE\_PIN\_MULTI\_NODES directive, refer to the <u>ERR\_OK\_NET\_ONE\_PIN\_MULTI\_NODES</u> section of Allegro Front-End CPM Directive Reference Guide.

## **OK UNASSIGNED SHAPE**

The OK\_UNASSIGNED\_SHAPE property suppresses shapes without nets when you run the Shape Without Nets Report. This property can be added to static and dynamic shapes that you do not plan on assigning to a net.

## OUTPUT\_LOAD

The OUTPUT\_LOAD property, attached to a pin, specifies the load presented by a pin when the pin is an output pin. If a pin does not have the OUTPUT\_LOAD property attached, it is assumed to be an input pin. When an output pin is bi-directional or tri-state, you must attach both the INPUT\_LOAD and OUTPUT\_LOAD properties.

Allegro Platform Properties

## OUTPUT\_TYPE

The OUTPUT\_TYPE property, attached to the output pins of open-collector, open-emitter, and tri-state devices, serves the following purposes:

- Allows you to tie two or more output pins together
- Specifies the type of output so that only compatible outputs are connected together (an OC output cannot be tied to a TS output)
- The second value of the property specifies the logic function that is created when you tie two or more output pins together

The OUTPUT TYPE property provides information that Packager-XL needs.

Each output pin that can be connected to other output pins must have an OUTPUT\_TYPE property. The property value specifies the pin type and the logic function created by tying the outputs together. The syntax of OUTPUT\_TYPE property is:

```
OUTPUT TYPE='(output type,logic function)';
```

The output type variable can be open collector, open emitter, or tri-state (TS). The logic function variable can be AND, OR, or tri-state (TS). Make sure that there is no space after the comma in the property value.

You can combine the output type and logic functions as follows:

| OUTPUT_TYPE='(OC,AND)' | Open Collector, AND logic function  |
|------------------------|-------------------------------------|
| OUTPUT_TYPE=(OE,OR)    | Open Emitter, OR logic function     |
| OUTPUT_TYPE= (TS,TS)   | Tri-state, tri-state logic function |

Tri-state pins need both INPUT\_LOAD and OUTPUT\_LOAD properties. When a pin is in tri-state mode, the tri-state loading is specified as the INPUT\_LOAD.

## PKGDEF\_ALT\_STEP\_FILE

The PKGDEF\_ALT\_STEP\_FILE property, attached to symbol definition, specifies the secondary STEP model mapping details. When an alternative STEP model is mapped to package or mechanical symbol, this property saves the STEP file name, size, modified date/time, color, color\_R, color\_G, color\_B, and facet file size. The color is enabled for displaying a model during mapping process.

You cannot modify this property outside the STEP Package mapping tool.

Allegro Platform Properties

#### **Example**

PKGDEF\_ALT\_STEP\_FILE = CC5V-T1A.stp, 528568, 1355918730, 0, 0.00000, 0.00000, 0.00000

## PKGDEF\_STEP\_FILE

The PKGDEF\_STEP\_FILE property, attached to symbol definition, specifies the primary STEP model mapping details. When a STEP model is mapped to package or mechanical symbol, this property saves the STEP file name, size, date/time, color, RGB color and size of facet file.

You cannot modify this property outside the STEP Package mapping tool.

#### **Example**

```
PKGDEF_STEP_FILE = BGA256.STEP, 886317, 1363024383, 0, 0.000000, 0.000000, 3961941
```

## PKGDEF\_ALT\_STEP\_TRANSFORMATION

The PKGDEF\_ALT\_STEP\_TRANSFORMATION property, attached to symbol definition, specifies the secondary STEP model mapping details. When an alternative STEP model is mapped to package symbol this property saves the unit, rotational and offset values.

You cannot modify this property outside the STEP Package mapping tool.

#### **Example**

```
PKGDEF_ALT_STEP_TRANSFORMATION = MM,2.050000, -0.750000, 0.0000, 0.000, 0.000, 0.000
```

## **PKGDEF STEP TRANSFORMATION**

The PKGDEF\_STEP\_TRANSFORMATION property, attached to symbol definition, specifies the primary STEP model mapping details. When a STEP model is mapped to package symbol this property saves the unit, rotational and offset values.

You cannot modify this property outside the STEP Package mapping tool.

#### **Example**

```
PKGDEF STEP TRANSFORMATION = MM, 2.050000, -0.750000, 0.0000, 0.000, 0.000
```

Allegro Platform Properties

#### PKG\_PIN1\_ORIENTATION

The PKG\_PIN1\_ORIENTATION property, attached to a symbol definition, specifies the orientation of pin1 for a package. This property is used in the IDX flow. This property can be assigned to a pin in the symbol editor and defines pin 1 to the MCAD system. By default, Allegro uses the pinOneCfg.txt to identify pin 1 by its name.

The valid values are LOWER\_LEFT, LEFT, LEFT\_CENTER, UPPER\_LEFT, UPPER\_CENTER, UPPER\_RIGHT, RIGHT, RIGHT\_CENTER, LOWER\_RIGHT, LOWER\_CENTER, and OTHER.

## PACKAGE\_HEIGHT\_MAX and PACKAGE\_HEIGHT\_MIN

The PACKAGE\_HEIGHT\_MAX and the PACKAGE\_HEIGHT\_MIN properties can be attached to place bound, place keepout shapes, or component definitions. The component definition method is used when height restrictions are driven through the front-end library method.

The component definition property HEIGHT in Allegro Design Entry HDL maps to PACKAGE\_HEIGHT\_MAX on the component definition when the logic data is imported into the physical editor.

If your design model controls height restrictions from the physical side, manage the height properties from the physical symbol library. If your design processes require front-end managed heights, then the component-definition method should be used. Designs may utilize a mixed model, but symbol-based heights take precendence over component heights. The component model does not support multiple heights.

## PACKAGE\_OFFSET\_TOP and PACKAGE\_OFFSET\_BOTTOM

The PACKAGE\_OFFSET\_TOP and the PACKAGE\_OFFSET\_BOTTOM properties use a value that offset the component height across the surface of the board to account for pastemask thickness. The property value is added to the component PACKAGE\_HEIGHT\_MIN and PACKAGE\_HEIGHT\_MAX property values, height property or default height values on exporting IDX. The offset is also applied to the Symbols when DRC height checks are active.

Allegro Platform Properties

#### PACK\_IGNORE

The PACK\_IGNORE property, attached to a component, identifies the parts that are ignored when packaging the design. You can specify the PACK\_IGNORE property only in the schematic.

The PACK\_IGNORE property excludes the schematic instances from being packaged as follows:

- If the schematic instance is a primitive, it is ignored and therefore is not packaged. The netlist output from Packager-XL does not reference this part. Nets connected to this schematic instance are left unconnected.
- If the instance is a hierarchical block, then the underlying hierarchy is removed.

Use of the PACK\_IGNORE property may result in unconnected nets.

#### **Syntax**

```
PACK IGNORE = <value>
```

#### **Example**

```
PACK IGNORE = TRUE;
```

**Note:** Packager-XL does not look at the value of the PACK\_IGNORE property. If the property is present, the instance is ignored.

## PACK\_SHORT

The PACK\_SHORT property, attached to a pin, specifies the shorting of pins of a part. You can specify the PACK\_SHORT property in the schematic.

Multiple groups of pins, each group having two or more pins, can be shorted. You must use logical schematic pin names with this property.

You should use the PACK\_SHORT property with the PACK\_IGNORE property to specify shorting for nets attached to the instance.

**Note:** Do not physically short pins that have the PACK\_SHORT property attached.

### **Syntax**

```
{\tt PACK\_SHORT=(<} group1>) \; (< group2>) \; [< group3>]
```

Allegro Platform Properties

where <group> indicates (logicPin1, logicPin2 ... [logicPinN])

#### **Example**

Consider the assignment, PACK\_SHORT = (A1, B1, Y1) (A2, B2). It shorts together:

- The nets attached to logic pins A1, B1, and Y1.
- The nets attached to pins A2 and B2.

### PACK\_TYPE

The PACK\_TYPE property, attached to a component, specifies the type of package used for a part. Packager-XL uses the PACK\_TYPE property to determine which physical part entry in the chips.prt file to use when selecting physical parts.

## PAD\_CONNECT\_TYPE

The PAD\_CONNECT\_TYPE property attached to a symbol specifies the pad connection type. The options for pad connection type are: UNKOWN, BONDPAD, BUMP, PILLAR, CONNECT\_PAD, PRODE\_PAD and NC\_PAD.

## PAD\_LAYER\_OFFSET

The PAD\_LAYER\_OFFSET property attached to an etch object (pin, frect, shape, via, cline, or finger) specifies the distance of the object in number of layers from the front layer pins of the die.

#### PART NAME

The PART\_NAME property, attached to a component, specifies the name of a primitive component. When Packager-XL chooses a primitive component, it first looks at the component name. Normally, the component name is the name of the primitive component. Sometimes, you may want the primitive component name to be different from the logical component name.

For example, the LSTTL library components are called LS00, LS01, LS02, and so on. However, the parts are known in the Compiler expansion file as 74LS00, 74LS01, and so on, since these are more explicit names. The '74' that is left off the logical component name makes the name easier to type. Giving the LS00 the PART\_NAME 74LS74 is incorrect, as

Allegro Platform Properties

these two components serve different purposes. The PART\_NAME properties are found in the body section of the chips file for the component.

#### **PART NUMBER**

The PART\_NUMBER property, attached to a component in a physical part table (PPT) file, is an injected property used by the CIMLink interface for Universal Test equipment, as well as to update the USER PART NUMBER label on the mechanical symbol. An injected property appears on part rows in the PPT. It further defines the unique characteristics of each unique line definition of a part.

You may change, add, or delete the PART\_NUMBER property or other injected properties in the part table without affecting the schematic because when the schematic is packaged, the part table definition of the injected property takes precedence over the instance definition.

CIMLink is not supported in versions 14.0 and higher.

### PHYS DES PREFIX

The PHYS\_DES\_PREFIX property, attached to a component, specifies the reference designator prefix for the default Packager-XL naming pattern.

You can specify the PHYS\_DES\_PREFIX property in the chips file, the ptf file, or the schematic.

#### Using PHYS\_DES\_PREFIX

The PHYS\_DES\_PREFIX property identifies classes of parts such as resistors (R), capacitors (C), and inductors (L).

By default, Packager-XL searches for the PHYS\_DES\_PREFIX property when assigning a reference designator value. If it does not find the property, it assumes the value of the PHYS\_DES\_PREFIX property as 'U'.

You can use the REF\_DES\_PATTERN directive or property to modify the default naming scheme.

**Note:** You can also use this property if automatic XNet creation mode is enabled and you want discrete components (with unitless values) not to be used to automatically create XNets.

Allegro Platform Properties

### **Syntax**

PHYS DES PREFIX = <value>

The valid values are:

| Use these value | to specify reference designator prefix for |
|-----------------|--------------------------------------------|
| c, C            | Capacitors                                 |
| đ, D            | Diodes                                     |
| e, E            | Emitters                                   |
| i, I, 1, L      | Inductors                                  |
| r, R            | Resistors                                  |

#### **Example**

PHYS DES PREFIX = R

## PHYSICAL\_PATH

Reserved for future support of physical path names for place by schematic page number.

### **PINS ALLOWED**

The PINS\_ALLOWED boolean property, attached to a shape or filled rectangles of the Route Keepout class, permits pins within the keepout area.

This property when added to a symbol route keepouts suppresses the pin to route keepout DRC for that symbol.

## PIN\_GLOBAL\_FIDUCIAL

The PIN\_GLOBAL\_FIDUCIAL boolean property, attached to a pin, specifies a pin as a global fiducial. This property is used in IPC2581 output to meet the standard.

Allegro Platform Properties

## PIN\_DELAY

You can include pin delay in DRC calculations for DIFFERENTIAL PAIR PHASE TOLERANCE, PROPAGATION DELAY, and RELATIVE PROPAGATION DELAY by assigning the PIN\_ DELAY property to component instance or definition pins.

The PIN\_ DELAY property specifies the time delay or length from the internal package connection to the pin's mounting layer. Use the PIN\_DELAY property to factor inter-package delay into timing requirements.

Enter the value for the PIN\_ DELAY property in length or time, which is multiplied by the *Pin Delay Propagation Velocity Factor*, a constant used to convert between time and length units.

To factor pin delay into these DRC calculations, you enable the *Pin Delay Include in All Propagation Delays and in DiffPair Phase Checks* field in the *Options tab* of the Electrical Constraints Dialog Box, accessible by running the <a href="mailto:cns electrical">cns electrical</a> command in the Allegro X PCB Editor, described in the *Allegro PCB and Package Physical Layout Command Reference*.

You can use the <u>pin delay out</u> command to create a file containing pin delay values as defined by this property from an external source, and then use the <u>pin delay in</u> command to import the values in this file and assign them to component instance pins in another design.

For more information on pin delay, see the *Creating Design Rules* user guide in your documentation set.

## PIN DELAY ENABLED

The PIN\_DELAY\_ENABLED boolean property, attached to a design, enables pin delay accounting for differential pairs, relative propagation delay, and delay DRC checks. Make sure that the value is set to TRUE.

## PIN\_ESCAPE

The PIN\_ESCAPE property, attached to a reference designator or a pin, specifies that Allegro X PCB Editor places a pin escape on every pin of this component when the automatic router runs. Be sure that you set this value to TRUE.

Allegro Platform Properties

#### PIN\_GROUP

The PIN\_GROUP property, specified in the chips file, identifies swappable pins on a part.

#### **Using the PIN\_GROUP Property**

Pins in a group are swappable if they are logically equivalent and belong to the same section. If you swap two nets between two pins within a swappable group (two or more logical pins with the same PIN\_GROUP value), you do not alter the logical function of the circuit.

#### **Syntax**

PIN GROUP=<value>

#### **Example**

PIN GROUP = A

A common example of pin swapping occurs for the inputs of a NAND gate. The two input pins are physically equivalent in terms of logical function, loading, and propagation delay from input to output. If you swap the nets to the input pins, the logic of the circuit does not change.

#### PIN NAME

The PIN\_NAME property, attached to a symbol, defines the pin's name. The value is STRING.

#### PIN\_NUMBER

The PIN\_NUMBER property, attached to a pin, provides the logical-to-physical mapping for the pin. Each pin of every library component (and all package outlines of a component) must have a PIN\_NUMBER property. Packager-XL obtains the following information from the PIN\_NUMBER property:

- Physical pin number of the pin
- Number of sections of the component in a package
- Pin numbers for each section

There must be one pin number for each pin in each section. For example, if a package has four sections (as in LS00), there must be four pin numbers associated for each pin. The

Allegro Platform Properties

packager prints an error message when a pin is found without a PIN\_NUMBER property or without the correct number of pins per section.

#### PIN SIGNAL MODEL

The PIN\_SIGNAL\_MODEL property, attached to a pin, defines a pin-level override for a buffer model used in signal integrity simulations. This property is used internally by the software for implementing programmable buffers. Cadence recommends that you do not use this property to specify your own pin-level overrides for a buffer model.

#### **PIN SHORT**

The PIN\_SHORT property is defined on a symbol instance. This property uses the logical pin name list as its value. The logical pin names in the list are separated by a colon (:). For example, F: S1: S2: S3.

If the <u>PROCESS\_PIN\_SHORT\_PROP</u> directive is set to ON, Packager-XL acknowledges the value of the PIN\_SHORT property when importing physical design data into a schematic, and creates a <u>NET\_SHORT</u> property containing the names of physical nets connected to the logical pins.

If the physical nets are not connected to any logical pins, PIN\_SHORT is not acknowledged by Packager-XL and an error message similar to the following is reported in the px1.log file:

Packager-XL execution done. ECO detected. Exiting with status 202.

**Note:** For sizable components, if the value of the SIZE property is greater than one, PIN\_SHORT property should be applied based on the pins with the selected index, on the indexed instance of the component.

#### **PINUSE**

The PINUSE property, attached to a pin, indicates its pin type. This value overrides any pinuse value specified in the device file. Pinuse code values are: IN, OUT, BI, TRI, OCA, OCI, POWER, GROUND, NC, and UNSPEC. Set PINUSE property to IN/OUT to accurately model your circuit design.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

Allegro Platform Properties

#### PLACE\_TAG

The PLACE\_TAG property, attached to a reference designator (component), specifies that Allegro X PCB Editor places the component during the next automatic placement session. Be sure that you set the value to TRUE. Make sure that you remove the PLACE\_TAG property before placing another group of components.

#### **PLATING**

The PLATING property, attached to a shape, specifies that Allegro X PCB Editor attach the shape to a plating bar.

#### PN

The PN property, attached to a pin, assigns a physical pin number (specified in the chips.prt file) to a logical pin in the schematic. This property is used to perform manual pin swaps on physical parts. Use the *Component – Swap Pins* menu command in Allegro Design Entry HDL to assign this property.

#### **PNN**

The PNN property is automatically generated by Packager-XL in the Occurrence Property File (OPF) for logical nets whose physical net names are different from their logical nets. PNNs are generated for plotting purposes. You can annotate the PNN property to display the physical net name on the schematic canvas. PNN is a display property only and cannot be edited.

The CDS\_PHYS\_NET\_NAME property is also automatically generated by Packager-XL to assign physical net names in the OPF.

**Note:** When working with physical net names, such as in a SKILL command, or when searching for physical net names, use CDS\_PHYS\_NET\_NAME.

## PORT\_ORDER

The PORT\_ORDER property, specified in the Verilog map file, is used if you check the *Position Mapping* box in the *Netlist* tab of the Allegro Design Entry HDL Digital Simulation Interface. The result is that the Allegro Design Entry HDL pins are mapped to model ports by position in the netlist.

Allegro Platform Properties

#### Syntax

```
PORT ORDER = (port1, port2 ...);
```

Use this property to specify the port ordering for a module described in an external library.

- If the port is a vector, a full description for the port (such as A[3:0]) is required. The vector information is useful for Allegro Design Entry HDL to reconstruct the bus connected to the port.
- If the PORT\_ORDER property is not specified for a part in an external library, Allegro Design Entry HDL uses the PIN\_NUMBER information for making the connection by position. The PIN\_NUMBER information is read from the chips.prt file.
- If you check the *Position Mapping* box in the *Netlist* tab of the Allegro Design Entry HDL Digital Simulation Interface and you have not specified a PORT\_ORDER or a PIN\_NUMBER property, Allegro Design Entry HDL displays an error message.

**Note:** To obtain the port order information:

- 1. Read the verilog.v file to obtain the port names.
- 2. If there is no verilog.v file, use the Verilog names in the verilog.map file.
- **3.** If there is no <code>verilog.v</code> file and there is a PORT\_ORDER property in the <code>verilog.map</code> file, use the PORT\_ORDER property.
- **4.** If there is no verilog.v file and no PORT\_ORDER property in the verilog.map file, use the order from the chips.prt file.

## POWER\_GROUP

The POWER\_GROUP property, attached to a pin, modifies the POWER\_PINS property at any given level. Multiple occurrences of the POWER\_GROUP property are allowed in the chips.prt file and the schematic instance. Only a single occurrence is allowed in the PPT. At each level of physical part processing (chips.prt, ptf, and schematic instance), the POWER\_PINS property is derived and the POWER\_GROUP property is applied to the resulting pins specified by the POWER\_PINS property.

Note: Release 16.4 onwards, the POWER\_GROUP property is not valid on Block Objects.

Allegro Platform Properties

#### POWER\_MAX

The POWER\_MAX property, attached to a component is an optional Intermediate Data Format record that specifies maximum power rating in milliwatts.

#### **POWER OPR**

The POWER\_OPR property, attached to a component, is an optional Intermediate Data Format record that specifies operating power rating in milliwatts.

### POWER\_PINS

The POWER\_PIN property, attached to a pin, specifies power and ground pins that exist on the physical part but are not shown on the schematic symbol. Typically, the POWER\_PINS property is specified in the chips file, but you can also specify it in the ptf file or in the schematic.

**Note:** Release 16.4 onwards, the POWER\_PINS property is not valid on Block Objects.

#### PROBE NUMBER

The PROBE\_NUMBER property, attached to a net, is an arbitrary character string that can represent the testpoint reference designator. If you checked the *Text: Display* field in the Testprep Parameters dialog box, this string is placed on the manufacturing probe layer when a probe is created. The PROBE\_NUMBER property overrides the *Text Display* options: *net-Alphabetic, net-Numeric*, and *stringNumeric* only for the nets that have the property attached. If multiple test points are created for a net, the string becomes a prefix for the additional testpoints on the net. For example, if you specify XYZ for PROBE\_NUMBER on netname clock1, the testpoints for the nets are designated XYZ, XYZ-1, XYZ-2, and so on.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

## PROPAGATION DELAY

The PROPAGATION\_DELAY property, attached to a net or ECset, defines the minimum and maximum propagation delay constraint between any pair of pins or Rat Ts in a net or an extended net (Xnet). The value is a string and the format is:

<pin\_pairs>:<min>:<max>[<pin\_pairs>:<min>:<max>]...

Allegro Platform Properties

where each <pinpairs>:<min>:<max> defines a minimum and maximum propagation delay constraint between one or more pin or Rat T pairs in an extended net. The format for <pin pairs> is:

| <pre><pin_pair></pin_pair></pre> | Defines a generic pin or Rat T pair                                                                |
|----------------------------------|----------------------------------------------------------------------------------------------------|
| AD:AR                            | Specifies every driver and receiver pin-pair in the extended net                                   |
| D:R                              | Specifies the longest and shortest driver and receiver pair in the extended net                    |
| L:S                              | Specifies the longest and shortest pin-pairs in the extended net (previously defined as " $:::$ ") |

The < min > and < max > fields define the minimum and maximum propagation constraints applied to the selected pin-pairs—except when you specify the D:R and L:S pin-pair formats. When the latter is the case, the < min > value is applied only to the shortest pin-pair and the < max > value is applied only to the longest pin-pair. Both the < min > and < max > values are formatted as  $< value\_with\_units >$  where the legal value types are:

| PROP_DELAY   | Specifies that the constraint is a delay value                                           |
|--------------|------------------------------------------------------------------------------------------|
| PERCENTAGE   | Specifies that the constraint is a percentage of the manhattan distance between the pins |
| DB_DIMENSION | Specifies that the value is a length measurement                                         |

If the <min> and <max> values have no units, it is assumed that the value is a  $DB\_DIMENSION$  and the units of the drawing are design units. Either the <min> or <max> field can be omitted as long as the colon separators are specified.

## Sample Syntax for Adding Percentage To Propagation Delay

This example defines minimum and maximum propagation delay for a user-defined pin-pair: U18 pin D3 to U21 pin Y26. The minimum and maximum values are both set to 75%.

```
U18.D3:U21.Y26:75 %:75 %
```

An example of the longest and shortest pin-pairs in the extended net using percentage is:

```
L:S:80%:80%
```

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

Allegro Platform Properties

#### **PULSE PARAM**

The PULSE\_PARAM property, attached to a net, Xnet, bus, or differential pair, is used by the Net – Timing – Setup/Hold tab of the Constraint Manager spreadsheet to store the description of a clock pulse. The value of this property is a string of the following format:

```
<frequency>:<duty_cycle>:<jitters>:<cycle_to_measure>
```

If no frequency units are specified, then hertz (Hz) is assumed. If no jitter units are specified, then picoseconds (ps) are assumed.

#### RATED POWER

The RATED\_POWER property, attached to component definitions, specifies nominal power dissipation. The value of this property is a string.

#### RATS FACTOR

This property is scheduled for implementation in a future release.

## RATSNEST\_SCHEDULE

The RATSNEST\_SCHEDULE property, attached to a net or ECset, specifies the type of ratsnest calculation that Constraint Manager performs on this net. The possible values are described below:

- MIN\_TREE indicates that the net rat should be displayed with the minimum spanning tree algorithm. This can form Ts at pins.
- MIN DAISY CHAIN indicates that a minimum length daisy-chain schedule is formed.
- SOURCE\_LOAD\_DAISY\_CHAIN indicates that a source-to-load ECL daisy-chain schedule is used.
- STAR specifies a ratsnest similar to FAR\_END\_CLUSTER without the Tpoint added.
  - All the driver pins are daisy-chained together and all the receiver pins are connected to one end of the daisy chain.
- FAR\_END\_CLUSTER automatically places a single Tpoint in a schedule at a calculated location.

The Tpoint is automatically placed when the last component on the net is placed. No ratsnest is visible until then. All pins with a PINUSE = INPUT are scheduled from the

Allegro Platform Properties

Tpoint. If there are multiple drivers present, they are classified as main line and other drivers. The main line driver is the longest driver/receiver pair on the net. All other drivers are daisy- chained together. If there is a terminator pin on the net, it is connected to the Tpoint.

Allegro Platform Properties

If the Tpoint is not referenced in a PROPAGATION\_DELAY value, it is placed along the main line approximately 90% from the main line driver to the furthest receiver pin.



If there is a terminator pin on the net, but the net has no driver pin present, the net is terminated. In this case, the terminator pin is scheduled first, as the main line driver.

■ POWER\_AND\_GROUND indicates that the net does not display a ratsnest. Unconnected power or ground pins in the net will be displayed by a boxed X figure rather than a rat to the unconnected pins. Displays can also appear at the end of dangling connect lines off each unconnected power/ground pin if ratsnest points are set to the closest endpoint. This ensures total connectivity of power and ground pins without cluttering the design with rat displays. You are able to more easily view power and ground pin disconnects without attaching the NO RAT property to the net.

**Note:** The POWER\_AND\_GROUND schedule can only be used on nets with the VOLTAGE property attached. In addition, you cannot add a BUS name to a name containing POWER\_AND\_GROUND. Unlike other ratsnest schedules, you cannot set POWER\_AND\_GROUND in an electrical constraint set (ECset).

The boxed-X display is controlled by the settings in the *Display – Show Rats* and *Display – Blank Rats* commands and in the Display settings of the Color and Visibility dialog box. The color and layer priority of the displays are identical to those of the ratsnest objects and appear in the same size as the composite extents of the closest pin.

# /Important

Ratsnesting will not default to POWER\_AND\_GROUND ratsnesting on a VOLTAGE net if there is an explicit MIN\_DAISY\_CHAIN schedule attached.

Allegro Platform Properties

The following is the designation of pins with the pinuse for the STAR and FAR\_END\_CLUSTER algorithms:

- Power, ground, loadout, tri, OCA, OCL are all treated as DRIVERs.
- Loadin pins are always LOADs.
- Pins with BI are always DRIVERs, unless there are no LOADs and no unspecified pins.
- Unspecified pins are always LOADs, unless there are no DRIVERs and no Bls.
- If there are no DRIVERs and no LOADs, all pins are daisy-chained together.

Be aware of the following special conditions related to the RATSNEST\_SCHEDULE property:

- If there is no RATSNEST\_SCHEDULE property specified for a net, then a MIN\_TREE schedule is assumed.
- If you explicitly select a MIN\_TREE schedule or default to it, and you set the TS\_ALLOWED constraint to TS\_NOT\_ALLOWED, then a MIN\_DAISY\_CHAIN schedule is generated instead.
- If you explicitly select a MIN\_TREE schedule or default to it, and the net contains an ECL property, then the SOURCE\_LOAD\_DAISY\_CHAIN schedule is generated instead.
- The NO\_RAT net property still operates normally and independently of the RATSNEST\_SCHEDULE constraint. If you specify a NO\_RAT property, then Allegro PCB Router interconnects using a MIN\_TREE algorithm.
- If you defined the net's schedule, then Allegro X PCB Editor ignores the value of the RATSNEST\_SCHEDULE constraint.
- If you select POWER\_AND\_GROUND, you cannot add a BUS name to the net.

**Note:** POWER\_AND\_GROUND scheduling is not supported in pre-14.2 versions. You must delete this schedule value before opening your design database in earlier versions.

#### **REF DES FOR ASSIGN**

The REF\_DES\_FOR\_ASSIGN property is automatically attached to a function (gate) by Allegro X PCB Editor when loading a preassigned netlist using the netin command. It is used by Gate Assignment as the first choice when choosing a component for assigning the function. It is reserved even after gate assignment or swapping or both, and can then be compared to the reference designator of the component that contains the function.

Allegro Platform Properties

#### **REF\_DES\_PATTERN**

The REF\_DES\_PATTERN property, attached to a component, lets you specify a pattern to use when assigning a reference designator to a particular part type or instance. You can specify the REF\_DES\_PATTERN property in the chips file, the ptf file, and the schematic.

#### REGION\_NAME

The REGION\_NAME property, attached to a rectangle or shape which is a part of the symbol; on the REGION\_CLASS layer, lets you specify a name to be assigned to a constraint region. You can add this property to the shape while in symbol editor mode.

## RELATIVE PROPAGATION DELAY



Cadence recommends that you use Constraint Manager to apply this property. See <u>Working with Objects</u> in the *Allegro Constraint Manager User Guide* for more information.

The RELATIVE\_PROPAGATION\_DELAY property replaces the MATCHED\_DELAY property in version 14.0. It is an electrical constraint attached to pin-pairs on a net. It specifies a group of pin-pairs that are required to have interconnect propagation delays matching a specified delta (offset) and tolerance. A RELATIVE\_PROPAGATION\_DELAY group has one or more reference pin-pairs against which all other pin-pairs in the group are compared.

The format of a relative propagation delay as a property is:

<gp>:<scope>:<p1>:<p2>:<delta>:<tol>[:<gp>:<scope>:<<p1>:<p2>:<delta>:<tol>]...

where:

gp

Defines the name of the matched group

Allegro Platform Properties

| scope               | Defines whether the constraint is unique to a net or extended net, global to the entire design, or a bus. Legal values are:                                                                                                                                                                                                                                                              |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | ${	t L}$ for local to the net/extended net.                                                                                                                                                                                                                                                                                                                                              |
|                     | ${\tt G}$ for global to the design. This value has meaning only for constraint values that come from a constraint set. When "flattened" to a specific net or extended net, the group name is modified to make it unique for the net if the scope value is ${\tt L}$ . If the value is ${\tt G}$ , the group name is assigned as is. If the scope value is omitted, ${\tt L}$ is assumed. |
|                     | ${\mathbb B}$ for a bus. You can only specify this value in an electrical constraint set. For more information about the ${\mathbb B}$ scope, see <u>Match Groups</u> in the Constraint Manager User Guide.                                                                                                                                                                              |
| <p1>/<p2></p2></p1> | Defines the two pins and/or Rat Ts in the pin-pair. These can be specific pins AD:AR, D:R, or L:S                                                                                                                                                                                                                                                                                        |

The pin1 and pin2 syntax supports the following variations for defining pin-pairs:

| pin1:pin2 | Adds the specified pin-pair to the matched group. Specify the reference designator and pin number for both pins of the pin-pair. Either pin's reference designator and pin number can reference a T point, which is specified as T. <number>. Both pins or T points must be a part of the net to which the property is attached.</number> |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D:R       | Adds the longest driver/receiver pin-pair combination in the net to the matched group. If no driver/receiver pin-pairs are found, treat the property value as if the group ::: tolerance format was specified.                                                                                                                            |
| AD:AR     | Adds every driver/receiver pin-pair combination in the net to the matched group. If no driver/receiver pin-pairs are found, treat the property as if the group ::: tolerance format was specified.                                                                                                                                        |
| L: $S$    | Adds the longest pin-pair in the net to the matched group. All terminator pins in the net are ignored in the search for the longest pin-pair.                                                                                                                                                                                             |
| delta     | Specifies the difference or offset between each pin-pair member and the target pin-pair. If the delta is unspecified, all members need to match. If the delta is other than null (including zero), the group is a <i>relative</i> match group.                                                                                            |

Allegro Platform Properties

| tol | The skew allowed when matching members in the group to           |
|-----|------------------------------------------------------------------|
|     | each other or to the delta value. Tolerance is the only required |
|     | attribute. If Tolerance is specified (and Delta and Target are   |
|     | not specified), the group is a relative match group.             |

One pin-pair is always selected as the target pin-pair, following these rules:

- If only one pin-pair has no delta value, it is selected.
- If all of the pin-pairs have delta values, the pin-pair with the smallest delta is selected.
- If there is more than one pin-pair with the smallest delta value, the one with the longest pin-pair length is selected.
- If there is more than one pin-pair without a delta value, the one with the longest pin-pair length is selected.

The CHECK\_MIN\_DELAYS environment variable associated with the obsolete MAX\_DELAY constraint does not apply to relative delays. Instead, you can use the environment variable CHECK\_UNROUTED\_RELATIVE\_PROP\_DELAYS when you want the DRC checker to check unrouted pin-pairs based on the manhattan distance of their ratsnest connections.

Following is an example that illustrates the use of the RELATIVE\_PROPAGATION\_DELAY property:

```
M1:G:L:S:250mil:10mil
M1:G:L:S::
```

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

#### **REMOVE**

This body property is used either on bodies in the library or on instances of bodies in the schematic design.

#### Syntax

```
REMOVE LINK | EXCLUDE | AUTO | FALSE
```

The syntax is explained below:

Allegro Platform Properties

#### LINK

The REMOVE=LINK property removes the component and connects the pins of the component. For example, use REMOVE=LINK on resistors.



If you have attached the property REMOVE=LINK to the resistor, the resistor is replaced with a wire with the same connectivity in the simulation netlist. In the above example, the ABC signal is alias to the RESET signal.

**Note:** The resistor will be visible in the packaging netlist.

The simulation netlist generated by Design Entry HDL is given below:

```
module remove (reset );
  output reset;
  // global signal glbl.vcc;
  wire abc;
    alias_bit alias_inst1 (abc, glbl.vcc);
    alias_bit alias_inst2 (abc, reset);
endmodule
```

#### **EXCLUDE**

The REMOVE=EXCLUDE property removes the component and all nodes on the component. For example, use REMOVE=EXCLUDE on capacitors and non-series terminating resistors.



Allegro Platform Properties

Once you have attached the property REMOVE=EXCLUDE on the resistor, the resistor is replaced by an open in the simulation netlist.

**Note:** The resistor is visible in the packaging netlist.

The netlist generated by Design Entry HDL is given below:

```
module remove (reset );
  output reset;
  // global signal glbl.vcc;
  wire abc;
  alias_bit alias_inst1 (abc, glbl.vcc);
endmodule
```

#### **AUTO**

The REMOVE=AUTO property removes the component and connects the pins of the component if the component is connected between two internal nodes. If one pin of the component is connected to a power supply, for example VCC, Design Entry HDL replaces the component with a pull-up in the simulation netlist. If one pin of the component is connected to a ground, for example GND, Design Entry HDL replaces the component with a pull-down in the Verilog netlist. For example, use REMOVE=AUTO on resistors.



In this example, the property REMOVE=AUTO is attached to resistors R1 and R2. Resistor R1 is connected to the power symbol VCC, resulting in a pull-up in the netlist. Resistor R2 is connected to the ground symbol GND, resulting in a pull-down in the netlist.

The netlist generated by Design Entry HDL is shown below:

```
pulldown (abc);
pullup (reset);
```

Allegro Platform Properties

#### To use the REMOVE=AUTO property on a component

**1.** Specify the name of the ground symbol (for example, GND and GNDD) in the *Supply 0* field in the *Verilog Netlist* dialog box.

To access the *Verilog Netlist* dialog box, do the following:

**a.** In Design Entry HDL, choose *Tools – Options*.

The *Design Entry Options* dialog box appears.

**b.** Select the *Output* tab.

Ensure that the *Create Netlist* check box is selected.

**c.** Click the *Options* button against the *Verilog* check box.

The *Verilog Netlist* dialog box appears.

- 2. Specify the name of the power symbol (for example, VCC and VDC) in the *Supply 1* field in the *Verilog Netlist* dialog box.
- **3.** Attach the REMOVE=AUTO property to the component.
- **4.** Connect a wire to this component.
- **5.** Add a power symbol, such as VCC or GND, that is added to the SUPPLY1 or SUPPLY0 list, to one of the terminals of the component. This results in a pull-up or pull-down net.

**Note:** If you use the REMOVE=AUTO property on a component that has only one pin in each section and

- If one of the terminals is connected to a power symbol that is declared as SUPPLY1 or SUPPLY0, then Design Entry HDL changes it to a pull-up or pull-down.
- ☐ If a power symbol is not declared as SUPPLY1 or SUPPLY0, Design Entry HDL treats the REMOVE=AUTO property as the REMOVE=LINK property.

#### RETAIN\_NET\_ON\_VIAS

The RETAIN\_NET\_ON\_VIAS property, attached to nets, preserves the net attached to a via during editing operations. Change net operation are disabled for vias with RETAIN\_NET\_ON\_VIAS=ON. If a net with RETAIN\_NET\_ON\_VIAS=ON is deleted, vias assigned to that net are moved to the stand-alone branch.

Allegro Platform Properties

#### **FALSE**

If the REMOVE property is defined on the symbol of a component, the property will be available on every instance of the component you place in your design. If you do not want to use the REMOVE property on a specific instance of the component in your design, specify the REMOVE=FALSE property on that instance. Design Entry HDL will ignore the REMOVE property on an instance if the value of the property is FALSE.

# REUSE\_ALT\_MODULE

The REUSE\_ALT\_MODULE property, attached to a component, uses multiple physical modules for the same logical module. For example, assume that you have a logical module named <code>base\_level</code> and you have three physical modules <code>base\_level1</code>, <code>base\_level2</code>, and <code>base\_level3</code> corresponding to the logical module. By selecting <code>REUSE\_ALT\_MODULE</code> = <code>base\_level3</code>, you can put the <code>base\_level3</code> module on the board.

**Note:** The REUSE\_ALT\_MODULE property is not supported by the Allegro X PCB Editor.

## REUSE\_ID

The REUSE\_ID property, automatically attached to a component, allows for the correct assignment of logic within a module instance. The REUSE\_ID property is a number that uniquely identifies each symbol and component within a module. It is used to reconnect reference designators when a module is used in a design, thus allowing for the correct assignment of logic within a module instance. The property is stored within the module file and the Allegro X PCB Editor design file that represents the module information, and is backannotated to the schematic that represents the module's logic.

**Note:** Because this property is for Cadence internal use only, you must not edit it.

#### REUSE INSTANCE

The REUSE\_INSTANCE property, assigned on the reuse block when instantiating it in Allegro Design Entry HDL, uniquely identifies the instance of the reuse block. Allegro X PCB Editor uses the REUSE\_INSTANCE property to differentiate among multiple instances of a reuse module. Unlike other schematic properties, the REUSE\_INSTANCE property, defined on the topmost block, wins in the case of nested blocks.

150

Allegro Platform Properties

#### REUSE MODULE

The REUSE\_MODULE property, attached to a component, represents the name of the MDD file that the Allegro X PCB Editor loads when it finds this property on the components in a reuse module.

#### REUSE NAME

The REUSE\_NAME property, attached to a component, represents a module definition name and is stored within the module file and the design in which the module resides. It identifies which definition should be used for each module instance. This property is backannotated to the schematic when logic is exported to the front-end schematic capture tool. The value is a string.

## REUSE\_PID

This property is for Cadence internal use only.

# REVISION\_ID

The REVISION\_ID property, is attached to a root design (.brd, and .mcm), or symbol definition, padstack. This property is currently unavailable for use and added for future use.

#### RFELEMENTTYPE

The RFELEMENTTYPE property, defined in Allegro PCB Designer with Analog/RF option enabled and attached to a component, identifies the types of different RF components. This property is an integer ranging from 0 to 299. Each integer in the range identifies a particular RF component type based on its physical or electrical characteristics.

# RFPCB\_OBJECT

The RFPCB\_OBJECT is a system property that you attach to shapes and lines (not clines) in Allegro PCB Designer with Analog/RF option enabled, to identify an RFPCB object as one on which you can use the RFPCB Flexible Shape Editor for RFPCB processing. Its value is a BOOLEAN TRUE.

Allegro Platform Properties

#### **RFGROUP**

The RFGROUP is a system property attached to components in the in the Allegro Design Authoring. This property creates a group of RFPCB components in the schematic. All the components that have same RFGROUP property are autoplaced as a group in the layout. The valid value for this property is a string.

#### **RFSPLIT**

The RFSPLIT is a system property attached to wires or nets in the Allegro Design Authoring. This property creates a group of RFPCB components in the schematic. All the components that have same RFSPLIT property are autoplaced as a group in the layout. Its value is a BOOLEAN TRUE.

# **RF\_TLINE**

The RF\_TLINE property, attached to tline components that are transferred as Pcells from a front end schematic, identifies the corresponding tline component cell name in the schematic.

#### **ROOM**

The ROOM property, attached to a reference designator (component) or function designator, indicates that the function is to be assigned to a component containing other functions in the same room. The value is a string.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

# ROOM\_TYPE

The ROOM\_TYPE property is attached to a room boundary or to the root of the design. The values that can be assigned to this property are:

HARD

Allows components belonging to this room to be placed entirely within its room boundary. DRC errors occur when you place a component outside this room. Any components that are not members of this room, yet are placed entirely within the room boundary, cause DRC errors.

Allegro Platform Properties

| SOFT               | Generates no DRC errors for any components placed in this room. When present on the design root, then rooms without the ROOM_TYPE property inherit the root value.                                                                                                                                     |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INCLUSIVE          | Results in behavior similar to that produced by the <i>HARD</i> value, but DRC errors occur when components belonging to this room straddle the room boundary.                                                                                                                                         |
| HARD_STRADDLE      | Results in behavior similar to that produced by the <i>HARD</i> value, but allows components belonging to this room to straddle the room boundary without generating DRC errors. DRC errors occur when non-member components are placed completely inside the room boundary.                           |
| INCLUSIVE_STRADDLE | Results in behavior similar to that produced by the <i>HARD</i> value, but allows all components to be placed entirely in the room or to straddle the boundary without generating DRC errors. DRC errors occur when non-member components belonging to this room are placed entirely outside the room. |

#### **ROTATE**

The ROTATE property, attached to a component, indicates the rotation of an instance of the component. You can assign this property by choosing the *Edit – Rotate* menu command in Allegro Design Entry HDL.

# ROUTE\_PRIORITY

The ROUTE\_PRIORITY property, attached to a net, assigns a routing priority. Nets with the lowest property value have the highest priority. To route certain nets first, tag those critical nets with a ROUTE\_PRIORITY property value of 1. This means that these nets get the highest priority when routing.

PCB Router processes the ROUTE\_PRIORITY value coming from PCB Editor internally, and sets a value for the priority net property. In PCB Router, the higher the value for the net property priority, the higher its priority when routing. So, the priority order set in PCB Editor as ROUTE\_PRIORITY is maintained in PCB Router using the priority property.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net-properties">net-properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

Allegro Platform Properties

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

## ROUTE TO SHAPE

This property is obsolete.

## ROUTES\_ALLOWED

The ROUTES\_ALLOWED boolean property, attached to a shape or rectangle of the Route Keepout class, permits clines to route through the keepout area.

When you choose Setup – Areas – Shape Keepout (keepout shape command), the ROUTES\_ALLOWED, as well as the VIAS\_ALLOWED properties are added to the newly created shape. Adding the VIAS\_ALLOWED and ROUTES\_ALLOWED properties to a route keepout creates a shape keepout, meaning vias are allowed to drill through the keepout, and routing is permitted through it.

# SAME\_NET

The SAME\_NET property, attached to a net, specifies whether Allegro X PCB Editor checks the elements on the same net for spacing violations. This property overrides the default setting of Off in the Same Net DRC field in the Default Values dialog box for the specified net only. Be sure that you set the value to TRUE. The SAME\_NET property has the same membership objects as the Physical and Spacing properties.

# SAME\_NET\_XTALK\_ENABLED

The SAME\_NET\_XTALK\_ENABLED property, attached to a net, specifies that crosstalk checks occur between a net and itself. Cadence recommends that you use the Electrical Constraints dialog box to set-up crosstalk checks.

# SCHEMATIC\_NAME

The SCHEMATIC\_NAME property, attached automatically by Allegro X PCB Editor to a board (design), represents the name of the schematic from which the layout logic (netlist) was derived. Cadence recommends that you do not use this property.

Allegro Platform Properties

#### **SDFDELAYTYPE**

The SDFDELAYTYPE property, attached to a symbol, defines the scale type. The values that can be assigned to this property are MINIMUM, TYPICAL, and MAXIMUM. The default value assigned to the property is TYPICAL.

#### **SDFFILE**

The SDFFILE property, specified on the instances of a component in the schematic, is the name of the SDF file. For example, . /data/design.sdf.

When you add this property to a component, the netlister inserts the \$sdf\_annotate\$ directive in the netlist. After specifying the SDFFILE property, if you do not specify other special properties such as SDFDELAYTYPE, SDFSCALEFACTOR, and SDFSCALETYPE, the default values of these properties are added in the netlist.

#### **SDFSCALEFACTOR**

The SDFSCALEFACTOR property, attached to a symbol, defines the scale factor. The scale factor can be <real | integer>:<real | integer>:</real | integer>.

The default value is 1:1:1.

#### **SDFSCALETYPE**

The SDFSCALETYPE property, attached to a symbol, defines the scale type. The possible scale types are FROM MINIMUM, FROM TYPICAL, FROM MAXIMUM, and FROM MTM.

The default value of the SDFSCALETYPE property is FROM\_MTM.

#### **SEC**

The SEC property, attached to a component, assigns the logical component to a particular section within a physical part. Use the *Component – Section* menu command in Allegro Design Entry HDL to assign this property.

Allegro Platform Properties

# SEC\_TYPE

The SEC\_TYPE property, attached to a component, identifies the package type in the chips.prt file used to get pin number assignments when sectioning a part. Use the Component – Section menu command in Allegro Design Entry HDL to assign this property.

## SHAPE\_OVERSIZE

The SHAPE\_OVERSIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies how far away the copper should be kept for shapes and rectangles. This value is added to the DRC clearance for clines and lines being voided. By default, there is no oversizing of voids. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Clearances* tab in the <u>Shape Instance</u> <u>Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

# SHIELD NET

The SHIELD \_NET property, attached to a net, allows you to shield a net. It causes a "shield" statement to be added to the "net" statement. The value is the name of the net to use for shielding the specified net, for example GND shields DATA1 net. This property allows you to control Allegro PCB Router.

Allegro PCB Router allows for three different types of shielding parallel (on the same layer as the routed net), tandem (above and below the net on adjacent layers) and coax (both parallel and tandem shielding together). The default is parallel.

If you attach the SHIELD\_NET property to a net, you must also attach the SHIELD\_TYPE property. If you use parallel shielding, the default, Allegro PCB Router handles the addition of the SHIELD\_TYPE property.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net-properties">net-properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

Allegro Platform Properties

## SHIELD\_TYPE

The SHIELD\_TYPE property, added to a net, indicates the type of shielding. The value of this property is used in a "type" statement within the "shield" statement. The value should be one of Allegro PCB Router keywords parallel, tandem, or coax. For example in the .dsn file:

```
(net sig1 ..... (shield on (type parallel) (use net GND)))
```

where GND was from the SHIELD\_NET property and parallel was from the SHIELD\_TYPE property. This allows you to control Allegro PCB Router.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <u>net\_properties</u> command and the *Allegro Constraint Manager User Guide* for additional information.

## SHORTING\_SCHEME

The SHORTING\_SCHEME property is automatically attached by APD to selected pins or vias in the nets or subnets that connect to power or ground planes when you use the Route – Define Short menu command.

# SIGNAL MODEL

The SIGNAL\_MODEL property, attached to a reference designator (component), is the name of the Packaged Device Model, which defines the electrical, I/O models, and package parasitics used by SigNoise to characterize devices for simulations. For this property to be used in Signal Integrity analysis, the string value entered in Allegro X PCB Editor must match the exact name of a model in a library, and it is case-sensitive. If not, the user can create a dummy model for simulation. By assigning the signal model with *Analyze – SI/EMI Sim – Model*, you can choose a model using the library browser.

# SIG\_NAME

The SIG\_NAME property is attached to a signal. Allegro Design Entry HDL interprets all signals with the same name as being the same signal and uses this property to connect signals across multipage drawings.

SIG\_NAME values must be legal HDL signal names. These name restrictions apply:

- Names must start with a letter.
- Names must use only letters, numbers, and underscores. You cannot include spaces or other characters in names.

Allegro Platform Properties

- Names cannot be VHDL and Verilog keywords.
- Allegro Design Entry HDL is not case sensitive; Allegro Design Entry HDL treats two names that differ only in uppercase or lowercase letters as the same name.

# SIM\_BIND\_VIEW

The SIM\_BIND\_VIEW property, attached to a symbol or component, specifies the binding for the Verilog models that appear in the mapped netlist. If you use wrappers for simulation, specify a wrapper view name as the value for this property. If you use map files for simulation, use the property value as a binding for the mapped Verilog model.

#### **Example**

If you use a lsoo part in the schematic and specify:

```
SIM BIND VIEW=vlog model
```

the lsoo part is bound to the vlog\_model view of lsoo. However, if you specify:

VERILOG MODEL=TTLOO

#### and

SIM\_BIND\_VIEW=vlog\_model

the 1soo part is bound to the vlog\_model view of TTL00.

If you use parts having shared pins (physically different pins with the same pin name on different symbols), you must specify the wrapper's view name also as the property value for the SIM\_BIND\_VIEW property. Allegro Design Entry HDL finds the location of the wrapper from this view.

You must place the SIM\_BIND\_VIEW property on any one of the split parts if there are common or shared pins across different split parts. If Allegro Design Entry HDL finds the same property SIM\_BIND\_VIEW or the same parameter on more than one instance of the same SPLIT\_INST\_NAME group, it takes the property from the instance having lower path values and ignores the property from the other instances in the same split instance group. For more information, see <u>SPLIT\_INST\_NAME</u>.

### SIM MAP VIEW

The SIM\_MAP\_VIEW instance property, attached to a symbol or component, overrides the default map file viewlist specified in the simulation configuration. For example, if the default

Allegro Platform Properties

map file viewlist for the cfg\_verilog simulation configuration is swift\_map, you can specify SIM\_MAP\_VIEW=vlog\_map to override the map view binding.

#### SLOTNAME

The SLOTNAME property is attached automatically to a function by Allegro X PCB Editor when loading a preassigned netlist with the netin command. During gate assignment, this slot name is the first choice when choosing the slot in a component. This slot name is reserved even after gate assignment or swapping, or both, and can then be compared to the slot that contains the function.

#### SMD\_BEST\_FIT

The SMD\_BEST\_FIT property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, overrides the thermal connect style for the smd pin if the chosen style does not provide sufficient thermal connects within the specified minimum and maximum number of thermals in 15-degree increments. The property values are TRUE (Use best contact) and FALSE (Do not use best contact). This property appears in the Show Element dialog box only if you disable Etch and enable Boundary in the Stackup Group in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects Tab* in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

# SMD\_CLEAR\_TYPE

The SMD\_CLEAR\_TYPE property, attached to dynamic shapes, specifies where Allegro X PCB Editor gets the clearance value for how far away the copper should be kept from the thru pins: Thermal/anti, DRC, or No Void.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Clearances Tab* in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

Allegro Platform Properties

#### SMD MAX THERMS

The SMD\_MAX\_THERMS property, attached to dynamic shapes, specifies how many connect lines are created for thermal relief for smd pins. Values are 1-8. Up to four are allowed on orthogonal and diagonal clines. Up to eight are allowed on the 8-way option.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

## SMD MIN THERMS

The SMD\_MIN\_THERMS property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the minimum number of connections for smd pins. Values are 1-8. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

# SMD\_OVERSIZE

The SMD\_OVERSIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the oversize value for how far away the copper should be kept from the smd pins. This value is added to the clearance value of *DRC* or *Thermal/Anti*. By default, the oversize value is 0.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

# SMD\_THERM\_CONN

The SMD\_THERM\_CONN property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies how smd pins with the same net name as

Allegro Platform Properties

the shape should be connected to the shape: orthogonal, diagnonal, 8-way, full contact, and none. This property appears in the Show Element dialog box only if you disable Etch and enable Boundary in the Stackup Group in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

### SMOOTH\_MIN\_GAP

The SMOOTH\_MIN\_GAP property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the minimum gap width used for the corner radius (round) or length (chamfered). For vector artwork, this doubles as the minimum aperture for artwork fill.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Void Controls* Tab in the <u>Shape Instance Parameters Dialog Box</u> in the <u>Allegro PCB and Package Physical Layout Command Reference</u>.

# SMOOTH\_TRIM\_CONTROL

The SMOOTH\_TRIM\_CONTROL property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies a solid outline corner style (round or chamfered) for solid shapes for raster artwork formats. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Void Controls* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

# **SNAP VOID XHATCH**

The SNAP\_VOID\_XHATCH property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, is for crosshatched shapes only. It specifies how the

Allegro Platform Properties

clearance areas for voids are created and snaps the created voids to the hatch grid. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Void Controls* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

### SOLDER BALL HEIGHT

The SOLDER\_BALL\_HEIGHT property, attached to a symbol, specifies the height of the solder ball of a package. The value is in the current design unit. This property is required for the PNC interface.

# SOV\_CHECK

The SOV\_CHECK property, attached to one or more nets, means that the tool checks only those nets when you run the <a href="https://display.com/hight\_sov">highlight\_sov</a> command. Normally when you run the command, the tool checks all nets except those with the VOLTAGE property attached. If you assign a net with both the SOV\_CHECK and VOLTAGE properties, the VOLTAGE property overrides and the tool does not check the net.

### **SPIF CONSTANTS**

The SPIF\_CONSTANTS property is for Cadence internal use only. The value is taken as a colon-(:) delimited list. Each value is placed in the .dsn file as a "constant" statement. It is not used in Allegro PCB Router, but is used in the Mentor-to-Allegro SI interface.

# SPIF\_TURRET

The SPIF\_TURRET property is for Cadence internal use only. The value is added in a "turret" statement within the "path" statement. It is not used in Allegro PCB Router, but is used in the Mentor-to-Allegro SI interface.

Allegro Platform Properties

#### SPLIT\_INST

The SPLIT\_INST= TRUE property is attached to the symbol of all split parts of a device by the librarian developing the split parts. If this property is not attached to the symbols, you cannot attach the property to the split parts you use in your schematic.

In the simulation netlist, all parts with the SPLIT\_INST =TRUE property are merged into a single instance. In cases where the schematic has multiple instances of a split part, then along with the SPLIT\_INST=TRUE property, you should also have the \$LOCATION property specified on all split parts. A group of split parts of the same device is known as split instance group. Parts having same value for the \$LOCATION property form one split instance group.

For example, if there is a large pin count device, ASYM\_PART, which is split into four parts, all the four split parts must have the SPLIT\_INST property set to TRUE, attached to them. Now if a schematic has only one instance of all four ASYM\_PART split parts, the Allegro Design Entry HDL netlister merges all devices into a single instance in the simulation netlist. The instance name in the generated netlist is ASYM\_PART\_SPLIT\_1. But in case there are multiple instances of a ASYM\_PART split part, the Allegro Design Entry HDL netlist generates a warning and uses internal logic to group the parts into different split inst groups.

To remove this warning, attach the \$LOCATION property with the same value on all split parts that should form a single split inst group. When you save a schematic in Allegro Design Entry HDL, all split parts with the same value for the \$LOCATION property are merged into a single instance in the netlist.

# **SPLIT INST NAME**

Attach the \$SPLIT\_INST\_NAME property on all split parts that have to be merged into a single instance in the simulation netlist. By default, the value assigned to the \$SPLIT\_INST\_NAME property is ?. If the default value is used, in the simulation netlist all split parts are merged into a single instance named <device\_name>\_split\_1.

For example, consider a device, ASYM\_PART, which is split into four parts. All four parts have the \$SPLIT\_INST\_NAME property set to ?. Allegro Design Entry HDL netlister reads the property and merges the four split parts to generate one instance of the part with the instance name as asym\_part\_split\_1.

If you need multiple instances of a split part, specify the property \$SPLIT\_INST\_NAME with different values for each instance. The property value becomes the instance name in the simulation netlist and therefore, must be the same for all split parts in a split inst group.

For example,

Allegro Platform Properties

- Attach the SPLIT\_INST\_NAME =INST\_FIRST property to all the body drawings of the split part for the first instance.
- Attach the SPLIT\_INST\_NAME= INST\_SECOND property for the second instance.

#### The output in the netlist is:

```
SPLIT_PART INST_FIRST(....);
SPLIT_PART INST_SECOND(....);
```



Do not use the instance name in this format: i<integer>.
This can cause a naming conflict because Allegro Design Entry HDL generates instance names such as I1P, I2P, and so on.

**Note:** To enable Packager to honor the property assigned to split parts, you need to add the SPLIT\_INST\_NAME property as a packaging property. To do this, perform the following steps:

- **1.** Choose File Export Physical.
- 2. Click Advanced.
- **3.** In the *Properties* tab, click the *Add* button in the Package section.
- **4.** Type SPLIT\_INST\_NAME and click *OK*.

### STUB LENGTH

The STUB\_LENGTH property, attached to ECL nets, overrides the *Maximum Stub Length* electrical constraint, which is the maximum length allowed for a stub in database units. The STUB\_LENGTH property overrides the ECL property, which indicates that the net does not allow stubs. A STUB\_LENGTH=0 property means that there are no stubs.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in the your documentation set.

# SUBDESIGN\_MASTER

The SUBDESIGN\_MASTER property, attached to a symbol or component in the schematic, identifies which instance in a top-level design is by the <code>GEN\_SUBDESIGN</code> directive to generate subdesign state files. If the top-level design includes multiple instances of a subdesign, you may specify a particular instance, whose packaging is most optimal, as the source for the subdesign state file.

Allegro Platform Properties

To specify a particular instance with optimal packaging, attach the SUBDESIGN\_MASTER property to a particular instance of the subdesign. If you do not specify this property, the first instance of the subdesign to be parsed by the Compiler is used as the default subdesign master.

**Note:** Packager-XL does not look at the value of the SUBDESIGN\_MASTER property. If the property is present, the instance is used to generate the subdesign state files.

#### **Syntax**

SUBDESIGN MASTER = <value>

#### **Example**

SUBDESIGN MASTER = TRUE

### SUBDESIGN SUFFIX

The SUBDESIGN\_SUFFIX property, attached to a symbol in the schematic, specifies the suffix to be added to all reference designators in a subdesign module. To create unique reference designators within instances of subdesigns, append a suffix to the reference designator found in the subdesign master.

For example, a reference designator of  $\mathtt{U1}$  in a subdesign master could become  $\mathtt{U1}\_1$  for one occurrence of that subdesign. The SUBDESIGN\_SUFFIX property lets you control the assignment of suffixes to subdesign instances and facilitates the association of packages in the board layout with the schematic design.

**Note:** Each SUBDESIGN\_SUFFIX property must be unique across all subdesign modules. This means that you cannot have SUBDESIGN\_SUFFIX = 1 on more than one subdesign even when the subdesigns themselves are different. This minimizes the possibility of reference designator collisions. If there are duplicates, a warning is generated and one of the duplicates is ignored.

#### **Syntax**

SUBDESIGN SUFFIX = <string>

#### **Example**

To assign a suffix 3 to instance 1P of subdesign SUB1, add the following property to 1P on the schematic:

Allegro Platform Properties

SUBDESIGN SUFFIX 3

This causes all reference designators in instance 1P of subdesign SUB1 to have a suffix 3 attached to them.

## SUBNET\_NAME

The SUBNET\_NAME property, attached to one or more pins on the same net, specifies a subnet and is used by Allegro X PCB Editor. You identify a subnet with a subnet name, either in the netlist or interactively using the *Edit – Properties* menu command.

For example, if pins U4.1, U10.6 and U17.20 have the SUBNET\_NAME value called ABC, then those pins form the subnet ABC.

### **SWAP GROUP**

The SWAP\_GROUP property, attached to a function designator, controls swapping for functions generated by Allegro Design Entry HDL bodies that have the HAS\_FIXED\_SIZE property. The HAS\_FIXED\_SIZE property tells the Allegro Design Entry HDL, Compiler, and Packager applications that a single schematic symbol (body) has more than one function. The value for SWAP\_GROUP is a string.

For example, if you create a schematic using the bodies in Figure <u>1-3</u>, any of the four gates can be swapped in either Swap Group A or Swap Group B, but swapping is not allowed between the two swap groups.

The property  ${\tt HAS\_FIXED\_SIZE} = 4B$  means there are four functions represented by one body. The fact that multiple functions are represented by a single body needs to be passed to Allegro X PCB Editor to control the interactive and automatic swapping algorithms.

#### Figure 1-3 Example of Schematic Bodies

During fet2a processing, any schematic body with the HAS\_FIXED\_SIZE = n property is automatically assigned a SWAP\_GROUP = x property in Allegro X PCB Editor, where x is the logical path name to the schematic symbol in Allegro Design Entry HDL. Functions within the same swap group can be swapped with one another, but not outside the swap group.

Allegro Platform Properties



In Allegro X PCB Editor, this example translates to four functions within the SWAP\_GROUP property, although this represents one-half of a LS244 Allegro X PCB Editor body (see example below). Swapping is allowed among the four functions in Swap Group A above or between the functions in Swap Group B but no swaps are allowed between Swap Groups A and B.

This component contains Swap Group A and Swap Group B and is represented as follows:



# SWAP\_INFO

The SWAP\_INFO property, in the chips.prt file, allows the swapping of pins across split symbols in the Allegro X PCB Editor. A common example of pin swapping occurs for devices that have a large pin count. In the example given below, the device symbol is split across five smaller physical sections in Allegro Design Entry HDL. These symbols are then grouped into two logical sections in the chips.prt file using the SWAP\_INFO property.

Allegro Platform Properties

#### **Example**

```
SWAP INFO='(S1+S2), (S3+S4+S5)';
```

The SWAP\_INFO property allows the swapping of pins with the same PIN\_GROUP property across split symbols that belong to the same logical section.

For example, pins with the same PIN\_GROUP property in S1 and S2 can be swapped with each other. Similarly, pins with the same PIN\_GROUP property in S3, S4, S5 can be swapped with each other, where S1, S2, S3, S4, and S5 represent physical sections in Allegro Design Entry HDL.

## SYM\_NO\_SUBCLASS\_MAPPING

The SYM\_NO\_SUBCLASS\_MAPPING property, attached to symbols, allows placing the symbol in a zone with the same routing subclasses as the symbol. You can add this property to symbol instances and symbol definitions, but attaching to symbol definitions is recommended.

## SYS CONFIG NAME

The SYS\_CONFIG\_NAME property, attached to a board, specifies the system configuration name.

#### **TECH**

The TECH property, attached to a component, selects the correct interface element for the mixed signal (Digital and Analog circuits) simulation. Some examples are:

```
TECH= '74LS';
TECH= '74HC';
TECH= '100K';
```

# TEMPORARY\_PACKAGE\_SYMBOL

The TEMPORARY\_PACKAGE\_SYMBOL property is an Allegro PCB SI internally generated property and is not user-accessible.

Allegro Platform Properties

## TERMINATOR\_PACK

The TERMINATOR\_PACK property, attached to a device (through a device file), indicates that the device contains terminator resistors. Be sure that you set the value to TRUE. This property is used by the terminator assignment program in Allegro X PCB Editor to match the correct terminator with the appropriate ECL net. The value is either ON or OFF. No additional value is needed. The PACKAGEPROP definition indicates to the ECL scheduler that the device is a terminator.

The syntax of the TERMINATOR\_PACK property in the device file is:

PACKAGEPROP TERMINATOR PACK

### TESTER GUARDBAND

The TESTER\_GUARDBAND property, attached to a net or a pin of a net where the net is the data net of a timing check, is used by the *Timing Setup/Hold* tab of the Constraint Manager. It can be used to define a fudge factor for the setup and hold calculation. The value is in nanoseconds.

# **TESTPOINT\_QUANTITY**

The TESTPOINT\_QUANTITY property, attached to a net, specifies the number of testpoints that Automatic Testprep attempts to achieve on the net. If you generate testpoints automatically using the *Manufacture – Testprep – Automatic* menu command, Allegro X PCB Editor does not exceed the number specified.

When you choose the *Manufacture – Testprep – Properties* menu command to edit the environment for Testprep, rather than adding the property with the *Edit – Properties* menu command, adding the TESTPOINT\_QUANTITY property has a default value of 1.

If you generate test points using the *Manufacture – Testprep – Manual* menu command, the editor ignores this property and allows you to add as many test points as want.

Examine the Testprep report to see the specified and actual number of testpoints for the net. A net without the TESTPOINT\_QUANTITY property appears with the TESTPOINT\_QUANTITY property field blank.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <u>net properties</u> command and the *Allegro Constraint Manager User Guide* for additional information.

Allegro Platform Properties

## TESTPOINT\_ALLOW\_UNDER

The TESTPOINT\_ALLOW\_UNDER property, attached to a symbol, allows testpoints underneath a component instance of a symbol and overrides the *Allow Under Component* field on the Testprep Parameters dialog box, if it is enabled. When you attach this property to a symbol, only that instance of the symbol is affected. Testpoints are allowed directly on pin pads, when enabled, on the same side of the pad from which the component pin would be inserted. Normally, this is not allowed as the component pin interferes with the testpoint probe. Refreshing a symbol maintains any setting of this property on a symbol instance.

## **TESTPOINT MAX DENSITY**

The TESTPOINT\_MAX\_DENSITY property, attached to symbols, verifies the maximum testpoint allocation beneath component instances of symbols but on the opposite side to that on which the components/symbols are placed. For example, if a 2000-pin BGA occurs on layer TOP, Allegro X PCB Editor checks for a maximum testpoint allocation on layer BOTTOM, but within that component's place-bound region.

This property works in conjunction with the *Component Area Check* on the Testprep Density Check dialog box, available by choosing *Manufacture – Testprep – Density Check* (testprep density command). For example, if a 2000-pin BGA occurs on layer TOP, Allegro X PCB Editor checks for a maximum testpoint allocation on layer BOTTOM, but within that component's place-bound region, or optionally, ASSEMBLY region, depending on the *Component Representation* setting on the General Parameters tab of the Testprep Parameters dialog box, available by choosing *Manufacture – Testprep – Automatic* (testprep automatic command). ASSEMBLY data is used if it is a SHAPE or RECTANGLE entity, or a single multi-segment LINE entity that forms a closed shape. ASSEMBLY data resembling a rectangle, but actually comprised of four different LINE entities, is not used. Arcs are recognized in a SHAPE or LINE entity.

To use the *Component Area Check*, you must attach the TESTPOINT\_MAX\_DENSITY property to the symbols requiring it, where the associated value specifies the maximum number of testpoints allowed under the symbols.

The TESTPOINT\_MAX\_DENSITY property on a symbol has no impact on testpoints created when you choose *Manufacture – Testprep – Manual* (testprep manual command) or *Manufacture – Testprep – Automatic*, or if you move or delete vias that happen to be testpoints. Only running a *Component Area Check* flags violations. You must manually change the number of testpoints to meet the specified maximum.

For additional testprep information, see the *Preparing Manufacturing Data* user guide in your documentation set.

Allegro Platform Properties

## TEXT\_OVERSIZE

The TEXT\_OVERSIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies how far away the copper should be kept for text. This value is added to the DRC clearance for clines and lines being voided. By default, there is no oversizing of voids. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Clearances* tab in the <u>Shape Instance</u> <u>Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

## THERMAL\_RELIEF

The THERMAL\_RELIEF property is automatically attached to a thermal connect line by autovoid.

## THETA\_JB

This property, attached to component definitions and instances, is used by a third-party thermal analysis tool. The value of this property is a string and specifies junction-to-board thermal resistance. If a user property already exists using this name, it becomes a system property.

# THETA JC

This property, attached to component definitions and instances, is used by a third-party thermal analysis tool. The value of this property is a string and specifies junction-to-board thermal resistance. If a user property already exists using this name, it becomes a system property.

## **THICKNESS**

This property is obsolete and will be removed in a future release.

Allegro Platform Properties

## THRU\_BEST\_FIT

The THRU\_BEST\_FIT property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, overrides the thermal connect style for the thru pin if the chosen style does not provide sufficient thermal connects within the specified minimum and maximum number of thermals in 15-degree increments. The property values are TRUE (*Use best contact*) and FALSE (*Do not use best contact*). This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

## THRU CLEAR TYPE

The THRU\_CLEAR\_TYPE property, attached to dynamic shapes, specifies where Allegro X PCB Editor gets the clearance value for how far away the copper should be kept from the thru pins. The values are: *Thermal/anti*, *DRC*, or *No Void*.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Clearances* tab in the <u>Shape Instance</u> <u>Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

# THRU MAX THERMS

The THRU\_MAX\_THERM property, attached to dynamic shapes, specifies how many connect lines are created for thermal relief for thru pins. Values are 1-8. Up to four are allowed on orthogonal and diagonal clines. Up to eight are allowed on the 8-way option.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects Tab* in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

Allegro Platform Properties

## THRU\_MIN\_THERMS

The THRU\_MIN\_THERM property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the minimum number of connections for thru pins. Values are 1-8. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

### THRU\_OVERSIZE

The THRU\_OVERSIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the oversize value for how far away the copper should be kept from the thru pins. This value is added to the clearance value of *DRC* or *Thermal/Anti*. By default, the oversize value is 0.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

# THRU\_THERM\_CONN

The THRU\_THERM\_CONN property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies how thru pins with the same net name as the shape should be connected to the shape. The values are *orthogonal*, *diagnonal*, *8-way*, *full contact*, and *none*. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

# TIMING\_DELAY\_OVERRIDE

The TIMING\_DELAY\_OVERRIDE property, attached to a pin or net, overrides any *First Switch* or *Final Settle* delays that are computed for a net. This value is used by the Constraint Manager when checking setup and hold violations for a net.

Allegro Platform Properties

#### TOL

TOL is used by the GenRad interface to prepare the .ckt file, as well as the report programs. The value is the percent of tolerance. It is also used to update the TOL label on the mechanical symbol. Used for discretes only.

GenRad is not supported in versions 14.0 and higher.

The syntax of the TOL property in the device file is:

PACKAGEPROP VALUE <tolerance in percent>

# TOPOLOGY\_TEMPLATE

The TOPOLOGY\_TEMPLATE property, attached to a net, was used in Version 13.6 to record the name of the topology template that was assigned to the net. In Version 14.0, this information is recorded as part of an ECset but the property remains for compatibility with 13.6 drawings. This value can be upreved to 14.0 ECset assignments using the *Audit – Topology Templates* menu command in the Constraint Manager.

# TOPOLOGY TEMPLATE REVISION

Beginning in Version 14.0, this property is no longer used. A topology template is imported by the Constraint Manager to create an ECset and then the ECset is assigned to nets or Xnet. The revision of the topology template is now stored as part of the ECset and is therefore no longer stored as a property on the net.

## TOTAL\_ETCH\_LENGTH

The TOTAL\_ETCH\_LENGTH property, attached to an Xnet, net, bus or differential pair, overrides the constraint by the same name. The value of this property is a string with a format of  $<\min>:<\max>$ , where both  $<\min>$  and  $<\max>$  are etch length values with optional units. If you do not specify any units, then the units of the drawing are assumed. Either value is optional. If only a maximum value is specified, the leading colon is required. If only a minimum value is defined, the trailing colon is optional.

By default, this constraint is empty, that is, it contains neither a minimum nor a maximum value. The constraint is visible and active in Allegro PCB Design XL, Allegro PCB Performance L, APD, and Allegro PCB SI. Edits to the property at the net level bubble up to the Xnet level.

Allegro Platform Properties

## TS\_ALLOWED

The TS\_ALLOWED property, attached to a net, specifies whether you can make T connections, and if so, the location of the T connections. The values are:

- PINS\_ONLY Ts are only allowed at a pin. Note that whether Ts are legal at a pin is controlled by this net's schedule.
  - Allegro PCB Router treats this property the same as PINS\_VIAS\_ONLY.
- PINS\_VIAS\_ONLY Ts can only be created at a pin or via.
- ANYWHERE Ts can be formed at a pin, via, or on a connect line.
- NOT\_ALLOWED Ts are not legal.

This property overrides the constraint rule for all layers. When the property is on a connect line, it overrides the constraint value for only that connect line on that subclass. The TS\_ALLOWED property has the same membership objects as the Physical and Spacing properties.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

## **UNFIXED PINS**

The UNFIXED\_PINS property, attached to a board file, symbol drawing, or symbol, allows movement of symbol pins during move or spin commands. Removal of the property does not undo instance edits.

# UNKNOWN\_LOADING

The UNKNOWN\_LOADING property, attached to library components or in your drawings, turns off load checking When used as a component property, it applies to all pins of the component. As a pin property, it applies to the entire net to which the pin is attached. Attaching the NO\_LOAD\_CHECK property to a pin with the UNKNOWN\_LOADING property, suppresses load checking only for that pin.

# UNUSED\_PADS\_IGNORE

The UNUSED\_PADS\_IGNORE property, attached to symbols, nets, pins, or vias, flags these elements as exceptions during the suppression of unused pads, and as a result, retains them as follows:

Allegro Platform Properties

- Net: All pads on all pins and vias on the specified net.
- Pin: All pads on the specific pin.
- Via: All pads on the specific via.
- Symbol: All pads of all pins and vias on the specific symbol.

## UNUSED PADS OVERRIDE

The UNUSED\_PADS\_OVERRIDE property, attached to symbols, allows pads to be removed on outer layers. The values are Top, Bottom, or Top:Bottom.

#### **USEn**

The USEn property, attached to a symbol, provides names to be used in VHDL use clauses in the entity and architecture generated for the schematic. Use the following syntax:

```
USEn = library name
```

where n is a unique number and library\_name is the name of the library.

**Note:** When you use this property on a VHDL\_DECS symbol, it does not override the value of the use clauses specified for the VHDL netlisting options in the *Output* tab of the *Design Entry Options* dialog box. Instead, the values you specify on the VHDL\_DECS symbol are appended to the list of use clauses you specified for the VHDL netlisting options in the *Output* tab of the Design Entry Options dialog box.

### **VALUE**

VALUE is used by the GenRad interface for preparing the .ckt file and reports. The value is the device value. It is also used to update the VALUE label on the mechanical symbol. Used for discretes only.

GenRad is not supported in versions 14.0 and higher.

The syntax of the VALUE property in the device file is:

```
PACKAGEPROP VALUE <device value>
```

where *device* value> is the value of the discrete part, for example, resistance.

Allegro Platform Properties

#### **VER**

The VER property, attached to a component, defines the version of the instance of a component used in a schematic. You can replace a schematic component with its next version by using the *Component – Version* menu command. Two versions of a component may differ graphically but functionally, they are the equivalent representation of the component.

## VERILOG\_LIB

The VERILOG\_LIB property, attached on the instance of a part, supports instance-specific binding for a library in the NC Verilog simulation flow. For example, if ls00 is instantiated on a drawing, you have to add the following for instance-specific library binding support:

```
VERILOG LIB=1sttl models
```

where VERILOG\_LIB is the property name and lsttl\_models is the associated Verilog logical library name.

The property is translated to the following compiler directive in the simulation netlist:

```
`uselib lib=lwb_des_ex
`uselib
```

NC Verilog parses the netlist file (verilog.v), and wherever it finds such an attribute, it searches the logical library to find the model for the ls00 part.

# VERILOG\_MODEL

The VERILOG\_MODEL property, placed in the library description for a primitive, in a physical part table, or directly on an instance, changes the name of the Verilog module generated or selects a specific MODEL entry in a Verilog map file.

## Syntax

VERILOG MODEL=name

#### Example

VERILOG MODEL=SN74LS00

By default, the name of the Verilog module generated is the same name as the original DRAWING name unless the part has a PART\_NAME property defined. Use the VERILOG\_MODEL property to specify the exact name of the Verilog module. A

Allegro Platform Properties

VERILOG\_MODEL property placed on an instance overrides the same property placed in the library.

The VERILOG\_MODEL property value is case-sensitive. If you do not adhere to the proper case while naming models, warnings may appear during netlist generation. For example, for this property assignment to an instance in a schematic - VERILOG\_MODEL=vmodel, the corresponding verilog.map file must have a model defined as: MODEL 'vmodel'. An entry, such as MODEL 'VMODEL', does not work and warnings appear during the generation of the simulation netlist.

## VERILOG\_NAME

The VERILOG\_NAME property, placed in the Verilog map file, specifies the actual name of the Verilog model. Internally, all names for modules are in lowercase characters. If the name of the module you are using is either in uppercase characters or contains a mixture of lowercase and uppercase characters, use the VERILOG\_NAME property to specify how the module name appears in the netlist.

### Syntax

VERILOG NAME='name'

#### Example

VERILOG NAME='TTL00'

# **VERILOG\_PORT\_NAME**

The VERILOG\_PORT\_NAME property, attached to a component definition pin of a co-design die, contains the name of the port connected to the IC design net on this pin. This property is passed among IO Planner (IOP), SiP Layout, and System Connectivity Manager (SCM) to identify the logical name of pins. It also identifies pins for cross-probing between SiP Layout and IOP.

## VERSION\_ID

The VERSION\_ID is an automatic date stamp in seconds. The value of this property is updated every time a file is saved.

Allegro Platform Properties

## VHDL\_CONCAT

The VHDL\_CONCAT property is attached to the symbol for a component that you want to use for:

- Merging a number of signals, ports, or signal aliases into a group and then routing the group to a port or instance with a single wire.
- Splitting a vectored signal or port into a number of signals of smaller width.

Ensure that the name of the output pin of the symbol is the highest alphanumeric value of all the pins on the symbol. For example, if the input pins are named AA, DD, and FF, you cannot name the output pin BB.

#### **VHDL INIT**

The VHDL\_INIT property, attached to a signal or the pins of a symbol, lets you assign the initial value of the signal for VHDL. The power signal is assigned that value in the VHDL netlist, generated by Allegro Design Entry HDL.

## VHDL\_MODE

The VHDL\_MODE property, attached to interface signals or to pins on the symbol, lets you specify the direction of ports for the generated VHDL description.

**Note:** If a port has several pins, you need to attach the property on only one of the pins.

| Add property      | То                                           |
|-------------------|----------------------------------------------|
| VHDL_MODE=IN      | Declare the direction of the port as input.  |
| VHDL_MODE=OUT     | Declare the direction of the port as output. |
| VHDL_MODE=INOUT   | Declare the direction of the port as inout.  |
| VHDL_MODE=BUFFER  | Declare the port as a buffer port.           |
| VHDL_MODE=LINKAGE | Declare the port as a linkage port.          |

## VHDL MODEL

The VHDL\_MODEL property, placed in the library description for a primitive (chips.prt file), in a physical part table, or directly on an instance, changes the name of the VHDL module generated or to selects a specific MODEL entry in a VHDL map file.

Allegro Platform Properties

#### Syntax

VHDL MODEL=name

#### Example

VHDL MODEL=SN74LS241

By default, the name of the VHDL module generated is the same name as the original DRAWING name unless the part has a PART\_NAME property defined. Use the VHDL\_MODEL property to specify the exact name of the VHDL module. A VHDL\_MODEL property placed on an instance overrides the same property placed in the library.

## **VHDL NAME**

The VHDL\_NAME property, placed in the Verilog map file, specifies the actual name of the VHDL model. Internally, all names for modules are in lowercase characters. If the name of the module you are using is either in uppercase characters or contains a mixture of lowercase and uppercase characters, use the VHDL\_NAME property to specify how the module name will appear in the netlist.

#### **Syntax**

VHDL NAME='name'

#### Example

VHDL NAME='SN74LS153'

# VHDL\_SCALAR\_TYPE

The VHDL\_SCALAR\_TYPE property, attached to a signal, pin, or symbol, sets the default VHDL logic type for all scalar ports and signals in your drawing. You can place a VHDL\_DECS symbol on your drawing and attach the VHDL\_SCALAR\_TYPE property to it to specify the default VHDL logic type for all scalar ports and signals in your drawing. If you do not use this property on the VHDL\_DECS symbol, all scalar ports and signals in your design are the STD\_LOGIC type.

You can change the VHDL logic type for a specific scalar port by attaching the VHDL\_SCALAR\_TYPE property to a pin of the port. You can change the VHDL logic type for a specific scalar signal by attaching the property to the signal.

The legal values are STD\_LOGIC, BIT, and all other legal VHDL scalar types.

Allegro Platform Properties

#### VHDL\_SLICE

The VHDL property is attached to a symbol. It specifies to the netlister that the component should be treated as a tap symbol that breaks out a set of bits indicated by the value of the BN property on the pin on the component.

#### VHDL\_VECTOR\_TYPE

The VHDL\_VECTOR\_TYPE property, attached to a symbol, pin, or signal, sets the default VHDL logic type for all vectored ports and signals in your drawing. You can place a VHDL\_DECS symbol on your drawing and attach the VHDL\_VECTOR\_TYPE property to it to specify the default VHDL logic type for all vectored ports and signals in your drawing. If you do not use this property on the VHDL\_DECS symbol, all vectored ports and signals in your design are the STD\_LOGIC\_VECTOR type.

You can change the VHDL logic type for a specific vectored port by attaching the VHDL\_VECTOR\_TYPE property to a pin of the port. You can change the VHDL logic type for a specific vectored signal by attaching the property to the signal.

The legal values are STD\_LOGIC\_VECTOR, BIT\_VECTOR, and all other legal VHDL vector types.

#### VIA AT SMD FIT

The VIA\_AT\_SMD\_FIT property is attached to components/component pins, or symbols/ symbol pins. Property values are on or off. When on, it specifies that a via is allowed inside an SMD pin; the via must be completely inside the pin. When off, it specifies that a via is allowed inside an SMD pin; the center of the via must be inside the pin, but the via can be partially outside. In cases where the property is attached to a symbol, the property is extended to all instances of the symbol.

#### VIA\_AT\_SMD\_THRU

The VIA\_AT\_SMD\_THRU property is attached to components/component pins, or symbols/ symbol pins. Property values are on or off. When on, it specifies that a through hole via is allowed inside an SMD pin. When off, it specifies that a through hole via is not allowed inside an SMD pin; only blind/buried via or microvia is allowed. In cases where the property is attached to a symbol, the property is extended to all instances of the symbol.

Allegro Platform Properties

#### VIA\_BEST\_FIT

The VIA\_BEST\_FIT property is attached to dynamic shapes when you complete the Shape Instance Parameters dialog box. It overrides the thermal connect style for the via if the chosen style does not provide sufficient thermal connects within the specified minimum and maximum number of thermals in 15-degree increments. The property values are TRUE (*Use best contact*) and FALSE (*Do not use best contact*). This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

#### VIA CLEAR TYPE

The VIA\_CLEAR\_TYPE property, attached to dynamic shapes, specifies where the Allegro X PCB Editor gets the clearance value for how far away the copper should be kept from the thru pins: *Thermal/anti*, *DRC*, or *No Void*.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Clearances Tab* in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

#### VIA\_LIST

The VIA\_LIST property, attached to a net, is a list of the via names (wildcards not allowed) that can be used for connections in this net. The VIA\_LIST property has the same membership objects as the Physical and Spacing properties.

For information on this property mapping to Allegro PCB Router, see the *Routing the Design* user guide in your documentation set.

Allegro Platform Properties

#### VIA\_MAX\_THERMS

The VIA\_MAX\_THERMS property, attached to dynamic shapes, specifies how many connect lines are created for thermal relief for vias. Values are 1-8. Up to four are allowed on orthogonal and diagonal clines. Up to eight are allowed on the 8-way option.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

#### VIA\_MIN\_THERMS

The VIA\_MIN\_THERMS, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the minimum number of connections for vias. Values are 1-8. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

#### VIA\_OVERSIZE

The VIA\_OVERSIZE property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies the oversize value for how far away the copper should be kept from the vias. This value is added to the clearance value of *DRC* or *Thermal/Anti*. By default, the oversize value is 0.

This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

#### VIA\_THERM\_CONN

The VIA\_THERM\_CONN property, attached to dynamic shapes when you complete the Shape Instance Parameters dialog box, specifies how vias with the same net name as the

Allegro Platform Properties

shape should be connected to the shape: *orthogonal*, *diagnonal*, *8-way*, *full contact*, and *none*. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Thermal Relief Connects* tab in the <u>Shape Instance Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference*.

#### VIA\_Z\_ENABLED

The VIA\_Z\_ENABLED boolean property, attached to a design, enables via z accounting for differential pairs, relative propagation delay, and delay DRC checks. Make sure that the value is set to TRUE.

#### VIAS\_ALLOWED

The VIAS\_ALLOWED boolean property, attached to a shape of the Route Keepout class, permits vias within the keepout area.

When you choose Setup – Areas – Wire Keepout (keepout wire command), the VIAS\_ALLOWED property is added to the newly created shape. Adding the VIAS\_ALLOWED property to a route keepout creates a shape keepout, meaning vias are allowed to drill through the keepout.

This property when added to a symbol route keepout suppress the via to route keepout DRC for that symbol.

#### VIAS STACKING NOT ALLOWED

The VIAS\_STACKING\_NOT\_ALLOWED property, attached to a shape of the Route Keepout class, detects and flags DRCs for stacked vias.

Use this property along with the VIA\_ALLOWED property for a route keepout shape, to allow the addition of vias inside a keepout shape but to display DRCs if stacked vias are found.

#### VLOG\_MODE

The VLOG\_MODE property, attached to a pin or net, allows you to specify the direction of ports for the generated Verilog description. To specify the direction of ports, add the VLOG\_MODE property to interface signals or pins on the symbol.

Allegro Platform Properties

**Note:** If a port has several pins, attach the property to only one of the pins.

| Add property      | То                                           |
|-------------------|----------------------------------------------|
| VLOG_MODE=INPUT   | Declare the direction of the port as input.  |
| VLOG_MODE=OUT     | Declare the direction of the port as output. |
| VLOG_MODE=INOUT   | Declare the direction of the port as inout.  |
| VLOG_MODE=BUFFER  | Declare the port as a buffer port.           |
| VLOG_MODE=LINKAGE | Declare the port as a linkage port.          |

For more information on declaring port modes, see "Declaring Port Modes" in the *Working with Libraries and Components* chapter of the *Allegro Design Entry HDL User Guide*.

## **VLOG\_NET\_TYPE**

The VLOG\_NET\_TYPE property, attached to a symbol, pin, or signal, sets the default Verilog logic type for all ports and signals in your drawing. You can place a VERILOG\_DECS symbol on your drawing and attach the VLOG\_NET\_TYPE property to it to specify the default Verilog logic type for all ports and signals in your drawing. If you do not use this property on the VERILOG\_DECS symbol, all the ports and signals in your design are the WIRE type.

You can change the Verilog logic type for a specific port by attaching the VLOG\_NET\_TYPE property to a pin of the port. You can change the Verilog logic type for a specific signal by attaching the property to the signal.

The legal values are WIRE, WAND, WOR, and all other legal Verilog types.

#### VOID\_SAME\_NET

The VOID\_SAME\_NET property, attached to a cline, shapes, and etch filled rectangles, allows you to selectively void an object that is on the same net and layer as a shape to permit routing of return paths. The VOID\_SAME\_NET property also supports the overlapping of same net shapes. You can also assure that you set the value to TRUE.

#### VOLTAGE

The VOLTAGE property, attached to a net to indicate that it is a DC net, lets you indicate the voltage value, for example, a value of 2.2 V. By default, nets with the VOLTAGE property display ratsnest connections using the POWER\_AND\_GROUND ratsnest display, that is, the

Allegro Platform Properties

boxed X feature. You can change this display by defining another type of ratsnesting for the net (adding RATSNEST\_SCHEDULE property to the net).

You can define the VOLTAGE property on the POWER or GND symbols in the library or on the design instance. This will be propagated into the flow.

You should apply the VOLTAGE property if you are performing high-speed analysis on a net. If you do not mark a net as a VOLTAGE net, then SigNoise simulates it as a normal signal net. This can cause the creation of an Xnet, containing a large numbers of nets, since a DC net can typically tie together many different pull-up and pull-down resistors.

The signal model command (Analyze-SI/EMI Sim-Model) displays a warning if it finds nets that appear to be DC nets but do not have a VOLTAGE property.

You may experience significant performance improvements when you add the VOLTAGE property to nets with large pin counts.

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

**Note:** Release 15.2 and higher no longer supports CHASSIS as a valid value for this property.

**Note:** The VOLTAGE property on the bus is not supported in the front-to-back flow. It can also not be set directly on the bus.

#### VOLTAGE\_SOURCE\_PIN

The VOLTAGE\_SOURCE\_PIN property, attached to a pin, identifies the voltage source when there are no independent voltage planes. This property is used by EMControl.

#### VOLT\_TEMP\_MODEL

The VOLT\_TEMP\_MODEL property, attached to a pin, indicates the voltage temperature model for the pin. This property is used by DF/Viable, a Cadence tool that performs reliability analysis. The values that are allowed depend on how other properties are used.

## WB\_LOOP\_HEIGHT\_GROUP

The WB\_LOOP\_HEIGHT\_GROUP, automatically created for bondwires when they are added using APD's wirebond commands (*Route – Wirebond*), lets you associate this

Allegro Platform Properties

bondwire with a loop height profile. Thus, all bondwires with the same integer value for this property are associated with the same 3D arcing profile. This lets you determine how far from the edge of the die a cross between two wires of the same group can be before they are too close (hit each other) in 3D space. The range of values (0-32767) is the maximum number of profiles allowed.

#### WEIGHT

The WEIGHT property, attached to a pin, assigns a level of importance to a net using integer values of 0 to 100. A high weight value indicates that Allegro X PCB Editor should shorten the net as much as possible.

Both automatic placement and automatic gate swapping use the WEIGHT property. Automatic placement uses the WEIGHT property to keep the components close together on the net. The following table shows the effect on component placement of various weights added to a net.

| Weight          | Effect on a Component                                                                                                                                                                                                                                                                                                                                   |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | No consideration is given to placing the component close to other components on this net.                                                                                                                                                                                                                                                               |
| Less than 50    | Placing components close to interconnected components is less important than for nets without a WEIGHT property attached.                                                                                                                                                                                                                               |
| 50              | The default value assigned to all nets.                                                                                                                                                                                                                                                                                                                 |
|                 | A value of 50 is the same as assigning no property.                                                                                                                                                                                                                                                                                                     |
| Greater than 50 | Components on this net are given preference for placement near interconnected components over nets with no WEIGHT property attached.                                                                                                                                                                                                                    |
|                 | Cadence recommends that you do not attach a single high value (90, for example) to every net on the design. If you do, automatic placement cannot determine which nets are critical. You could, for example, attach values of 89, 90, and 91, respectively, to three nets to show that all three are critical, and that the third is the most critical. |

This net property and other general net properties appear in the *All* worksheet in the *Nets: General Properties* workbook of the Constraint Manager. See the <a href="mailto:net\_properties">net\_properties</a> command and the *Allegro Constraint Manager User Guide* for additional information.

Allegro Platform Properties

#### WIREBOND\_FINGER\_SHAPE

The WIREBOND\_FINGER\_SHAPE property, used only by the tool, is automatically placed on shapes created by the *Wire Bond – Select – Fingers – Merge Fingers* operation. It indicates to the system that these are merged fingers and not a power/ground ring shape.

#### WIREBOND\_PROFILE\_NAME

The WIREBOND\_PROFILE\_NAME, attached to bond wires (clines), is a string that gives the name of the 3D profile for that wire. Replaced the WB\_LOOP\_HEIGHT\_group property.

#### WIRE\_LENGTH

The WIRE\_LENGTH property, attached to a net, specifies the length of a routed connection for calculating a transmission line delay on a *BONDING\_WIRE* layer in APD. This property is used by SigNoise.

#### WIREBOND\_MATERIAL

Specifies a property that is automatically created and maintained whenever you use the Wire Profile Editor to change the MATERIAL name (default setting is GOLD) for a bond wire profile. This property is referenced by the wirebond commands and the analysis tools. All the wires associated with the specified profile are updated to match the new setting. You can view the new setting in the WIREBOND\_MATERIAL field in the Show Element dialog box.

## XHATCH\_BORDER\_WIDTH

The XHATCH\_BORDER\_WIDTH property, attached to dynamic crosshatch shapes, specifies the width of the shape boundary when you select *Xhatch* for fill style. The border width is not less than the crosshatch line width. This property appears in the Show Element dialog box only if you disable *Etch* and enable *Boundary* in the *Stackup Group* in the Color and Visibility dialog box. However, it is not available for editing in the Edit Property dialog box.

For additional information, see the description of the *Fill* tab in the <u>Shape Instance</u> <u>Parameters Dialog Box</u> in the *Allegro PCB and Package Physical Layout Command Reference.* 

Allegro Platform Properties

#### FXTALK\_ACTIVE\_TIME

The XTALK\_ACTIVE\_TIME property, attached to a net, indicates the time when this net is active (changing voltage). This property is used by SigNoise to determine when this net has an effect on other nets. It is also used by constraints for crosstalk analysis.

#### XTALK\_IGNORE\_ NETS

The XTALK\_IGNORE\_NETS, attached to a net, overrides the *Crosstalk Ignore Nets* electrical constraint. It is a list of names (wildcards allowed) that SigNoise should ignore when doing crosstalk analysis of the net with this property. The ignore names can mean one of the following:

- A net name
- The name value of an ELECTRICAL\_CONSTRAINT\_SET property

SigNoise ignores a neighbor net as a source of crosstalk if the primary (victim) net has an IGNORE = NEIGHBOR NET PROPERTY on it. This property is also used by constraints.

#### **XTALK SENSITIVE TIME**

The XTALK\_SENSITIVE\_TIME property, attached to a net, overrides the *Crosstalk Sensitive Time* electrical constraint. It is a list of times when this net is noise-sensitive to voltage changes of another net. The property is used by constraints and SigNoise to determine when this net is affected by other nets.

#### XR

The XR property, assigned by CRefer on nets, cross-references nets within a flat or hierarchical design.

For example, if a net occurs on two pages, page 1 and page 2 of a block, and also down the hierarchy from page 1, then CRefer assigns XR properties on page 1 for the hierarchy below it and one XR property for page 2. You can read these properties to cross-reference nets up or down a hierarchical design, or within a flat design.

Note: XR is a read-only property.

Allegro Platform Properties

#### XY

The XY property, attached to a component, defines the x,y Allegro Design Entry HDL coordinates. The X and Y values range between -16000 and 16000, and indicate where the particular instance is placed in the schematic.

# **Appendix A: Property List by Product**

# **Allegro Design Entry HDL Properties**

Table A-1 shows the Allegro Design Entry HDL properties.

Table A-1 Allegro Design Entry HDL Properties

| Property          | Attach to                                | Tools that use this property                                      |
|-------------------|------------------------------------------|-------------------------------------------------------------------|
| ALLOW_CONNECT     | Components, symbols, nets, pins          | ERC-DX, CheckPlus                                                 |
| ALLOWED ALT PARTS | Components                               | Allegro Design Entry HDL                                          |
| ALT SYMBOLS       | Components                               | Packager XL, CheckPlus,<br>Allegro PCB Editor                     |
| ALT_SYMBOLS_HARD  | Components                               | Packager XL, CheckPlus,<br>Allegro X PCB Editor                   |
| BIDIRECTIONAL     | Pins                                     | ERC-DX, CheckPlus                                                 |
| BLOCK             | Symbols                                  | Allegro Design Entry HDL                                          |
| BN                | Pins                                     | Allegro Design Entry HDL                                          |
| BODY_NAME         | Components                               | Allegro Design Entry HDL,<br>Packager XL                          |
| BODY TYPE         | Symbols                                  | Allegro Design Entry HDL                                          |
| BOM IGNORE        | Components                               | Allegro Design Entry HDL                                          |
| BUBBLED           | Components                               | Allegro Design Entry HDL                                          |
| BUBBLE GROUP      | Components                               | Allegro Design Entry HDL                                          |
| CDS NOT ON SYM    | In the viewprps.prp file for split parts | Allegro Design Entry HDL,<br>Packager XL                          |
| CLASS             | Components                               | Allegro Design Entry HDL,<br>Packager XL, Allegro X PCB<br>Editor |

**Table A-1 Allegro Design Entry HDL Properties** 

| Property               | Attach to                             | Tools that use this property                                                                               |
|------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------|
| COMMENT                | Waived DRC or any other design object | Allegro Design Entry HDL,<br>Allegro System Architect,<br>Allegro X PCB Editor,<br>Constraint Manager, APD |
| COMMENT BODY           | Components                            | Allegro Design Entry HDL                                                                                   |
| COMP NAME              | Components                            | Packager XL                                                                                                |
| COMP NAME SUFFIX       | Components                            | Packager XL                                                                                                |
| DIFFERENTIAL PAIR      | Nets                                  | Allegro Design Entry HDL                                                                                   |
| DIFF PAIR PINS NEG     | Nets                                  | Allegro Design Entry HDL                                                                                   |
| DIFF PAIR PINS POS     | Nets                                  | Allegro Design Entry HDL                                                                                   |
| FAMILY                 | Components                            | Packager XL                                                                                                |
| GROUP                  | Section, components                   | Packager XL, Allegro X PCB<br>Editor                                                                       |
| HAS_FIXED_SIZE         | Components                            | Allegro Design Entry HDL                                                                                   |
| HDL_CONCAT             | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_LSBTAP             | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_MSBTAP             | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_NOT                | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_PORT               | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_POWER              | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_REPLICATE          | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_SLASH              | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_SYNONYM            | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HDL_TAP                | Symbols                               | Allegro Design Entry HDL                                                                                   |
| HEIGHT                 | Components                            | Allegro Design Entry HDL                                                                                   |
| INCLUDE_IN_RF_TOPOLOGY | Component                             | Allegro Design Entry HDL,<br>Allegro X PCB Editor                                                          |
| INPUT_LOAD             | Physical pins                         | ERC-DX, CheckPlus                                                                                          |

**Table A-1 Allegro Design Entry HDL Properties** 

| Property         | Attach to                          | Tools that use this property                                                      |
|------------------|------------------------------------|-----------------------------------------------------------------------------------|
| JEDEC TYPE       | Components                         | Packager XL, CheckPlus,<br>Allegro X PCB Editor                                   |
| LAST_MODIFIED    | Drawing symbol                     | Allegro Design Entry HDL                                                          |
| LAYERSET_GROUP   | Nets, buses,<br>differential pairs | Allegro Design Entry HDL,<br>Allegro X PCB Editor,<br>Constraint Manager, APD     |
| LOCATION         | Components                         | Allegro Design Entry HDL,<br>Packager XL, Allegro X PCB<br>Editor, Variant Editor |
| MAKE_BASE        | Nets                               | Allegro Design Entry HDL,<br>Packager XL                                          |
| MERGE NC PINS    | Components, symbols                | Packager XL                                                                       |
| MERGE POWER PINS | Components, symbols                | Packager XL                                                                       |
| NC PINS          | Components, symbols                | Packager XL                                                                       |
| NET SHORT        | Pins                               | Allegro Design Entry HDL,<br>Allegro X PCB Editor, APD                            |
| NEEDS_NO_SIZE    | Components                         | ERC-DX, CheckPlus                                                                 |
| NO_BACKANNOTATE  | Components                         | Packager XL                                                                       |
| NO_IO_CHECK      | Components, pins                   | ERC-DX, CheckPlus                                                                 |
| NO_LOAD_CHECK    | Components, pins                   | ERC-DX, CheckPlus                                                                 |
| OUTPUT_LOAD      | Pins                               | ERC-DX, CheckPlus                                                                 |
| OUTPUT_TYPE      | Pins                               | Packager XL, ERC-DX                                                               |
| PACK_IGNORE      | Components                         | Packager XL                                                                       |
| PACK_SHORT       | Pins                               | Packager XL                                                                       |
| PACK_TYPE        | Components                         | Allegro Design Entry HDL,<br>Packager XL                                          |
| PART_NAME        | Components                         | Allegro Design Entry HDL,<br>Packager XL                                          |
| PART NUMBER      | Components                         | Allegro Design Entry HDL                                                          |
| PHYS DES PREFIX  | Components                         | Packager XL                                                                       |

**Table A-1 Allegro Design Entry HDL Properties** 

| Property          | Attach to           | Tools that use this property             |
|-------------------|---------------------|------------------------------------------|
| PIN DELAY         | Components, pins    | Allegro Design Entry HDL                 |
| PIN DELAY ENABLED | Design              | Allegro Design Entry HDL                 |
| PIN GROUP         | In chips.prt file   | Packager XL                              |
| PIN NAME          | Symbols             | Allegro Design Entry HDL                 |
| PIN NUMBER        | Pins                | Packager XL                              |
| <u>PINUSE</u>     | Pins                | Allegro Design Entry HDL, Part developer |
| <u>PN</u>         | Pins                | Allegro Design Entry HDL                 |
| PNN               | Nets                | Packager XL                              |
| POWER_GROUP       | Pins                | Packager XL                              |
| POWER_PINS        | Pins                | Allegro Design Entry HDL,<br>Packager XL |
| REF_DES_PATTERN   | Components          | Allegro Design Entry HDL                 |
| REUSE_ALT_MODULE  | Components          | yes                                      |
| REUSE_ID          | Components          | Packager XL, Allegro X PCB<br>Editor     |
| REUSE INSTANCE    | Components, symbols | Allegro Design Entry HDL                 |
| REUSE INSTANCE    | Components          | Packager XL, Allegro X PCB<br>Editor     |
| REUSE_NAME        | Components          | Packager XL, Allegro X PCB<br>Editor     |
| REUSE_PID         | Components          | Packager XL                              |
| ROOM              | Components          | Packager-XL                              |
| ROTATE            | Components          | Packager XL, Allegro X PCB<br>Editor     |
| SEC               | Components          | Packager XL                              |
| SEC TYPE          | Components          | Allegro Design Entry HDL,<br>Packager XL |
| SIG_NAME          | Nets                | Allegro Design Entry HDL                 |

Appendix A: Property List by Product

**Table A-1 Allegro Design Entry HDL Properties** 

| Property         | Attach to             | Tools that use this property         |
|------------------|-----------------------|--------------------------------------|
| SUBDESIGN MASTER | Components, symbols   | Packager XL                          |
| SUBDESIGN SUFFIX | Symbols               | Packager XL                          |
| SWAP INFO        | In the chips.prt file | Packager XL                          |
| TECH             | Components            | CheckPlus                            |
| UNFIXED PINS     | Components, pins      | ERC-DX, CheckPlus                    |
| UNKNOWN LOADING  | Components, pins      | ERC-DX, CheckPlus                    |
| VALUE            | Components            | Packager XL, Allegro X PCB<br>Editor |
| VER              | Components            | Packager XL                          |
| VHDL_CONCAT      | Symbols               | Allegro Design Entry HDL             |
| VHDL_MODE        | Pins, nets            | Allegro Design Entry HDL             |
| VHDL_SLICE       | Symbols               | Allegro Design Entry HDL             |
| VLOG_MODE        | Pins, nets            | Allegro Design Entry HDL             |
| XR               | Nets                  | CRefer                               |
| XY               | Components            | Allegro Design Entry HDL             |

## **Allegro System Architect GXLProperties**

Table A-2 shows the Allegro System Architect GXL properties.

**Table A-2 Allegro System Architect GXL Properties** 

| Property         | Attach to                       |
|------------------|---------------------------------|
| ALLOW_CONN_SWAP  | Components                      |
| ALLOW_CONNECT    | Components, symbols, nets, pins |
| ALT_SYMBOLS      | Components                      |
| ALT_SYMBOLS_HARD | Components                      |
| BOM_IGNORE       | Components                      |

**Table A-2 Allegro System Architect GXL Properties** 

| Property                         | Attach to         |
|----------------------------------|-------------------|
| COMMENT                          | Any design object |
| COMP NAME                        | Components        |
| COMP NAME SUFFIX                 | Components        |
| ECL                              | Nets              |
| EMC COMP TYPE                    | Components        |
| EMC CRITICAL IC                  | Components        |
| EMC CRITICAL NET                 | Nets              |
| FIXED                            | Nets              |
| GROUP                            | Components        |
| HEIGHT                           | Components        |
| IC DESIGN CELL INSTANCE N<br>AME | Symbol pins       |
| IC_DESIGN_CELL_MASTER_NA<br>ME   | Symbol pins       |
| IC_DESIGN_CELL_PIN_NAME          | Symbol pins       |
| IC_DESIGN_NET_NAME               | Symbol pins       |
| JEDEC_TYPE                       | Components        |
| NET_SHORT                        | Pins              |
| NO_BACKANNOTATE                  | Nets              |
| NO_DRC                           | Pins              |
| NO_FILLET                        | Nets              |
| NO_PIN_ESCAPE                    | Nets              |
| NO_RAT                           | Nets              |
| NO_RIPUP                         | Nets              |
| NO_ROUTE                         | Nets              |
| NO_TEST                          | Nets              |
| PACK_IGNORE                      | Components        |

**Table A-2 Allegro System Architect GXL Properties** 

| Property           | Attach to                |
|--------------------|--------------------------|
| PACK SHORT         | Components               |
| PART NUMBER        | Components               |
| PHYS DES PREFIX    | Components               |
| PINUSE             | Pins                     |
| PROBE NUMBER       | Nets                     |
| REMOVE             | Components               |
| ROOM               | Components               |
| ROUTE PRIORITY     | Nets                     |
| ROUTE TO SHAPE     | Nets                     |
| SIM MAP VIEW       | Components               |
| TESTPOINT QUANTITY | Nets                     |
| TOL                | Components               |
| VALUE              | Components               |
| VERILOG MODEL      | Components               |
| VERILOG PORT NAME  | Component definition pin |
| VHDL MODEL         | Components               |
| VIA LIST           | Nets                     |
| VOLTAGE            | Components, nets         |
| VOLT TEMP MODEL    | Components               |
| WEIGHT             | Nets                     |

# **Logic Simulation Properties**

Table <u>A-3</u> shows the properties that are supported for simulation. These properties can be added in Allegro Design Entry HDL and are used by these tools:

- Allegro PSpice Simulator
- AWB
- ATDM
- NC-Verilog
- NC-VHDL
- Verilog XL
- Leapfrog
- Verilog
- VHDL

#### **Table A-3 Simulation Properties**

| Property            | Attached to                | Tools that use this property                   |
|---------------------|----------------------------|------------------------------------------------|
| COMMENT             | Any design object          | Simulation Netlister, Allegro Design Entry HDL |
| LIBRARYn            | Symbol<br>In map file      | Simulation Netlister                           |
| MODEL_DIR           | Components, symbols        | Simulation Netlister                           |
| MODEL_FILE          | Components, symbols        | Simulation Netlister                           |
| NO_REP_PRIM         | Components, symbols        | Simulation Netlister                           |
| PORT_ORDER          | In map file,<br>Components | Simulation Netlister, Allegro Design Entry HDL |
| REMOVE              | Components, symbols        | Simulation Netlister                           |
| <u>SDFDELAYTYPE</u> | Symbols                    | Simulation Netlister                           |
| <u>SDFFILE</u>      | Symbols                    | Simulation Netlister                           |
| SDFSCALEFACTOR      | Symbols                    | Simulation Netlister                           |
| SDFSCALETYPE        | Symbols                    | Simulation Netlister                           |

Appendix A: Property List by Product

**Table A-3 Simulation Properties** 

| Property         | Attached to                                 | Tools that use this property |
|------------------|---------------------------------------------|------------------------------|
| SIM BIND VIEW    | Components, symbols                         | Simulation Netlister         |
| SIM MAP VIEW     | Components, symbols                         | Simulation Netlister         |
| SPLIT INST       | Components, symbols                         | Simulation Netlister         |
| SPLIT INST NAME  | Components, symbols                         | Simulation Netlister         |
| <u>USEn</u>      | Symbols                                     | Simulation Netlister         |
| VERILOG LIB      | Components, symbols                         | Simulation Netlister         |
| VERILOG MODEL    | Components, symbols In Verilog map file     | Simulation Netlister         |
| VERILOG_NAME     | In Verilog map file                         | Simulation Netlister         |
| VHDL_INIT        | Symbols, signal                             | Simulation Netlister         |
| VHDL_MODEL       | Components,<br>symbols, In VHDL<br>map file | Simulation Netlister         |
| VHDL NAME        | In Verilog map file                         | Simulation Netlister         |
| VHDL SCALAR TYPE | Symbols, pins, signal                       | Simulation Netlister         |
| VHDL VECTOR TYPE | Symbols, pins, signal                       | Simulation Netlister         |
| VLOG NET TYPE    | Symbols, pins, signal                       | Simulation Netlister         |

# **Allegro X PCB Editor Properties**

Table A-4 shows the properties that are used in Allegro X PCB Editor.

**Table A-4 Allegro X PCB Editor Properties** 

| Property         | Attach to | Property can be assigned in the schematic? |
|------------------|-----------|--------------------------------------------|
| ALIGNED          | Vias      | no                                         |
| ALT SYMBOLS      | Device    | yes                                        |
| ALT SYMBOLS HARD | Device    | yes                                        |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                | Attach to                                                                                | Property can be assigned in the schematic? |
|-------------------------|------------------------------------------------------------------------------------------|--------------------------------------------|
| ASSIGN_ROUTE_LAYER      | Pins, nets                                                                               | no                                         |
| ASSIGN_TOPOLOGY         | Nets                                                                                     | yes                                        |
| AUTO_GENERATED_TERM     | Components                                                                               | no                                         |
| AUTO_RENAME             | Refdes                                                                                   | no                                         |
| BOARD_THICKNESS         | Design                                                                                   | no                                         |
| BOM_IGNORE              | Components                                                                               | yes                                        |
| BOND_PAD                | Vias                                                                                     | no                                         |
| BOND_WIRE               | Clines                                                                                   | no                                         |
| BUS_NAME                | Nets                                                                                     | yes                                        |
| CDS_XNET_NAME           | Nets                                                                                     | yes                                        |
| CDS_DI_MAX_GATE_PINS    | Design                                                                                   | yes                                        |
| CDS_DI_MAX_NETS_IN_XNET | Design                                                                                   | yes                                        |
| CDS_DI_MAX_PINS_IN_NET  | Design                                                                                   | yes                                        |
| CLIP_DRAW               | Design (board), symbols                                                                  | no                                         |
| CLIP_DRAWING            | Clines, device, pins, filled rectangles, lines, rectangles, shapes, symbols, vias, voids | no                                         |
| CLK_2OUT_MAX            | Nets, pins                                                                               | no                                         |
| CLK_2OUT_MIN            | Nets, pins                                                                               | no                                         |
| CLK_SKEW_MAX            | Nets, pins                                                                               | no                                         |
| CLK_SKEW_MIN            | Nets, pins                                                                               | no                                         |
| CLOCK_NET               | Nets                                                                                     | yes                                        |
| COMMENT                 | Waived DRC or any other design object                                                    | yes                                        |
| COMPONENT WEIGHT        | Reference designators                                                                    | yes                                        |
| DENSE COMPONENT         | Reference designators                                                                    | yes                                        |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                 | Attach to                                     | Property can be assigned in the schematic? |
|--------------------------|-----------------------------------------------|--------------------------------------------|
| DFA_DEV_CLASS            | Board, symbols                                | no                                         |
| DIFFP_COUPLED_MINUS      | Nets                                          | yes                                        |
| DIFFP_COUPLED_PLUS       | Nets                                          | yes                                        |
| DIFFP_GATHER_CONTROL     | Nets                                          | yes                                        |
| DIFFP_MIN_SPACE          | Nets                                          | yes                                        |
| DIFFP_NECK_GAP           | Nets                                          | yes                                        |
| DIFFP_PHASE_TOL          | Nets                                          | yes                                        |
| DIFFP_PRIMARY_GAP        | Nets                                          | yes                                        |
| DIFFP_UNCOUPLED_LENGTH   | Nets                                          | yes                                        |
| DRC_UNROUTED_MINPROP     | Design                                        | no                                         |
| DRC_UNROUTED_RELPROP     | Design                                        | no                                         |
| DRIVER_TERM_VAL          | Nets                                          | no                                         |
| DYN_CLEARANCE_OVERSIZE   | Shapes, frectangle, pins, vias, clines, lines | no                                         |
| DYN CLEARANCE TYPE       | Pins, vias                                    | no                                         |
| DYN DELETED ISLAND       | Shapes                                        | no                                         |
| DYN DO NOT VOID          | Shapes, frectangles, lines, clines            | no                                         |
| DYN_FIXED_THERM_WIDTH    | Pins, vias                                    | no                                         |
| DYN_MAX_THERMAL_CONNS    | Pins, vias                                    | no                                         |
| DYN_MIN_THERMAL_CONNS    | Pins, vias                                    | no                                         |
| DYN_OVERSIZE_THERM_WIDTH | Pins, vias, dynamic shapes                    | no                                         |
| DYN_THERMAL_BEST_FIT     | Pins, vias                                    | no                                         |
| DYN_THERMAL_CON_TYPE     | Pins, vias                                    | no                                         |
| ECL                      | Nets                                          | yes                                        |

Appendix A: Property List by Product

## **Table A-4 Allegro X PCB Editor Properties**

| Property                   | Attach to                                                                                                          | Property can be assigned in the schematic? |
|----------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| ECL_TEMP                   | Nets                                                                                                               | yes                                        |
| EDGE_SENS                  | Nets                                                                                                               | no                                         |
|                            | (XNet in Constraint Manager)                                                                                       |                                            |
| ELECTRICAL_CONSTRAINT_SET  | Nets                                                                                                               | yes                                        |
| EMC_COMP_TYPE              | Components, device                                                                                                 | yes                                        |
| EMC_CRITICAL_IC            | Components, device                                                                                                 | yes                                        |
| EMC_CRITICAL_NET           | Nets                                                                                                               | yes                                        |
| EMC_CRITICAL_REGION        | Shapes                                                                                                             | yes                                        |
| EMC_RUN_DIR                | Board                                                                                                              | no                                         |
| ETCH_TURN_UNDER_ALL_PADS   | Board                                                                                                              | no                                         |
| ETCH_TURN_UNDER_PAD        | Pins                                                                                                               | no                                         |
| ETCH_TURN_UNDER_PAD_EXEMPT | Nets, XNets                                                                                                        | no                                         |
| EXTERNAL_DRC_VALUE         | Board                                                                                                              | no                                         |
| FILLET                     | Clines                                                                                                             | no                                         |
| FIRST_INCIDENT             | Nets                                                                                                               | no                                         |
| FIX_ALL                    | Reference designators                                                                                              | yes                                        |
| FIXED                      | Reference designators,<br>symbols, clines, filled<br>rectangles, lines, nets,<br>pins, rectangles, shapes,<br>vias | yes                                        |
| FIXED T TOLERANCE          | TPoints                                                                                                            | no                                         |
| FP BOARD CLEARANCE         | Not accessible to user                                                                                             | no                                         |
| FP NOTES NO EDIT           | Shapes                                                                                                             | no                                         |
| FP NOTES TEXT BLOCK        | Not accessible to user                                                                                             | no                                         |
| FP REFDES TEXT BLOCK       | Not accessible to user                                                                                             | no                                         |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                | Attach to                                               | Property can be assigned in the schematic? |
|-------------------------|---------------------------------------------------------|--------------------------------------------|
| FP_ROOM_NAME_TEXT_BLOCK | Not accessible to user                                  | no                                         |
| GROUP                   | Functions                                               | yes                                        |
| HARD_LOCATION           | Reference designators, function designators, Components | yes, but not seen in schematic as LOCATION |
| IDF_OTHER_OUTLINE       | Shapes, rectangles, filled rectangles                   | yes                                        |
| IDF_OWNER               | All objects except components                           | no                                         |
| IMPEDANCE RULE          | Nets                                                    | no                                         |
| INCLUDE IN RF TOPOLOGY  | Component                                               | yes                                        |
| INLINE PIN VOIDS        | Dynamic shapes                                          | no                                         |
| ISRFELEMENT             | Components                                              | no                                         |
| J TEMPERATURE           | Reference designators                                   | yes                                        |
| LAYERSET GROUP          | Nets, buses, differential pairs                         | yes                                        |
| LAST_PIN_SWAP           | Pins                                                    | no                                         |
| LEAD_DIAMETER           | Board, pins                                             | no                                         |
| LEFDEF_SPECIAL_NET      | Nets                                                    | no                                         |
| LINE_OVERSIZE           | Dynamic shapes                                          | no                                         |
| LOAD_TERM_VAL           | Nets                                                    | no                                         |
| LOGICAL_PATH            | Function designators (Component)                        | yes, but assigned by PXL, not user-defined |
| MATERIAL                | Obsolete property                                       |                                            |
| MAX_BOND_LENGTH         |                                                         | no                                         |
| MAX_BVIA_STAGGER        | Nets                                                    | no                                         |
| MAX_LINE_EXIT_ANGLE     | Symbols                                                 |                                            |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                                        | Attach to                              | Property can be assigned in the schematic? |
|-------------------------------------------------|----------------------------------------|--------------------------------------------|
| MAX_EXPOSED_LENGTH                              | Nets                                   | yes                                        |
| MAX_FINAL_SETTLE                                | Nets                                   | yes                                        |
| MAX_LINE_WIDTH                                  | Nets, XNets, buses, differential pairs | yes                                        |
| MAX OVERSHOOT                                   | Nets                                   | yes                                        |
| MAX PARALLEL (formerly PARALLELISM)             | Nets, clines                           | no                                         |
| MAX_PEAK_XTALK (formerly<br>MAX_PEAK_CROSSTALK) | Nets                                   | no                                         |
| MAX_POWER_DISSIPATION                           | Obsolete                               | property                                   |
| MAX_SSN                                         | Nets                                   | no                                         |
| MAX_UNDERSHOOT                                  | Clines                                 | yes                                        |
| MAX_VIA_COUNT                                   | Nets                                   | yes                                        |
| MAX_XTALK (formerly<br>MAX_CROSSTALK)           | Nets, clines                           | no                                         |
| MIN BVIA GAP                                    | Nets                                   | no                                         |
| MIN BOND LENGTH                                 | Nets, clines                           | no                                         |
| MIN BVIA STAGGER                                | Nets                                   | no                                         |
| MIN FIRST SWITCH                                | Nets                                   | no                                         |
| MIN HOLD                                        | Nets, pins                             | yes                                        |
| MIN LINE WIDTH                                  | Nets, clines                           | yes                                        |
| MIN NECK WIDTH                                  | Nets, clines                           | yes                                        |
| MIN NOISE MARGIN                                | Net                                    | yes                                        |
| MIN SETUP                                       | Nets, pins                             | yes                                        |
| MIN SHAPE SIZE                                  | Dynamic shapes                         | no                                         |
| NET RAT LIMIT VALUE                             | Board                                  | no                                         |
| NET SCHEDULE                                    | Nets                                   | no                                         |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                          | Attach to                                                       | Property can be assigned in the schematic?       |
|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|
| NET_SHORT                         | Pins, vias                                                      | yes                                              |
| NO_BACKANNOTATE                   | Nets, shapes                                                    | yes                                              |
| NO_DRC                            | Pins, vias                                                      | no                                               |
| NODRC_COMPONENT_BOARD_OVE<br>RLAP | A shape (package boundary)                                      | no                                               |
| NODRC ETCH OUTSIDE KEEPIN         | An etch item, for example, shapes, rectangles, lines, or clines | no                                               |
| NODRC SYM SAME PIN                | Design, symbol, symbol definition                               | no                                               |
| NODRC VIAS OUTSIDE KEEPIN         | Vias                                                            | no                                               |
| NO FILLET                         | Nets, pins, or vias                                             | yes                                              |
| NO LIN2SHAPE FAT                  | Clines                                                          | no                                               |
| NO PIN ESCAPE                     | Reference designators, nets, pins                               | yes                                              |
| NO_RAT                            | Nets                                                            | yes                                              |
| NO_RIPUP                          | Nets                                                            | yes                                              |
| NO_ROUTE                          | Reference designators, nets                                     | yes                                              |
| NO SHAPE CONNECT                  | Pins, vias                                                      | yes                                              |
| NO_SWAP_COMP                      | Components                                                      | no                                               |
| NO_SWAP_GATE                      | Reference designators, function designators, components         | yes, but assigned by PXL. See PXL documentation. |
| NO_SWAP_GATE_EXT                  | Function designators, components                                | yes, but assigned by PXL. See PXL documentation. |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                                     | Attach to                                                    | Property can be assigned in the schematic?       |
|----------------------------------------------|--------------------------------------------------------------|--------------------------------------------------|
| NO_SWAP_PIN                                  | Reference designators, function designator, pins, components | yes, but assigned by PXL. See PXL documentation. |
| NO_TEST                                      | Nets                                                         | yes                                              |
| NO_VIA_CONNECT                               | Pins, vias                                                   | no                                               |
| PACKAGE_HEIGHT_MAX and<br>PACKAGE_HEIGHT_MIN | Rectangles, shapes                                           | no                                               |
| PIN_DELAY                                    | Pins                                                         | yes                                              |
| PIN_DELAY_ENABLED                            | Pins                                                         |                                                  |
| PIN ESCAPE                                   | Reference designators, pins, components                      | yes                                              |
| PIN SIGNAL MODEL                             | Pins                                                         | no                                               |
| PINUSE                                       | Pins                                                         | yes, but assigned by PXL. See PXL documentation. |
| PLACE_TAG                                    | Reference designators                                        | no                                               |
| PLATING                                      | Shapes                                                       | no                                               |
| PROBE_NUMBER                                 | Nets                                                         | yes                                              |
| PROPAGATION_DELAY                            | Nets                                                         | no                                               |
| PULSE_PARAM                                  | Nets, bus, differential pairs                                | no                                               |
| RATSNEST SCHEDULE                            | Nets                                                         | no                                               |
| REF DES FOR ASSIGN                           | Functions                                                    | no                                               |
| RELATIVE PROPAGATION DELAY                   | Nets                                                         | no                                               |
| REUSE ALT MODULE                             | Not accessit                                                 | ole to user                                      |
| REUSE ID                                     | Components, symbols                                          |                                                  |
| REUSE INSTANCE                               | Components, symbols, nets                                    | yes                                              |

Appendix A: Property List by Product

## **Table A-4 Allegro X PCB Editor Properties**

| Property               | Attach to                                                             | Property can be assigned in the schematic? |
|------------------------|-----------------------------------------------------------------------|--------------------------------------------|
| REUSE_MODULE           | Components, symbols                                                   | yes                                        |
| REUSE_NAME             | Components, symbols                                                   | yes                                        |
| REUSE_PID              | For internal                                                          | use only                                   |
| RFELEMENTTYPE          | Components                                                            |                                            |
| RFPCB_OBJECT           | Shapes and lines                                                      |                                            |
| RF_TLINE               | Components, tlines                                                    | yes                                        |
| ROOM                   | Reference Designators,<br>function designators,<br>components, shapes | yes                                        |
| ROOM_TYPE              | Shapes                                                                | no                                         |
| ROUTE_PRIORITY         | Nets                                                                  | yes                                        |
|                        |                                                                       |                                            |
| ROUTES ALLOWED         | Shapes, rectangles                                                    | no                                         |
| SAME_NET               | Nets                                                                  | no                                         |
| SAME NET XTALK ENABLED | Nets                                                                  | no                                         |
| SCHEMATIC_NAME         | Board                                                                 | yes, but passed by PXL, not user-assigned  |
| SHAPE OVERSIZE         | Dynamic shapes                                                        | no                                         |
| SHIELD NET             | Nets                                                                  | yes                                        |
| SHIELD TYPE            | Nets                                                                  | yes                                        |
| SIGNAL MODEL           | Reference designators, clines                                         | yes                                        |
| SLOTNAME               | Functions                                                             | no                                         |
| SMD_BEST_FIT           | Dynamic shapes                                                        | no                                         |
| SMD_CLEAR_TYPE         | Dynamic shapes                                                        | no                                         |
| SMD_MAX_THERMS         | Dynamic shapes                                                        | no                                         |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                 | Attach to                        | Property can be assigned in the schematic?  |
|--------------------------|----------------------------------|---------------------------------------------|
| SMD_MIN_THERMS           | Dynamic shapes                   | no                                          |
| SMD_OVERSIZE             | Dynamic shapes                   | no                                          |
| SMD_THERM_CONN           | Dynamic shapes                   | no                                          |
| SMOOTH_MIN_GAP           | Dynamic shapes                   | no                                          |
| SMOOTH_TRIM_CONTROL      | Dynamic shapes                   | no                                          |
| SNAP_VOID_XHATCH         | Dynamic shapes                   | no                                          |
| SOLDER_BALL_HEIGHT       | Symbols                          | no                                          |
| SPIF_CONSTANTS           | Board                            | no                                          |
| SPIF_TURRET              | Clines, frect, shapes            | no                                          |
| RETAIN_NET_ON_VIAS       | Vias                             | yes                                         |
| STUB_LENGTH              | Nets, clines                     | yes                                         |
| SUBNET_NAME              | Pins, nets, vias, clines, shapes | yes                                         |
| SWAP GROUP               | Function designators             | yes, but assigned by PXL, not user-assigned |
| SYS_CONFIG_NAME          | Board                            | no                                          |
| TEMPORARY_PACKAGE_SYMBOL | Reference designators            | yes                                         |
| TERMINATOR_PACK          | Device                           | no                                          |
| TESTER_GUARDBAND         | Nets, pins                       | no                                          |
| TESTPOINT_QUANTITY       | Nets                             | yes                                         |
| TESTPOINT_ALLOW_UNDER    | Symbols                          | yes                                         |
| TEXT_OVERSIZE            | Dynamic shapes                   | no                                          |
| THERMAL_RELIEF           | Thermal clines                   | no                                          |
| THICKNESS                | Obsolete property                |                                             |
| THRU_BEST_FIT            | Dynamic shapes                   | no                                          |

**Table A-4 Allegro X PCB Editor Properties** 

| Property                   | Attach to                                                        | Property can be assigned in the schematic? |
|----------------------------|------------------------------------------------------------------|--------------------------------------------|
| THRU_CLEAR_TYPE            | Dynamic shapes                                                   | no                                         |
| THRU_MAX_THERMS            | Dynamic shapes                                                   | no                                         |
| THRU_MIN_THERMS            | Dynamic shapes                                                   | no                                         |
| THRU_OVERSIZE              | Dynamic shapes                                                   | no                                         |
| THRU_THERM_CONN            | Dynamic shapes                                                   | no                                         |
| TIMING_DELAY_OVERRIDE      | Nets, pins (seen in Constraint Manager)                          | no                                         |
| TOL                        | Device                                                           | yes                                        |
| TOPOLOGY TEMPLATE          | Nets                                                             | yes                                        |
| TOPOLOGY TEMPLATE REVISION | Nets                                                             | yes                                        |
| TOTAL ETCH LENGTH          | Nets, bus, differential pairs                                    | no                                         |
| TS_ALLOWED                 | Nets                                                             | yes                                        |
| UNFIXED_PINS               | Board, symbols                                                   | no                                         |
| VALUE                      | Discrete device                                                  | yes                                        |
| UNUSED_PADS_IGNORE         | Symbols, nets, pins, or vias                                     | no                                         |
| UNUSED PADS OVERRIDE       | Symbols                                                          | no                                         |
| VIA_AT_SMD_FIT             | Components, Component pins, Symbols, Symbol pins, Dynamic shapes | no                                         |
| VIA_AT_SMD_THRU            | Components, Component pins, Symbols, Symbol pins, Dynamic shapes | no                                         |
| VIA CLEAR TYPE             | Dynamic shapes                                                   | no                                         |
| VIA LIST                   | Nets                                                             | no                                         |
| VIA MAX THERMS             | Dynamic shapes                                                   | no                                         |
| <u>VIA MIN THERMS</u>      | Dynamic shapes                                                   | no                                         |

Appendix A: Property List by Product

## **Table A-4 Allegro X PCB Editor Properties**

| Property              | Attach to                   | Property can be assigned in the schematic? |
|-----------------------|-----------------------------|--------------------------------------------|
| VIA_OVERSIZE          | Dynamic shapes              | no                                         |
| VIA_THERM_CONN        | Dynamic shapes              | no                                         |
| VIA_Z_ENABLED         | Design                      | no                                         |
| VIAS_ALLOWED          | Route keepout, shapes       | no                                         |
| VOLTAGE               | Reference designators, nets | yes                                        |
| VOLTAGE SOURCE PIN    | Pins                        | yes                                        |
| WB LOOP HEIGHT GROUP  | Clines                      | no                                         |
| WEIGHT                | Nets                        | no                                         |
| WIREBOND FINGER SHAPE | Shapes                      | no                                         |
| WIREBOND PROFILE NAME | Bond wires (clines)         | no                                         |
| WIRE LENGTH           | Clines                      | yes                                        |
| XHATCH BORDER WIDTH   | Dynamic shapes              | no                                         |
| FXTALK ACTIVE TIME    | Nets                        | yes                                        |
| XTALK IGNORE NETS     | Nets                        | no                                         |
| XTALK SENSITIVE TIME  | Nets, pins                  | yes                                        |

# **Constraint Manager Properties**

Table A-5 shows the Constraint Manager properties.

**Table A-5 Constraint Manager Properties** 

| Property               | Attach to                             | Property can be assigned in the schematic? |
|------------------------|---------------------------------------|--------------------------------------------|
| ASSIGN_TOPOLOGY        | Nets                                  | yes                                        |
| CLK_2OUT_MAX           | Nets, pins                            | no                                         |
| CLK_2OUT_MIN           | Nets, pins                            | no                                         |
| CLK_SKEW_MAX           | Nets, pins                            | no                                         |
| CLK_SKEW_MIN           | Nets, pins                            | no                                         |
| CLOCK_NET              | Nets                                  | yes                                        |
| COMMENT                | Waived DRC or any other design object | yes                                        |
| DEGAS_NO_VOID          | Nets                                  | no                                         |
| DIFFP_COUPLED_MINUS    | Nets                                  | yes                                        |
| DIFFP_COUPLED_PLUS     | Nets                                  | yes                                        |
| DIFFP_GATHER_CONTROL   | Nets                                  | yes                                        |
| DIFFP_MIN_SPACE        | Nets                                  | yes                                        |
| DIFFP_NECK_GAP         | Nets                                  | yes                                        |
| DIFFP_PHASE_TOL        | Nets                                  | yes                                        |
| DIFFP_PRIMARY_GAP      | Nets                                  | yes                                        |
| DIFFP_UNCOUPLED_LENGTH | Nets                                  | yes                                        |
| EDGE_SENS              | Xnet                                  | no                                         |
| FIRST_INCIDENT         | Xnet                                  | no                                         |
| LAYERSET_GROUP         | Nets, buses, differential pairs       | yes                                        |
| MAX OVERSHOOT          | Nets                                  | yes                                        |
| MAX SSN                | Nets                                  | no                                         |

**Table A-5 Constraint Manager Properties** 

| Property                              | Attach to                              | Property can be assigned in the schematic? |
|---------------------------------------|----------------------------------------|--------------------------------------------|
| MAX_VIA_COUNT                         | Nets                                   | yes                                        |
| MAX_XTALK (formerly<br>MAX_CROSSTALK) | Nets, clines                           | no                                         |
| MIN FIRST SWITCH                      | Nets                                   | no                                         |
| MIN HOLD                              | Nets                                   | yes                                        |
| MIN NOISE MARGIN                      | Nets                                   | yes                                        |
| MIN SETUP                             | Nets, pins                             | yes                                        |
| NET SCHEDULE                          | Nets                                   | no                                         |
| PIN DELAY                             | Pins                                   | Allegro Design Entry<br>HDL                |
| PIN_DELAY_ENABLED                     | Design                                 |                                            |
| PROPAGATION_DELAY                     | Nets                                   | no                                         |
| PULSE_PARAM                           | Nets, Xnets, buses, differential pairs | no                                         |
| RATSNEST_SCHEDULE                     | Nets                                   | no                                         |
| RELATIVE_PROPAGATION_DELAY            | Nets                                   | no                                         |
| STUB_LENGTH                           | Nets                                   | yes                                        |
| TIMING_DELAY_OVERRIDE                 | Nets, pins                             | yes                                        |
| TOTAL_ETCH_LENGTH                     | Nets                                   | no                                         |
| FXTALK_ACTIVE_TIME                    | Xnet, nets, buses, differential pairs  | yes                                        |
| XTALK IGNORE NETS                     | Nets                                   | no                                         |
| XTALK SENSITIVE TIME                  | Nets                                   | yes                                        |

# Allegro X Advanced Package Designer/SiP Digital Architect/SiP Layout Properties

Table A-6 shows the properties found in APD and SiP Digital Architect/SiP Layout.

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                          | Attach to                                                                    | Property can be assigned in the schematic? |
|-----------------------------------|------------------------------------------------------------------------------|--------------------------------------------|
| ALIGNED                           | Bond pads (vias)                                                             | no                                         |
| ALT SYMBOLS                       | Device                                                                       | yes                                        |
| ALT SYMBOLS HARD                  | Device                                                                       | yes                                        |
| ASSIGN ROUTE LAYER                | Pins, nets                                                                   | no                                         |
| AUTO RENAME                       | Reference designators                                                        | no                                         |
| BOND PAD                          | Bond pads (vias)                                                             | no                                         |
| BONDPAD_TO_BBV_SPACING            | Net, Class_Class, XNet,<br>Pin_Pair, Diff_Pair, Bus,<br>Net_Class, or Region | no                                         |
| BONDPAD TO BONDPAD DIFF-<br>P_SPC | board                                                                        | no                                         |
| BONDPAD_TO_BONDPAD_SPACING        | Net, Class_Class, XNet,<br>Pin_Pair, Diff_Pair, Bus,<br>Net_Class, or Region | no                                         |
| BONDPAD TO MVIA SPACING           | Net, Class_Class, XNet,<br>Pin_Pair, Diff_Pair, Bus,<br>Net_Class, or Region | no                                         |
| BONDPAD TO SHAPE SPACING          | Net, Class_Class, XNet,<br>Pin_Pair, Diff_Pair, Bus,<br>Net_Class, or Region | no                                         |
| BONDPAD_TO_TESTPIN_SPACING        | Net, Class_Class, XNet,<br>Pin_Pair, Diff_Pair, Bus,<br>Net_Class, or Region | no                                         |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                   | Attach to                                                                              | Property can be assigned in the schematic? |
|----------------------------|----------------------------------------------------------------------------------------|--------------------------------------------|
| BONDPAD TO THRUVIA SPACING | Net, Class_Class, XNet,<br>Pin_Pair, Diff_Pair, Bus,<br>Net_Class, or Region           | no                                         |
| BUS_NAME                   | Nets                                                                                   | yes                                        |
| CDS_XNET_NAME              | Nets                                                                                   | no                                         |
| CLIP_DRAW                  | Design (board), symbols, components                                                    | no                                         |
| CLIP_DRAWING               | Clines, device, pins, filled rectangle, lines, rectangle, shapes, symbols, vias, voids | no                                         |
| CLK_2OUT_MAX               | Nets, pins                                                                             | no                                         |
| CLK_2OUT_MIN               | Nets, pins                                                                             | no                                         |
| CLK_SKEW_MAX               | Nets, pins                                                                             | no                                         |
| CLK_SKEW_MIN               | Nets, pins                                                                             | no                                         |
| CLOCK_NET                  | Nets                                                                                   | yes                                        |
| COMMENT                    | Waived DRC or any other design object                                                  | yes                                        |
| COMPONENT WEIGHT           | Reference designators                                                                  | yes                                        |
| CONDUCTOR MATERIAL         | Symbols used as interposers                                                            | no                                         |
| CONDUCTOR_THICKNESS        | Symbols used as interposers                                                            | no                                         |
| DEGAS_NO_VOID              | Nets, pins, vias, shapes, and clines in APD                                            | no                                         |
|                            | Nets in Constraint<br>Manager                                                          |                                            |
| DENSE COMPONENT            | Reference designators                                                                  | yes                                        |
| DFA DEV CLASS              | Board, symbols                                                                         | no                                         |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                 | Attach to                               | Property can be assigned in the schematic? |
|--------------------------|-----------------------------------------|--------------------------------------------|
| DIELECTRIC_MATERIAL      | Symbols used as interposers             | no                                         |
| DIELECTRIC THICKNESS     | Symbols used as interposers             | no                                         |
| DIFFP_COUPLED_MINUS      | Nets                                    | yes                                        |
| DIFFP_COUPLED_PLUS       | Nets                                    | yes                                        |
| DIFFP_GATHER_CONTROL     | Nets                                    | yes                                        |
| DIFFP_MIN_SPACE          | Nets                                    | yes                                        |
| DIFFP_NECK_GAP           | Nets                                    | yes                                        |
| DIFFP_PHASE_TOL          | Nets                                    | yes                                        |
| DIFFP_PRIMARY_GAP        | Nets                                    | yes                                        |
| DIFFP_UNCOUPLED_LENGTH   | Nets                                    | yes                                        |
| DRC_UNROUTED_MINPROP     | Design                                  |                                            |
| DRC_UNROUTED_RELPROP     | Design                                  |                                            |
| DRIVER_TERM_VAL          | Nets                                    | no                                         |
| DYN_CLEARANCE_OVERSIZE   | Shapes, frectangles, pins, vias, clines | no                                         |
| DYN_CLEARANCE_TYPE       | Pins, vias                              | no                                         |
| DYN_DELETED_ISLAND       | Shapes                                  | no                                         |
| DYN_DO_NOT_VOID          | Shapes, frectangles, lines, clines      | no                                         |
| DYN FIXED THERM WIDTH    | Pins, vias                              | no                                         |
| DYN MAX THERMAL CONNS    | Pins, vias                              | no                                         |
| DYN MIN THERMAL CONNS    | Pins, vias                              | no                                         |
| DYN OVERSIZE THERM WIDTH | Pins, vias, dynamic shapes              | no                                         |
| DYN_THERMAL_BEST_FIT     | Pins, vias                              | no                                         |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                  | Attach to                                                                                                          | Property can be assigned in the schematic? |
|---------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| DYN_THERMAL_CON_TYPE      | Pins, vias                                                                                                         | no                                         |
| ECL                       | Nets                                                                                                               | yes                                        |
| ECL_TEMP                  | Nets                                                                                                               | yes                                        |
| EDGE_SENS                 | Nets                                                                                                               | no                                         |
| ELECTRICAL_CONSTRAINT_SET | Nets                                                                                                               | yes                                        |
| EMC_COMP_TYPE             | Components, device                                                                                                 | yes                                        |
| EMC_CRITICAL_IC           | Components, device                                                                                                 | yes                                        |
| EMC_CRITICAL_NET          | Nets                                                                                                               | yes                                        |
| EMC_CRITICAL_REGION       | Shapes                                                                                                             | yes                                        |
| EMC_RUN_DIR               | Board                                                                                                              | no                                         |
| EXTERNAL_DRC_VALUE        | Board                                                                                                              | no                                         |
| FILLET                    | Clines                                                                                                             | no                                         |
| FIRST_INCIDENT            | Nets                                                                                                               | no                                         |
| FIX_ALL                   | Reference designators                                                                                              | yes                                        |
| FIXED                     | Reference designators,<br>symbols, clines, filled<br>rectangles, lines, nets,<br>pins, rectangles, shapes,<br>vias | yes                                        |
| FIXED T TOLERANCE         | TPoints                                                                                                            | no                                         |
| FP BOARD CLEARANCE        | Board                                                                                                              | no                                         |
| FP NOTES TEXT BLOCK       | Board                                                                                                              | no                                         |
| FP REFDES TEXT BLOCK      | Board                                                                                                              | no                                         |
| FP ROOM NAME TEXT BLOCK   | Board                                                                                                              | no                                         |
| HARD LOCATION             | Reference designators, function designators                                                                        | yes, but not seen in schematic as LOCATION |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                                        | Attach to                              | Property can be assigned in the schematic? |
|-------------------------------------------------|----------------------------------------|--------------------------------------------|
| IDF_OTHER_OUTLINE                               | Shapes, rectangles, filled rectangles  | yes                                        |
| IDF OWNER                                       | All objects                            | no                                         |
| IMPEDANCE RULE                                  | Nets                                   | no                                         |
| INLINE PIN VOIDS                                | Dynamic shape                          |                                            |
| J TEMPERATURE                                   | Reference designators                  | yes                                        |
| LAYERSET GROUP                                  | Nets, buses, differential pairs        | yes                                        |
| LEAD_DIAMETER                                   | Board, symbols                         | no                                         |
| LEFDEF_SPECIAL_NET                              | Nets                                   |                                            |
| LINE_OVERSIZE                                   | Dynamic shapes                         |                                            |
| LOAD_TERM_VAL                                   | Nets                                   | no                                         |
| LOGICAL_PATH                                    | Function designators                   | yes, but assigned by PXL, not user-defined |
| MAX_BOND_LENGTH                                 | Nets                                   | no                                         |
| MAX_BVIA_STAGGER                                | Nets                                   | yes                                        |
| MAX_EXPOSED_LENGTH                              | Nets                                   | yes                                        |
| MAX_FINAL_SETTLE                                | Nets                                   | yes                                        |
| MAX_LINE_EXIT_ANGLE                             | Symbols                                | no                                         |
| MAX_LINE_WIDTH                                  | Nets, XNets, buses, differential pairs | yes                                        |
| MAX OVERSHOOT                                   | Nets                                   | yes                                        |
| MAX PARALLEL (formerly PARALLELISM)             | Nets, clines                           | no                                         |
| MAX_PEAK_XTALK (formerly<br>MAX_PEAK_CROSSTALK) | Nets                                   | no                                         |
| MAX_SSN                                         | Nets                                   | no                                         |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                              | Attach to                                                       | Property can be assigned in the schematic? |
|---------------------------------------|-----------------------------------------------------------------|--------------------------------------------|
| MAX_UNDERSHOOT                        | Nets, clines                                                    | yes                                        |
| MAX_VIA_COUNT                         | Nets                                                            | yes                                        |
| MAX_XTALK (formerly<br>MAX_CROSSTALK) | Nets, clines                                                    | no                                         |
| MIN BVIA GAP                          | Nets                                                            | no                                         |
| MIN BOND LENGTH                       |                                                                 |                                            |
| MIN BVIA STAGGER                      | Nets                                                            | no                                         |
| MIN FIRST SWITCH                      | Nets                                                            | no                                         |
| MIN HOLD                              | Nets, pins                                                      | yes                                        |
| MIN LINE WIDTH                        | Nets, clines                                                    | yes                                        |
| MIN NECK WIDTH                        | Nets, clines                                                    | yes                                        |
| MIN NOISE MARGIN                      | Nets                                                            | yes                                        |
| MIN SETUP                             | Nets, pins                                                      | yes                                        |
| MIN SHAPE SIZE                        | Dynamic shapes                                                  |                                            |
|                                       |                                                                 |                                            |
| NET SCHEDULE                          | Nets                                                            | no                                         |
| NET SHORT                             | Pins, vias                                                      | yes                                        |
| NO BACKANNOTATE                       | Nets, constraint areas (shapes, rectangle)                      | yes                                        |
| NO_DRC                                | Pins, vias                                                      | no                                         |
| NODRC COMPONENT BOARD OVE RLAP        | Shapes (package boundary)                                       | no                                         |
| NODRC_ETCH_OUTSIDE_KEEPIN             | An etch item, for example, shapes, rectangles, lines, or clines | no                                         |
| NODRC_SYM_SAME_PIN                    | Board, symbols, symbol definitions                              | no                                         |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                                     | Attach to                                         | Property can be assigned in the schematic?       |
|----------------------------------------------|---------------------------------------------------|--------------------------------------------------|
| NODRC_VIAS_OUTSIDE_KEEPIN                    | Vias                                              | no                                               |
| NO_FILLET                                    | Nets, pins, or vias                               | yes                                              |
| NO_LIN2SHAPE_FAT                             | Clines                                            | no                                               |
| NO_PIN_ESCAPE                                | Reference designators, nets, pins                 | yes                                              |
| NO RAT                                       | Nets                                              | yes                                              |
| NO RIPUP                                     | Nets                                              | yes                                              |
| NO ROUTE                                     | Reference designators, nets                       | yes                                              |
| NO_SHAPE_CONNECT                             | Pins, vias                                        | yes                                              |
| NO_SWAP_COMP                                 | Components                                        |                                                  |
| NO_SWAP_GATE                                 | Reference designators, function designators       | yes, but assigned by PXL. See PXL documentation. |
| NO SWAP GATE EXT                             | Function designators                              | yes, but assigned by PXL. See PXL documentation. |
| NO_SWAP_PIN                                  | Reference designators, function designators, pins | yes, but assigned by PXL. See PXL documentation. |
| NO_TEST                                      | Nets                                              | yes                                              |
| NO_VIA_CONNECT                               | Pins, vias                                        | no                                               |
| NO_WIREBOND                                  | Pins, nets                                        | yes                                              |
| PACKAGE_HEIGHT_MAX and<br>PACKAGE_HEIGHT_MIN | Rectangles, shapes                                | no                                               |
| PIN_DELAY                                    | Components, pins                                  | Allegro Design Entry<br>HDL                      |
| PIN DELAY ENABLED                            |                                                   |                                                  |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                   | Attach to                                  | Property can be assigned in the schematic?       |
|----------------------------|--------------------------------------------|--------------------------------------------------|
| PIN_ESCAPE                 | Reference designators, pins                | yes                                              |
| PIN SIGNAL MODEL           | Pins                                       | no                                               |
| PINUSE                     | Pins                                       | yes, but assigned by PXL. See PXL documentation. |
| PLACE_TAG                  | Reference designators                      | no                                               |
| PLATING                    | Shapes                                     | no                                               |
| PROBE_NUMBER               | Nets                                       | yes                                              |
| PROPAGATION_DELAY          | Nets                                       | no                                               |
| PULSE_PARAM                | Nets, buses, differential pairs            | no                                               |
| RATSNEST SCHEDULE          | Nets                                       | no                                               |
| REF DES FOR ASSIGN         | Functions                                  | no                                               |
| RELATIVE PROPAGATION DELAY | Nets                                       | no                                               |
| REUSE ID                   | Components                                 | yes                                              |
| REUSE INSTANCE             | Components, symbols                        |                                                  |
| REUSE MODULE               | Components                                 | yes                                              |
| REUSE NAME                 | Components                                 | yes                                              |
| REUSE PID                  | Components, symbols                        |                                                  |
| ROOM                       | Reference designators function designators | yes                                              |
| RF_TLINE                   | Components, tlines                         | yes                                              |
| ROOM_TYPE                  | Room boundary                              | no                                               |
| ROUTE_PRIORITY             | Nets                                       | yes                                              |
| ROUTE_TO_SHAPE             | Nets                                       | no                                               |
| SAME_NET                   | Nets                                       | no                                               |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property               | Attach to                        | Property can be assigned in the schematic? |
|------------------------|----------------------------------|--------------------------------------------|
| SAME_NET_XTALK_ENABLED | Nets                             | no                                         |
| SCHEMATIC_NAME         | Board                            | yes, but passed by PXL, not user-assigned  |
| SHAPE_OVERSIZE         | Dynamic shapes                   | no                                         |
| SHIELD_NET             | Nets                             | yes                                        |
| SHIELD_TYPE            | Nets                             | yes                                        |
| SHORTING_SCHEME        | Pins, vias, clines, shapes, nets | no                                         |
| SIGNAL_MODEL           | Reference designators            | yes                                        |
| SLOTNAME               | Function                         | no                                         |
| SMD_BEST_FIT           | Dynamic shapes                   | no                                         |
| SMD_CLEAR_TYPE         | Dynamic shapes                   | no                                         |
| SMD_MAX_THERMS         | Dynamic shapes                   | no                                         |
| SMD_MIN_THERMS         | Dynamic shapes                   | no                                         |
| SMD_OVERSIZE           | Dynamic shapes                   | no                                         |
| SMD_THERM_CONN         | Dynamic shapes                   | no                                         |
| SMOOTH_MIN_GAP         | Dynamic shapes                   | no                                         |
| SMOOTH_TRIM_CONTROL    | Dynamic shapes                   | no                                         |
| SNAP_VOID_XHATCH       | Dynamic shapes                   | no                                         |
| SOLDER_BALL_HEIGHT     | Symbols                          | no                                         |
| SOV_CHECK              | Nets                             | no                                         |
| SPIF_CONSTANTS         | Board                            | no                                         |
| SPIF_TURRET            | Clines, frects, shapes           | no                                         |
| STUB_LENGTH            | Nets                             | yes                                        |
| SUBNET_NAME            | Pins, nets, vias, clines, shapes | yes                                        |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property                   | Attach to                                  | Property can be assigned in the schematic?  |
|----------------------------|--------------------------------------------|---------------------------------------------|
| SWAP_GROUP                 | Function designators                       | yes, but assigned by PXL, not user-assigned |
| SWAP_INFO                  |                                            |                                             |
| SYS_CONFIG_NAME            | Board                                      | no                                          |
| TEMPORARY_PACKAGE_SYMBOL   | Reference designators                      | yes                                         |
| TERMINATOR_PACK            | Device                                     | no                                          |
| TESTER_GUARDBAND           | Nets, pins                                 | no                                          |
| TESTPOINT_QUANTITY         | Nets                                       | yes                                         |
| TESTPOINT_ALLOW_UNDER      | Symbols                                    | yes                                         |
| TEXT_OVERSIZE              |                                            | no                                          |
| THERMAL_RELIEF             | Thermal clines                             | no                                          |
| THICKNESS                  | Obsolete property                          |                                             |
| THRU_BEST_FIT              | Dynamic shapes                             | no                                          |
| THRU_CLEAR_TYPE            | Dynamic shapes                             | no                                          |
| THRU_MAX_THERMS            | Dynamic shapes                             | no                                          |
| THRU_MIN_THERMS            | Dynamic shapes                             | no                                          |
| THRU_OVERSIZE              | Dynamic shapes                             | no                                          |
| THRU_THERM_CONN            | Dynamic shapes                             | no                                          |
| TIMING_DELAY_OVERRIDE      | Nets, pins (seen in<br>Constraint Manager) | no                                          |
| TOL                        | Device                                     | yes                                         |
| TOPOLOGY_TEMPLATE          | Nets                                       | yes                                         |
| TOPOLOGY_TEMPLATE_REVISION | Nets                                       | yes                                         |
| TOTAL_ETCH_LENGTH          | Nets, buses, differential pairs            | yes                                         |
| TS ALLOWED                 | Nets                                       | yes                                         |

Table A-6 APD/SiP Digital Architect/SiP Layout Properties

| Property              | Attach to             | Property can be assigned in the schematic? |
|-----------------------|-----------------------|--------------------------------------------|
| UNFIXED_PINS          | Board, symbols        | no                                         |
| VALUE                 | Discrete device       | yes                                        |
| VIA_AT_SMD_FIT        | Dynamic shapes        | no                                         |
| VIA_CLEAR_TYPE        | Dynamic shapes        | no                                         |
| VIA_LIST              | Nets                  | no                                         |
| VIA_MAX_THERMS        | Dynamic shapes        | no                                         |
| VIA_MIN_THERMS        | Dynamic shapes        | no                                         |
| VIA_OVERSIZE          | Dynamic shapes        | no                                         |
| VIA THERM CONN        | Dynamic shapes        | no                                         |
| VOLTAGE               | Reference designators | yes                                        |
| VOLTAGE_SOURCE_PIN    | Nets                  | yes                                        |
| VOLT_TEMP_MODEL       | Pins                  | yes                                        |
| WB_LOOP_HEIGHT_GROUP  | Bondwires (clines)    | no                                         |
| WEIGHT                | Pins                  | no                                         |
| WIREBOND_MATERIAL     | Shapes                | no                                         |
| WIREBOND_PROFILE_NAME | Bond wires (clines)   | no                                         |
| WIRE_LENGTH           | Nets                  | yes                                        |
| XHATCH_BORDER_WIDTH   | Dynamic shapes        | no                                         |
| FXTALK_ACTIVE_TIME    | Nets                  | yes                                        |
| XTALK_IGNORE_NETS     | Nets                  | no                                         |
| XTALK_SENSITIVE_TIME  | Nets                  | yes                                        |