Product Version 23.1 October 2022 © 2023 Cadence Design Systems, Inc. All rights reserved.

Portions © Apache Software Foundation, Sun Microsystems, Free Software Foundation, Inc., Regents of the University of California, Massachusetts Institute of Technology, University of Florida. Used by permission. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Allegro PCB Router contains technology licensed from, and copyrighted by: Apache Software Foundation, 1901 Munsey Drive Forest Hill, MD 21050, USA © 2000-2005, Apache Software Foundation. Sun Microsystems, 4150 Network Circle, Santa Clara, CA 95054 USA © 1994-2007, Sun Microsystems, Inc. Free Software Foundation, 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA © 1989, 1991, Free Software Foundation, Inc. Regents of the University of California, Sun Microsystems, Inc., Scriptics Corporation, © 2001, Regents of the University of California. Daniel Stenberg, © 1996 - 2006, Daniel Stenberg. UMFPACK © 2005, Timothy A. Davis, University of Florida, (davis@cise.ulf.edu). Ken Martin, Will Schroeder, Bill Lorensen © 1993-2002, Ken Martin, Will Schroeder, Bill Lorensen. Massachusetts Institute of Technology, 77 Massachusetts Avenue, Cambridge, Massachusetts, USA © 2003, the Board of Trustees of Massachusetts Institute of Technology. vtkQt, © 2000-2005, Matthias Koenig. All rights reserved.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information. Cadence is committed to using respectful language in our code and communications. We are also active in the removal and/or replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still reflects long-standing industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seg. or its successor.

# **Contents**

| Importing Design Entry HDL Designs                    | . 5 |
|-------------------------------------------------------|-----|
| Before You Move Designs from DE-HDL to System Capture | . 6 |
| Ensure Part Information is Available                  | . 6 |
| Save the Design in DE-HDL                             | . 6 |
| Check Mandatory Elements are Included                 | . 6 |
| Unsupported DE-HDL Elements                           | . 7 |
| Control Component Nudging                             | . 7 |
| Configure Pin Text Visibility                         | . 8 |
| Migrating DML-Dependent Designs                       | . 8 |
| Check the AUTO_XNETS_USING_GATES Directive            | . 8 |
| Global PTF Properties in Designs                      | . 9 |
| Methods to Reuse DE-HDL Designs                       | 10  |
| Creating Designs Based on Existing DE-HDL Designs     | 10  |
| Importing a DE-HDL Design as a Block                  | 13  |
| Importing Sheets from a DE-HDL Design                 | 17  |
| Analyzing the Import Limitations                      | 21  |
| Design Cannot be Imported                             | 21  |
| Imported Elements that Need Checking                  | 24  |
| Imported with Changes                                 |     |
| Color Mapping for System Capture                      | 39  |
| Sample Colormap File                                  | 40  |
| Customizing the Color Mapping                         | 42  |
| Changing Colors For Current Session                   | 42  |
| Creating a Mapping Tcl File                           | 42  |

1

# **Importing Design Entry HDL Designs**

This document for those designers and organizations who are looking to migrate their designs from Design Entry HDL (DE-HDL) to System Capture. This document:

- Describes methods in which you can reuse existing DE-HDL projects in System Capture
- Compares the benefits of each method
- Explains the DE-HDL components that you need to review before continuing your schematic design tasks in System Capture

In this document, the term source is used for the incoming design from DE-HDL and destination is for the System Capture design, existing or new.

Importing Design Entry HDL Designs

# **Before You Move Designs from DE-HDL to System Capture**

When migrating designs from DE-HDL to System Capture, all the libraries and parts used in the DE-HDL design must be available to the destination design.

#### **Ensure Part Information is Available**

There are two ways of ensuring this:

- Setting CDS\_SITE
  - Point to a CDS\_SITE which has the libraries used, project settings for packager, and PTFs in the site.cpm
- Using a DE-HDL Project

In case a DE-HDL design uses local libraries, create an archive, and use it to create a new System Capture project. All the parts used in the source project are available to the destination project. However, the project settings are not available in System Capture.

#### Save the Design in DE-HDL

To ensure Ref Des are correctly brought into System Capture and packaging errors are avoided, save the design in DE-HDL first and then import into System Capture.

#### **Check Mandatory Elements are Included**

While most of the DE-HDL design elements are recognized and use models continued, there are some areas where System Capture operates differently. The section <u>Analyzing the Import Limitations</u> explains all details, but before you attempt to bring any DE-HDL, check the following in the DE-HDL source.

- All parts used must be available to the destination design.
  - Parts can be in different libraries in the destination design as compared to the source. System Capture can handle the library difference without any user intervention.

6

- Part Table Files must be available
- Backannotation must be done after the design is packaged to ensure that all the packaging properties are updated on the schematic

Importing Design Entry HDL Designs

#### **Unsupported DE-HDL Elements**

The following DE-HDL elements are not brought into System Capture:

- BOM
- Generated Physical files
- Packaged data except state data (pxl.state)
  Import block brings in the state file, import sheet does not.
- Variants

Importing sheets does not bring in variants. If you need to bring in design variants, import design as blocks or use *Create Project from Existing Design*.

Constraints

Constraints are brought in only when creating a new project based on existing designs or when importing blocks. Importing sheets does not bring in constraints.



Only special symbols instantiated in the source designs being imported are brought into the System Capture design.

#### **Control Component Nudging**

By default, the pin-pitch and grid settings are based on the values set in site.cpm or installation. To use the source design's settings, set:

```
ALLOW IMPORT DESIGN AT SITE UNIT = 'NO'
```

When set to 'NO', off-grid components are nudged to the nearest grid point.

To stop the components movements, set:

```
ALLOW_IMPORT_DESIGN_NUDGE_OFFGRID_OBJECTS = 'NO'
```

When this directive is set to `NO', if the design can be the design can be brought in with a finer grid setting, System Capture changes the grid and brings the design in. If not, the import is stopped.

Importing Design Entry HDL Designs

#### Configure Pin Text Visibility

In DE-HDL designs, the PIN\_TEXT is always displayed, regardless of the visibility set in the symbol.css. The display of pin text is also controlled by the symbol-level property PIN\_TEXT\_VISIBLE.

On the other hand, System Capture follows the visibility set in the symbol.css. This results in a display difference in the DE-HDL imported schematics and when placing the symbols. The pin text appears missing for all the imported symbols at times.

To ensure the same visibility of PIN\_TEXT as the original DE-HDL design, set the following directive in the CANVAS section of site.cpm:

```
'HONOR_DEHDL_PIN_TEXT_VISIBILITY' = 'TRUE'
```

#### **Migrating DML-Dependent Designs**

Migrating a DE-HDL Design that DML dependent directly to System Capture is not supported. If you have such designs, you need to change the DE-HDL design to the DML Independent state (Xnet ON/Xnet ON) state using the following directives and then migrate the design to System Capture.

```
START_CONSTRAINT_MGR

AUTO_XNETS_USING_DML 'OFF'

AUTO_XNETS_USING_GATES 'ON/OFF'

END CONSTRAINT MGR
```

#### Check the AUTO XNETS USING GATES Directive

Before importing DE-HDL designs, ensure the value of the AUTO\_XNETS\_USING\_GATES is the same in the design being imported and in site.cpm. The value in the site.cpm is what is followed by the newly created System Capture design. And later on, this directive cannot be changed and if you export to the same board created from DE-HDL, System Capture reports errors.

Importing Design Entry HDL Designs

#### **Global PTF Properties in Designs**

By default, System Capture does not access PTF data from reference libraries. As a result, global PTF properties are not accessible in the designs imported from DE-HDL. To overcome any potential information losses, such as XNets and related constraints, set the ANNOTATE\_GLOBAL\_PTF\_PROPS directive to true in the site.cpm.

# **Methods to Reuse DE-HDL Designs**

You can:

- Create a new design using an existing DE-HDL design
- Import a DE-HDL design as a block in a hierarchical design
- Import specific sheets from a DE-HDL design

#### **Creating Designs Based on Existing DE-HDL Designs**

In DE-HDL, create a project archive using Project Manager. And then open System Capture and choose the following command:

1. File – New – Project from Existing Design



2. Specify the DE-HDL project.

You can choose any one of the following:

DE-HDL design archive

Or

Importing Design Entry HDL Designs

Design pointing to a CDS\_SITE where all the libraries are stored



The *Project Name* and *Layout File Path* fields are populated automatically based on the selected project.

- 3. Change the project name, if needed.
- **4.** Specify a location for the new project.

You can import the layout data for the project Physical folder in the selected project or select a specific layout file.

- □ To import the compete Physical folder, select *Physical Folder*.
- ☐ To pick a specific board file, select *Choose Layout File*.
- 5. Click Create.

The design is opened in System Capture.

Pay attention to the following before you proceed with the schematic design.

- Notes are added to the design canvas where the unsupported connections have been removed. See the <u>Analyzing the Import Limitations</u> section for the more information on the changes to expect and suggested corrective actions.
- A log file lists the unsupported features and the changes made by the import process. Some of the problems might be reported in the Violations window.

In the System Capture design, the following are included:

- Library data from DE-HDL source
- Local libraries that are referenced in the DE-HDL project
- Project settings for Part Table Files, PPT option sets, and Custom Variables

Importing Design Entry HDL Designs

- Information for relative paths
- DE-HDL design data

Additionally,

- Part information gets cached in System Capture
- Part Manager synchronizes design parts with the reference library
- The pin-to-pin spacing and grid units for the design are not based on the source design. In case you need to enforce the spacing and units from the source design, set the following directive in the site.cpm

```
ALLOW_IMPORT_DESIGN_AT_SITE_UNIT 'NO'
```

■ If MULTI\_FORMAT and SquareBracketAsScalars directives are not in sync.

The MULTI\_FORMAT directive in DE-HDL controls how special characters, such as [ ], < >, and (), are used in pin or net names. When set to on, these characters denote vector signals. System Capture uses SquareBracketAsScalars to achieve the same functionality. At the time of import, these two directives are compared.

Importing a DE-HDL design as a block fails if,

- MULTI\_FORMAT = on in DE-HDL design being imported and SquareBracketAsScalars = on in the System Capture design
- MULTI\_FORMAT = off in DE-HDL design being imported and SquareBracketAsScalars = off in the System Capture design
- Compare with red text below
- The 'SquareBracketAsScalars' directive value is set as the opposite of the MULTI\_FORMAT directive value to implement the same behavior, that is:
  - ☐ If MULTI FORMAT = ON

then

SquareBracketAsScalars = OFF

Net names with special characters in their names are treated as vector nets or buses.

☐ If MULTI\_FORMAT = OFF

then

Importing Design Entry HDL Designs

SquareBracketAsScalars = ON

Net names with special characters in their names are treated as scaler nets.

#### Importing a DE-HDL Design as a Block

Some points to note when importing DE-HDL designs as blocks:

- The design being imported must have the same pin-to-pin spacing and compatible grid settings.
- All the libraries in the source design must be available to the target design.
- In case a block being imported contains sub-blocks, all the blocks get imported along with the main block.
- If any block already exists in the destination design, the block is not imported from the source.
- All the data that is a part of the source block, including sheet titles, packaging information, constraints, and block symbols, gets imported with the block. This data can be reused in the target design.
- If the source block does not have a symbol view present, it gets generated when the block is imported. This schematic symbol is available in System Capture for the instantiating the block.
- If MULTI\_FORMAT and SquareBracketAsScalars directives are not in sync.

The MULTI\_FORMAT directive in DE-HDL controls how special characters, such as [ ], < >, and (), are used in pin or net names. When set to on, these characters denote vector signals. System Capture uses SquareBracketAsScalars to achieve the same functionality. At the time of import, these two directives are compared.

Importing a DE-HDL design as a block fails if,

- MULTI\_FORMAT = on in DE-HDL design being imported and SquareBracketAsScalars = on in the System Capture design
- MULTI\_FORMAT = off in DE-HDL design being imported and SquareBracketAsScalars = off in the System Capture design
- During import block, the source design net type and scope is retained. That is:
  - ☐ If the scope of the net is interface in the source design and a port is connected in the design/sheets being imported then only, the net scope is set to 'Interface'
  - ☐ The type of the Interface net if fetched from the source design only

Importing Design Entry HDL Designs

To import a DE-HDL block:

**1.** Choose File - Import - Block(s).



The Import Block dialog is displayed.



2. Browse to the DE-HDL project file, such as video\_memory.cpm project.

After the project is selected, all the blocks of the project are listed.

Importing Design Entry HDL Designs

**3.** From the list of blocks, select the blocks to import.



4. Click Import.

In case any unsupported features are found, you see a message.

**5.** Click *View Log* to see the details or check the *Violation Window*.

For example:



Importing Design Entry HDL Designs

The block is imported and displayed in the Project viewer if the *Blocks* option is selected in the Project viewer display.



If the block is successfully imported without any errors and warning, the symbol for the block is attached to the cursor and is ready to be placed.

**Note:** All DE-HDL designs are imported as editable blocks.

#### Importing Sheets from a DE-HDL Design

You can import sheets from DE-HDL as well as System Capture designs. In this document, the focus is on DE-HDL designs. To import a sheet:

**1.** Choose File – Import – Sheet(s).

The Import Sheet(s) dialog is displayed.



2. Browse to the folder where the source design is located.

Importing Design Entry HDL Designs

The project data is loaded and the different libraries and blocks are listed.



3. Select a block.

In case there are multiple blocks at the same level, you can import only one at a time.

- **4.** Select the sheets.
- **5.** Specify where using the *Import* drop-down list.

Importing Design Entry HDL Designs

**6.** Click *Import* to start the import process.



The sheet is imported along with all the packaging data. Any unsupported features found, are listed in the *Violations* Window. A confirmation message provides this information along with the path of the log file for the import process.

7. Close the confirmation message box.

Importing Design Entry HDL Designs

The Project viewer shows the sheets and along with page numbers.



This completes the import of sheets from a DE-HDL design. Note that:

- If Navigation Links are ON, they are recomputed based on the imported sheets.
- XNet overrides on the page are imported.
- In case of a net is connected to a power symbol and port,
  - ☐ The net type is retained for interface' and global nets.
  - The power symbols connected to an interface net and port connected to global nets are deleted.
  - Ports can be connected to a local power.
  - The current design scope and type is retained, if net exists in the design. Only in case, the current design has net type as local and the source design has type interface or global the type is changed. Also, for interface net, scope is set to 'IO' in case of mismatch

Importing Design Entry HDL Designs

# **Analyzing the Import Limitations**

When importing designs from DE-HDL into System Capture, the areas where your intervention is needed can be sorted into the following categories:

- Design cannot be imported unless changes are made in the DE-HDL source
- Some elements get imported but changes are needed based on the messages from the Import process
- Design gets partially imported or with minor connectivity loss. You needs to review the reported sections before continuing with the design.
- Some elements of the source design get changed that do not impact connectivity, such as net names or fonts

#### **Design Cannot be Imported**

If System Capture finds any of the following in the source design, the import process stops with an error message.

Table 1-1 Unsupported features

| Problem Area                                                       | What is Expected/Reason                                         | Corrective Action                          |
|--------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------|
| Design being imported has hierarchical blocks with duplicate pins. | Blocks with duplicate pins are not supported in System Capture. | Remove duplication from the source design. |

**Table 1-1 Unsupported features** 

| Problem Area                                                       | What is Expected/Reason                                                                                                                                                           | <b>Corrective Action</b>                                       |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Missing libraries Symbol is missing                                | When importing blocks or sheets, the libraries must be available to the destination design. Component information of the parts places is read from the libraries.                 | Ensure that CDS_SITE includes are the required libraries.      |
|                                                                    | An important point to note is that parts used in design must be available in any of the referenced libraries, it does not have to be in the same library as in the source design. |                                                                |
|                                                                    | Creating Project from DE-HDL project can work without the referenced libraries if all the parts in the source design are from local libraries, that is flat lib or work lib.      |                                                                |
| Same block with both full symbol and hierarchical-split symbols    | System Capture supports only one type of symbol view for a block.                                                                                                                 | Ensure only one type of symbol view is instantiated for block. |
| Merge body symbols                                                 | System Capture does not support merge bodies.                                                                                                                                     | Remove from source                                             |
|                                                                    | A note is added to the imported design.                                                                                                                                           |                                                                |
| SIG_NAME property does not match the connected pin                 | In System Capture, the SIG_NAME property on a pin must be exactly the same as the connected net name                                                                              | Correct in DE-HDL                                              |
| NetGroup has 'SIG_NAME' property or is connected directly to a net | In System Capture, NetGroups must be connected to a signal or net using a tap body.                                                                                               | Correct in DE-HDL                                              |

**Table 1-1 Unsupported features** 

| Problem Area                                                                       | What is Expected/Reason                                                                      | Corrective Action |
|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------|
| Net object type is different in source vs destination but they have the same names | Same name cannot be used for different net objects.                                          | Correct in DE-HDL |
| For example:                                                                       |                                                                                              |                   |
| NG_test is a NetGroup in<br>the source and is a scalar<br>net in the destination   |                                                                                              |                   |
| CTAP symbol is missing                                                             | Incoming design has NetGroups but the CTAP symbol is missing from the destination libraries. |                   |

Importing Design Entry HDL Designs

#### **Imported Elements that Need Checking**

The following elements and aspects of a DE-HL design are not supported in System Capture and you have to examine them before continuing with the design.

Table 1-2 Modified design elements

| Problem Area         | Reason/What Will Happen                                                                                                            | <b>Corrective Action</b> |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| Custom text-related: | System Capture handling of                                                                                                         | •                        |
| ■ On page border     | Custom text is different from DE-HDL.                                                                                              | correct if needed.       |
| Display              | ■ Custom text on page                                                                                                              |                          |
| ■ Colors             | border is not evaluated and is shown as custom variable.                                                                           |                          |
|                      | <ul><li>A warning is<br/>displayed after<br/>import report.</li></ul>                                                              |                          |
|                      | <ul> <li>Also custom text on<br/>page border cannot<br/>be selected.</li> </ul>                                                    |                          |
|                      | <ul> <li>If custom text is<br/>invisible in DE-HDL<br/>on page border, it<br/>will still display in<br/>System Capture.</li> </ul> |                          |

Table 1-2 Modified design elements

| Problem Area                                                 | Reason/What Will Happen                                                                                                                             | <b>Corrective Action</b>                                                                    |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
|                                                              | ■ In DE-HDL custom text is shown inside <>, in System Capture it is shown as \$NAME                                                                 |                                                                                             |
|                                                              | ■ DE-HDL supports applying different colors on custom text. In System Capture the color is always picked from page border symbol.                   |                                                                                             |
|                                                              | <ul> <li>Custom text on<br/>comment-body but not<br/>on page border is not<br/>supported in System<br/>Capture. A warning is<br/>issued.</li> </ul> |                                                                                             |
| Components placed outside the page border                    | System Capture does not support objects placed outside the page border.                                                                             | To import such designs, move the objects within the page border and import.                 |
| Cell that looks like a bus tap symbol but has no BN property | System Capture needs the BN property on tap symbols.                                                                                                | Add connections with a different tap body if there was connectivity in DE-                  |
|                                                              | Notes are added to the imported design at the                                                                                                       | HDL                                                                                         |
|                                                              | locations of the tap symbols.                                                                                                                       | If it was used just for visual effect and did not affect connectivity, no action is needed. |
| Bustaps with invalid BN properties                           | Taps without proper connection or taps with invalid range are deleted.                                                                              | Check the reported instances before continuing the design tasks                             |
| Table of Contents symbols                                    | Page is brought in but without entries.                                                                                                             | Contact Cadence for a Tcl script.                                                           |
| Source design has out of sync parts with reference library   | Library state of parts is different from design                                                                                                     | Run Part Manager                                                                            |

Table 1-2 Modified design elements

| Problem Area                                                                             | Reason/What Will Happen                                                                                         | <b>Corrective Action</b>            |
|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Part definition (chips) is out of sync with the destination design / reference libraries | Chips view has different information as compared to design                                                      | Run Part Manger                     |
| Pins of parts do not match the part in the reference library                             | Library state of part does not match design                                                                     | Run Part Manager                    |
| Rotated page border                                                                      | Not supported in System Capture. Rotation will be lost.                                                         | Correct the page border symbol      |
| Symbols with custom text                                                                 | Except on page border, all custom text is lost System Capture evaluates only custom text on page border.        | Add Notes in System<br>Capture      |
| Missing Part Table Files                                                                 | Key and injected properties<br>are no longer valid. All<br>properties are treated as<br>user-defined properties | Add PTFs to the site before import. |

Table 1-2 Modified design elements

| Problem Area                                                 | Reason/What Will Happen                                                                                                                                                                                  | <b>Corrective Action</b>                                                                                                                               |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Concept Font is set                                          | Leads to font and text differences. DE-HDL works only with Concept font, whereas System Capture has True Fonts support.  The default font for System Capture is Arial in Windows and Helvetica in Linux. | To use different fonts for imported designs, set the font name in the cpm directive  IMPORT_FONT_NAME in the CANVAS section.                           |
|                                                              |                                                                                                                                                                                                          | Preferably, in the site.cpm.                                                                                                                           |
|                                                              |                                                                                                                                                                                                          | When you set IMPORT_FONT_NAME, all fonts get converted to the specified font.                                                                          |
|                                                              |                                                                                                                                                                                                          | For example:                                                                                                                                           |
|                                                              |                                                                                                                                                                                                          | If Arial is set as the font in DE-HDL, and IMPORT_FONT_NAME is set as Courier, then on importing all instances of Arial font get converted to Courier. |
| Custom variables that are not defined in destination design  | System Capture handles only those variables that are on the page border                                                                                                                                  | Add to System Capture design then these variables will be populated.                                                                                   |
| Voltage value for nets is different in source vs destination | Import cannot overwrite existing values in the destination design so the voltage value there remains unchanged.                                                                                          | Change the voltage value, if needed                                                                                                                    |

Table 1-2 Modified design elements

| Reason/What Will Happen                                                                                                                                                        | <b>Corrective Action</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unnamed nets are not supported in System Capture and such nets get assigned system-generated names and are reported. There is no impact on the netlist.                        | No action needed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <b>Note:</b> In case copies of these unnamed net are made, their name will not be changed.                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| In DE-HDL, the names of unnamed nets and system nets start with UN\$, which gets replaced with the PNNs used in the netlist when brought into System Capture, such as unanmed_ | No action needed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| The wires without the SIG_NAME property in DE_HDL are actually graphical lines.                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| System Capture cannot process the value set in DE-HDL as voltage. Nets will be brought in with voltage property.                                                               | Correct in <i>Properties</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| In System Capture, nets connected to power or ground symbols, must have voltage values.                                                                                        | Correct in <i>Properties</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Constraints and diff pairs are not imported                                                                                                                                    | Add the diff pairs again                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Not supported in System<br>Capture                                                                                                                                             | Add the constraints again                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                | Unnamed nets are not supported in System Capture and such nets get assigned system-generated names and are reported. There is no impact on the netlist.  Note: In case copies of these unnamed net are made, their name will not be changed.  In DE-HDL, the names of unnamed nets and system nets start with UN\$, which gets replaced with the PNNs used in the netlist when brought into System Capture, such as unanmed_  The wires without the SIG_NAME property in DE_HDL are actually graphical lines.  System Capture cannot process the value set in DE-HDL as voltage. Nets will be brought in with voltage property.  In System Capture, nets connected to power or ground symbols, must have voltage values.  Constraints and diff pairs are not imported  Not supported in System |

Table 1-2 Modified design elements

| Problem Area                                                           | Reason/What Will Happen                                                                                               | Corrective Action                                                                                                                                                                  |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| User-defined properties that are present as injected properties in PTF | Part Manager does not compare user-defined property values with the library properties.                               | To convert user-defined properties to injected properties, if they exist in the Part table, set the RESET_INSTANCE_INJECT_PROP directive to 'ON' in the CANVAS section of the CPM. |
| Design has 'POWER_GROUP' property assigned                             | ■ If the POWER_GROUP property is assigned property, it is brought into System Capture                                 | Add connectivity to the pins after import.                                                                                                                                         |
|                                                                        | If the POWER_GROUP<br>is changed in DE-HDL, it<br>will be brought into<br>System Capture.                             |                                                                                                                                                                                    |
|                                                                        | <ul> <li>Group changes on<br/>instance, will not be<br/>brought in</li> </ul>                                         |                                                                                                                                                                                    |
|                                                                        | <ul> <li>Group assignment<br/>changes from chips.prt<br/>on instance, will be<br/>brought in.</li> </ul>              |                                                                                                                                                                                    |
| Components have different POWER_GROUP values                           | Will not be imported. The POWER_GROUP values are imported only for components that have the same POWER_GROUP values.  | Check the reported instances before continuing the design tasks                                                                                                                    |
| POWER_PINS property                                                    | Gets translated into the power assignment if the schematics power pins matches the power pins in the part definition. | None                                                                                                                                                                               |
|                                                                        | If pins are regrouped, this property is not translated.                                                               |                                                                                                                                                                                    |
|                                                                        |                                                                                                                       |                                                                                                                                                                                    |

Importing Design Entry HDL Designs

Table 1-2 Modified design elements

| Problem Area                 | Reason/What Will Happen                                                                                                                        | <b>Corrective Action</b>                                                                                                      |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| NC_PINS property             | Will not be imported because it is a reserved property in System Capture.                                                                      | Check the reported instances and add connections as needed.                                                                   |
| BODY_TYPE = COMMENT property | Refdes of component changes/property does not transfer to the component in System Capture.                                                     | Either delete the chips folder for the part in project library or add the property PACK_IGNORE with value TRUE on the symbol. |
|                              | A part with one or more pins with chips view is not recognized as a comment body part System Capture but is recognized as a connectivity part. |                                                                                                                               |

The following table lists the design elements that are not completely and exactly replicated in System Capture.

Table 1-3 Design Elements with Loss

| Problem                                 | Reason/What Happens                                                      | Corrective action |
|-----------------------------------------|--------------------------------------------------------------------------|-------------------|
| Nets with the following in their names: | Signal name will be different in System Capture.                         | No action needed  |
|                                         | For example:                                                             |                   |
|                                         | In DE-HDL, if a signal name is TEST\I, in System Capture it becomes TEST |                   |

Importing Design Entry HDL Designs

**Table 1-3 Design Elements with Loss** 

| Problem                     | Reason/What Happens                                                                                                                                                                                              | Corrective action                                                                               |  |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|
| ■ \R (case-<br>insensitive) | All bits of a vector pin can be connected to a scalar net by using replication (\R)                                                                                                                              | Use Alias body.                                                                                 |  |
|                             | For example:                                                                                                                                                                                                     |                                                                                                 |  |
|                             | All 4 bits of PinA<30> have to be connected to net <i>TEST</i> . Then add a signal TEST \R 4 in DE-HDL. All bits of pin get connected to <i>TEST</i> . But in System Capture such connectivity is not supported. |                                                                                                 |  |
| ■ \I (case-<br>insensitive) | Nets will no longer be<br>Interface nets. They will be<br>Local nets only.                                                                                                                                       | Apply a port to change to interface net. Based on port type of pin, choose an appropriate port. |  |
| ■ \G (case-<br>insensitive) | Will remain global net                                                                                                                                                                                           | It is recommended that you attach power symbols to such                                         |  |
| <b>■</b> !                  | Will remain global net                                                                                                                                                                                           | nets to avoid any problems.                                                                     |  |
| <b>-</b> /                  | Will remain global net                                                                                                                                                                                           |                                                                                                 |  |
| ■ \Base in name             | Will remain the winning net name but the \base from its name will be dropped                                                                                                                                     |                                                                                                 |  |

Note: All these names with special characters do not go to the netlist in DE-HDL.

| Navigation Links /CRefer | System Capture uses a   | Add manually. There must be a |
|--------------------------|-------------------------|-------------------------------|
|                          | different mechanism for | CREFER.dat entry in the       |
|                          | navigation links.       | CANVAS section of the CPM.    |

**Table 1-3 Design Elements with Loss** 

| Problem                                                    | Reason/What Happens                                                                                                        | Corrective action                                       |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|
| Block with both full symbol and hierarchical-              | System Capture supports only one type of symbol view. Here is how it computes which view to import:                        |                                                         |  |
| split symbol views                                         | Both views are available                                                                                                   | Hierarchical-split symbol view is imported              |  |
|                                                            | Both views are available but only the <i>full</i> symbol is instantiated                                                   | Full symbol view is imported                            |  |
|                                                            | Both views are available but only the <i>hierarchical</i> symbol is instantiated                                           | Hierarchical-split symbol view is imported              |  |
| Vector pin/port connected to vector net of different width | Connecting vector pins with a net having different width is not supported in System Capture and this connection is broken. | Correct the net width to re-<br>establish connectivity. |  |
|                                                            | Notes are added to the imported design at the locations where the connections have been removed.                           |                                                         |  |
| Power symbols are shorted                                  | Shorting two power symbols is not supported in System Capture.                                                             | Add an alias body to reestablish connectivity.          |  |
|                                                            | Notes are added to the imported design at the locations where the connections have been removed.                           |                                                         |  |
| Comma separated net names                                  | System Capture does not support comma separated net names, such as: GND, GND1, GND2, 1V8_TX<1>.                            | Add the required connectivity                           |  |
|                                                            | Any segment or net with such a name is ignored                                                                             |                                                         |  |

Importing Design Entry HDL Designs

**Table 1-3 Design Elements with Loss** 

| Problem                                                              | Reason/What Happens                                                                              | Corrective action                                           |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Scalar pin (Ground/VCC) is connected to a bus                        | Scalar signal cannot be connected to bus or vector pin                                           | Replace the note with 'syn1ton' body.                       |
|                                                                      | Notes are added to the imported design at the locations where the connections have been removed. |                                                             |
| Properties not annotated in the design but read from part table file | Not brought in. Errors might be reported in Constraint Manager.                                  | Annotate the property in DE-<br>HDL before import           |
| Same cell found in multiple libraries                                | This is not allowed in System Capture. Cells from one library would be skipped during import.    | Correct the design to match the netlist with DE-HDL design. |
|                                                                      | A warning message would be given and a warning note would be added at the instance location.     |                                                             |

#### **Imported with Changes**

The following table lists the situations where you need to review the changes made and make corrections.

Table 1-4 Review the changes made

| Element                                                                            | Reason/What Happens                         | <b>Corrective Action</b>                                         |
|------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------|
| Different blocks with identical names exist in both source and destination designs | Different blocks cannot have the same name. | Review the messages from the Import process and choose as needed |

Table 1-4 Review the changes made

| Element                                 | Reason/What Happens                                                                                                      | Corrective Action                                             |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| NC net is connected to an alias body    | Not supported in System Capture.                                                                                         | No impact on connectivity                                     |
|                                         | Notes are added to the imported design at the locations of the NC nets.                                                  |                                                               |
| Power symbol connected to interface net | Connecting interface net to a port and a global power symbol is not supported in System Capture.                         | Check the connectivity to ensure design intent is maintained. |
|                                         | The power symbol is removed without any loss of connectivity and the net is now an interface net.                        |                                                               |
|                                         | Notes are added to the imported design at the locations where the connections have been removed.                         |                                                               |
| Port symbol connected to global net     | Connection between global net to a port and a power symbol is not supported in System Capture.                           | Check the connectivity to ensure design intent is maintained. |
|                                         | The port symbol connected to this net has been removed without any loss of connectivity and the net is now a global net. |                                                               |
|                                         | Notes are added to the imported design at the locations where the connections have been removed.                         |                                                               |

Table 1-4 Review the changes made

| Element                                             | Reason/What Happens                                                                                                                                                                                                                                                                                                                | Corrective Action                                             |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| NC net connected to alias/<br>synonym symbol        | Connection between NC net<br>and an alias body is not<br>supported in System Capture,<br>and has been deleted. This<br>has no effect on the<br>connectivity.                                                                                                                                                                       | Check the connectivity to ensure design intent is maintained. |
|                                                     | Notes are added to the imported design at the locations where the connections have been removed.                                                                                                                                                                                                                                   |                                                               |
| NetGroups with same names as in destination         | In case the parent is same and<br>the members are same, there<br>is no change.                                                                                                                                                                                                                                                     | Review the changes                                            |
|                                                     | In case the parent is different, names in the destination get changed                                                                                                                                                                                                                                                              |                                                               |
| Font size of Note/Net Name/<br>Properties increases | In DE-HDL designs, a note is preceded with spaces. The note text is in the Concept font which has a fixed character size, whereas System Capture supports true type fonts, which has varying font size according to the letter. Due to this the space size reduces in System Capture. This makes the note seem incorrectly placed. | Review the changes                                            |

Table 1-4 Review the changes made

| Element                                        | Reason/What Happens                                                                                                                                                                                                                                                                   | <b>Corrective Action</b> |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| Rotated notes                                  | Position and orientation might appear shifted because in System Capture, the notes are rotated around their center.                                                                                                                                                                   | Review the changes       |
|                                                | In DE-HDL a rotated note is<br>not processed much and can<br>reach an unreadable state. In<br>System Capture, rotated<br>objects are processed again to<br>ensure readability.                                                                                                        |                          |
| Connection dots shown even for graphical lines | In DE-HDL, graphical lines and wires are same objects, so the graphical lines cross-section has junction dots same as wires. But in System Capture, graphical lines and wires are different objects and graphical lines cross-section does not have junctions dots.                   | Review the changes       |
| Page title font color and font changes         | Unlike DE-HDL, System<br>Capture does not allow editing<br>the reserved custom text<br>entries, such as page titles.                                                                                                                                                                  | Review the changes       |
| Page titles in different colors                | PAGE_TITLE is blue in System Capture                                                                                                                                                                                                                                                  | Review the changes       |
|                                                | In DE HDL, most of the sheets have the instance color applied to the custom text and very few have the color from the symbol. In System Capture, the symbol color gets applied to all the custom text. This is a change from DE-HDL, that applies the instance color to custom texts. |                          |

Table 1-4 Review the changes made

| Element                                            | Reason/What Happens                                                                                                                                                                                                                                                        | <b>Corrective Action</b>                                                                |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| NetGroups with different formatting on segments    | Different styles can be applied to different unconnected segments in the source design, but System Capture does not support this. At times, the wires may appear thick or thin. One style is applied to all segments of the NetGroup.                                      | Review the changes                                                                      |
| Color on junction dot is different from wire       | This is not supported in<br>System Capture. The junction<br>dot color will always be the<br>same as the wire color.                                                                                                                                                        | No change needed                                                                        |
| Signal names placement changes                     | Due to font translations, the appearance changes.                                                                                                                                                                                                                          | Check the IMPORT_FONT_NAME set. You can adjust the fonts but the problem might persist. |
| Visible annotated constraints on the DE-HDL canvas | Constraints cannot be added as properties in System Capture so these cannot be shown as attributes and their annotation will also be lost.                                                                                                                                 | No change needed                                                                        |
| Color changes                                      | DE-HDL works on 16-bit color<br>and System Capture supports<br>the full RGB range. There may<br>be a slight difference in<br>appearance of colors. Many<br>colors are controlled by the<br>System Capture theme, which<br>offers a ricer display as<br>compared to DE-HDL. | Review the changes                                                                      |

Importing Design Entry HDL Designs

Table 1-4 Review the changes made

| Element                                          | Reason/What Happens                                                                                                                                                                                                                               | Corrective Action                                                                                                                               |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Zooming display                                  | DE-HDL works on custom different zoom levels and System Capture follows the newer, industry-standard zoom behavior. If you do the same zoom in or out, the display is different in both.                                                          | Not applicable                                                                                                                                  |
| Lines and circle shapes                          | If a connectivity object and a graphical object are placed in the same area, the connectivity objects gets placed on top of the graphical shapes.                                                                                                 | To select shapes, send the component back.                                                                                                      |
| BN property with bit range with angular brackets | Values with angular brackets are not supported in System Capture for BN property, that is BN property format '<07>' is invalid and will get changed to '07'.                                                                                      |                                                                                                                                                 |
| Changed pin number colors or visibility          | Pin numbers that are not annotated on canvas do not have any colors applied. DE-HDL by default shows this in red. As these are not annotated we are getting the orange as the default property color for the pins and the same is being assigned. | To ensure the properties are annotated, export the design with the Back Annotate option checked.                                                |
|                                                  |                                                                                                                                                                                                                                                   | Once exported, import<br>the design again in the<br>System Capture. Now<br>the pin numbers will be<br>are visible in the System<br>Capture too. |

After, going through all the reported messages and changes, you can continue working on the design just as any other design authored in System Capture.

A

# **Color Mapping for System Capture**

Design Entry HDL (DE-HDL) supports 16 colors whereas System Capture supports a much larger number of colors. When a DE-HDL design is imported, these 16 colors are mapped to their nearest matching colors in System Capture. At times, the colors might not be exactly what you require. Additionally, you can benefit from the large number of color choices available in System Capture. This section describes how to:

- Set up the default colors in the CDS\_SITE.
- Map colors when the canvas background is changed between dark, black, and white.
- Change the colors for imported designs
- Use a different color than the used in the DE-HDL schematics

You can set the color mapping for each session by running this Tcl command or create a color mapping Tcl file and run it once every session. Or, if running System Capture using a script, source the Tcl file in the script itself.

# /Important

Color mapping changes are applicable for DE-HDL schematic, that is design, block, or sheet, imported, in that session. There is no impact on native System Capture colors.

Color Mapping for System Capture

# Sample Colormap File

The colormap file maps the colors that System Capture uses when importing designs from other authoring tools and when the canvas theme is changed between dark, black, and white.

To set the default colors and fonts, create a text file called colormap.txt and place it at:

<site>/cdssetup/canvas/resources folder

Here is a sample file that you can use as a starting point:

```
//Give the colors to replace in the section defined for the background color.
//syntax
// Define grid color for each background color
//<background color>
//{
//GRID COLOR:<qrid color>
// <original color > : <replacement color>
// <original color > : <replacement color>
// <original color > : <replacement color>
//}
//SCHEMATIC GRID COLOR:<grid color>
// Light : <replacement color> Light
// Mid : <replacement color> Mid
// Dark : <replacement color> Dark
//RED {255 0 0}
//GREEN {0 255 0} #00ff00 #ff00ff
//BLUE {0 0 255}
//ORANGE {255 165 0}
//YELLOW {255 255 0} #ffff00 #0000ff
//}
white
GRID COLOR: #CCEDFF
```

Color Mapping for System Capture

```
Light: #B3B3B3
Mid:#999999
Dark:#808080
white:black
#ffff00:#0000ff
#00ff00:#ff00ff
#222830
{
GRID COLOR: #3a5264
Light: #1E2830
Mid:#1B2026
Dark:#14171C
#222830:white
black:white
#ff00ff:#00ff00
#0000ff:#ffff00
#000000
{
GRID COLOR:#3a5264
Light: #1E2830
Mid:#1B2026
Dark: #14171C
#222830:white
black:white
#ff00ff:#00ff00
#0000ff:#ffff00
```

# **Customizing the Color Mapping**

You can change the color mapping per session or using a Tcl file.

#### **Changing Colors For Current Session**

Follow these steps to specify the changed color for incoming DE-HDL designs.

1. In the command window, set the color mapping using the following Tcl command:

```
setDEHDLImportColorMapping color_name {R G B}
For example,
setDEHDLImportColorMapping green {0 0 255}
setDEHDLImportColorMapping yellow {255 0 0}
```

This changes green to blue and yellow to red, respectively.

2. Import a DE-HDL design

The colors will be changed as per the new mapping.

Refer to the Allegro System Capture Tcl Commands Reference Guide for details of these and all the other Tcl commands:

- getDEHDLColorNames
- getDEHDLImportColorMapping color\_name

#### **Creating a Mapping Tcl File**

When a DE-HDL design is being imported to System Capture, the tool chooses colors that closely resemble the colors in DE-HDL. To select the colors used during import, use the following commands:

■ getDEHDLColorNames

Provides a list of colors supported by DE-HDL.

■ setDEHDLImportColorMapping

Maps a DE-HDL color to an equivalent System Capture color.

Color Mapping for System Capture

To store these settings, create a Tcl file, such as <code>importColorMapping.tcl</code>, with all the color preferences and place it in:

<site>/cdssetup/canvas/resources/syscap folder

This mapping applies to importing a new design, sheet, and block.