## C. Evaluating our x295 instruction set using Memory Traffic criteria

Table 2

| x295 program  (1 assembly instruction/ machine code instruction per row)                           | Fetch  (number of word size memory accesses) + Provide an explanation explaining the count | Decode/Execute  (number of word size memory accesses) + Provide an explanation explaining the count |
|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Assembly instruction:                                                                              | Count: 1 + 1 + 1                                                                           | <b>Count:</b> 1 + 1 + 1                                                                             |
| ADD x, y, tmp1  Machine code instruction:                                                          | <b>Explanation:</b> microprocessor fetches word 1, 2, and 3 of each x, y, and tmp1         | <b>Explanation:</b> value is read from memory and stored in memory for each x, y, tmp1              |
| 0001 <dest 12="" bits=""> 0000 <src1 12="" bits=""> 0000 <src2 12="" bits=""></src2></src1></dest> |                                                                                            |                                                                                                     |
| Assembly instruction:                                                                              | Count: 1 + 1 + 1                                                                           | <b>Count:</b> 1 + 1 + 1                                                                             |
| SUB x, y, tmp2                                                                                     | <b>Explanation:</b> microprocessor fetches word 1, 2, and 3 of each x, y, and tmp2         | <b>Explanation:</b> value is read from memory and stored in memory for each x, y, tmp1              |
| Machine code instruction:                                                                          |                                                                                            |                                                                                                     |
| 0010 <dest 12="" bits=""> 0000 <src1 12="" bits=""> 0000 <src2 12="" bits=""></src2></src1></dest> |                                                                                            |                                                                                                     |
| Assembly instruction:                                                                              | Count: 1 + 1 + 1                                                                           | Count: 1 + 1 + 1                                                                                    |
| MUL tmp1, tmp2, z  Machine code instruction:                                                       | <b>Explanation:</b> microprocessor fetches word 1, 2, and 3 of each tmp1, tmp2, and z      | <b>Explanation:</b> value is read from memory and stored in memory for each x, y, tmp1              |

| 0011 <dest 12="" bits=""> 0000 <src1 12="" bits=""> 0000 <src2 12="" bits=""></src2></src1></dest> |          |          |
|----------------------------------------------------------------------------------------------------|----------|----------|
| Grand Total: 18                                                                                    | Total: 9 | Total: 9 |

Once completed, submit it on Crowdmark as your answer to Question 1.