

#### **COALAB**

## **ASSIGNMENT-4**

21/08/2023

## **TEAM MEMBERS**

- SHLOK KR. SHAW(21CS02008)
- JATIN YADAV(21CS02007)
- ANIKET ROY(21CS01061)
- AJINKYA DESHMUKH(21CS01029)
- GIRISH JAIN(21CS01016)

Inputs: **1000 100 20** 

## **RUNTIMES**

| Scheduler    | GTO (Greedy<br>then Oldest) | LRR (Loose<br>Round Robin) | Two Level<br>Active |  |
|--------------|-----------------------------|----------------------------|---------------------|--|
| GTX480       | 7 secs                      | 7 secs                     | 7 secs              |  |
| KEPLER_TITAN | 8 secs                      | 8 secs                     | 8 secs              |  |
| TITANX       | 13 secs                     | 13 secs                    | 12 secs             |  |
| QV100        | 29 secs                     | 30 secs                    | 30 secs             |  |
| TITANV       | 19 secs                     | 20 secs                    | 20 secs             |  |
| RTX2060      | 14 secs                     | 14 secs                    | 14 secs             |  |

**CONCLUSION:** Out of these, GTX480 config is the fastest and QV100, the slowest.

All the schedulers seem to perform almost equally.

# IPC VS GPU CONFIG PLOTS WITH DIFFERENT WARP SCHEDULERS



**CONCLUSION:** KELPER\_TITAN with GTO scheduler seems to provide the maximum IPC.

## L2\_TOTAL\_CACHE\_ MISS\_RATE

GTO (Greedy then Oldest)
LRR (Loose Round Robin)
Two Level Active



## L1D\_TOTAL\_CACHE\_MISS\_RATE



**CONCLUSION:** GTO scheduler has the highest cache hit rate, hence the lowest cache miss rate because it doesn't re-schedule a warp till its finished due to which data corresponding to the warp remains in the cache leading to higher hit-rates.

## CATEGORIZATION OF GPU CONFIGS WRT L1D AND L2 CACHE HIT RATES

#### For L1D Cache:

With respect to L1D cache hit rates, the KELPER\_TITAN and TITANX configs had the best performance with a hit-rate of 1, followed by GTX480 with a hit-rate of 0.432.

#### For L2 Cache:

With respect to L2 cache hit rates, the KELPER\_TITAN config had the best performance with a hit-rate of 0.9882, followed by GTX480 with a hit-rate of 0.9857.

One more curious observation was made for TITANX, QV100, TITANV, RTX2060 configs with the two-level-active scheduler. The miss-rate for these are notably higher as compared to other schedulers

## HIT RATES VS L1D CACHE SIZE

|              | L1                    | D      | L2     |        |  |
|--------------|-----------------------|--------|--------|--------|--|
|              | 32 KB                 | 8 MB   | 32 KB  | 8 MB   |  |
| GTX480       | 0.1689                | 0.7852 | 0.8567 | 0.5047 |  |
| KEPLER_TITAN | R_TITAN 1             |        | 0.9882 | 0.9882 |  |
| TITANX       | 1                     | 1      | 0.9897 | 0.9897 |  |
| QV100        | 0.5204                | 0.5204 | 1      | 1      |  |
| TITANV       | 0.5182                | 0.5182 | 0.9785 | 0.9785 |  |
| RTX2060      | <b>RTX2060</b> 0.4265 |        | 1      | 1      |  |

#### Conclusion:

Increasing the L1D cache size generally improves the L1D cache hit rate, leading to better performance by reducing cache misses. The impact on L2 cache hit rates varies among different GPU architectures, with some GPUs maintaining high L2 cache hit rates even with larger L1D caches.

## **POWER ANALYSIS**

| Configuration    | Warp<br>Schedule<br>r | Execution<br>Units Avg<br>Power | DRAM Avg<br>Power | Register<br>Files Avg<br>Power | Total Avg<br>Power | %<br>Execution  | % DRAM             | % Register<br>Files |
|------------------|-----------------------|---------------------------------|-------------------|--------------------------------|--------------------|-----------------|--------------------|---------------------|
| SM2_GTX480       | gto                   | 23.84169181                     | 0.00173819        | 14.28387                       | 38.1273            | 62.53181266     | 0.004558911<br>856 | 22.8425650<br>7     |
|                  | lrr                   | 23.9566613<br>4                 | 0.00166866        | 13.80647                       | 37.7648            | 63.4364840<br>8 | 0.00441855<br>9081 | 21.76424214         |
|                  | two_level             | 23.75106181                     | 0.00173819        | 14.1196                        | 37.8724            | 62.71337916     | 0.00458959<br>5589 | 22.5144940<br>2     |
| SM3_KEPLER_T     | gto                   | 26.5822                         | 0                 | 11.2415                        | 37.8237            | 70.27921647     | 0                  | 15.9954828<br>2     |
|                  | lrr                   | 17.27633                        | 0                 | 20.45497                       | 37.7313            | 45.7877942<br>2 | 0                  | 44.6734120<br>9     |
|                  | two_level             | 17.29839                        | 0                 | 20.44701                       | 37.7454            | 45.82913415     | 0                  | 44.61574582         |
|                  | gto                   | 36.88296                        | 0                 | 20.49314                       | 57.3761            | 64.28279371     | 0                  | 31.87966611         |
| SM6_TITANX       | lrr                   | 45.51155                        | 0                 | 11.70325                       | 57.2148            | 79.5450652<br>6 | 0                  | 14.71272914         |
|                  | two_level             | 45.58968                        | 0                 | 11.67702                       | 57.2667            | 79.6094065<br>1 | 0                  | 14.66788978         |
| SM7_QV100        | gto                   | 127.48635                       | 0                 | 11.82165                       | 139.308            | 91.5140193      | 0                  | 12.91785684         |
|                  | Irr                   | 128.06606                       | 0                 | 11.18494                       | 139.251            | 91.96778479     | 0                  | 12.16180212         |
|                  | two_level             | 128.10281                       | 0                 | 11.09719                       | 139.2              | 92.0278807<br>5 | 0                  | 12.0585086<br>9     |
| SM7_TITANV       | gto                   | 123.73838                       | 0                 | 15.97062                       | 139.709            | 88.5686534<br>2 | 0                  | 18.03191014         |
|                  | Irr                   | 123.69409                       | 0                 | 15.96291                       | 139.657            | 88.56991773     | 0                  | 18.02294776         |
|                  | two_level             | 123.31502                       | 0                 | 16.33798                       | 139.653            | 88.30101752     | 0                  | 18.5025953<br>9     |
| SM75_RTX206<br>0 | gto                   | 48.75084                        | 0                 | 11.24356                       | 59.9944            | 81.25898417     | 0                  | 13.83669771         |
|                  | Irr                   | 48.75395                        | 0                 | 11.16325                       | 59.9172            | 81.36887238     | 0                  | 13.71931265         |
|                  | two_level             | 48.8833                         | 0                 | 11.0211                        | 59.9044            | 81.60218615     | 0                  | 13.50588816         |

### CONTINUED...



**CONCLUSION:** There seems to be a negative correlation between L1D cache hit rates and power consumption. This might be because of higher number of accesses from the L1D cache which consumes less power as compared to higher level caches since its located closer to the processing units.

## THANK YOU!

