### **ELL201**

# Experiment 6,7 Lab Reports

Name: Raunak Jain

**Entry Number: 2019MT10719** 

## Experiment 6

# 1. Synchronous 4-bit Gray-Code Counter:

Made counter :

 $0 \rightarrow 4 \rightarrow 5 \rightarrow 1 \rightarrow 3 \rightarrow 7 \rightarrow 6 \rightarrow 2 \rightarrow 10 \rightarrow 11 \rightarrow 9 \rightarrow 13 \rightarrow 15 \rightarrow 14 \rightarrow 12 \rightarrow 8 \rightarrow 0$ .



State Diagram

#### **State Table:**

| A <sub>n</sub> | $\mathbf{B}_{\mathbf{n}}$ | C <sub>n</sub> | D <sub>n</sub> | $A_{n+1}$ | $\mathbf{B}_{n+1}$ | $C_{n+1}$ | $D_{n+1}$ |
|----------------|---------------------------|----------------|----------------|-----------|--------------------|-----------|-----------|
| 0              | 0                         | 0              | 0              | 0         | 1                  | 0         | 0         |
| 0              | 0                         | 0              | 1              | 0         | 0                  | 1         | 1         |
| 0              | 0                         | 1              | 0              | 1         | 0                  | 1         | 0         |
| 0              | 0                         | 1              | 1              | 0         | 1                  | 1         | 1         |
| 0              | 1                         | 0              | 0              | 0         | 1                  | 0         | 1         |
| 0              | 1                         | 0              | 1              | 0         | 0                  | 0         | 1         |
| 0              | 1                         | 1              | 0              | 0         | 0                  | 1         | 0         |
| 0              | 1                         | 1              | 1              | 0         | 1                  | 1         | 0         |
| 1              | 0                         | 0              | 0              | 0         | 0                  | 0         | 0         |
| 1              | 0                         | 0              | 1              | 1         | 1                  | 0         | 1         |
| 1              | 0                         | 1              | 0              | 1         | 0                  | 1         | 1         |
| 1              | 0                         | 1              | 1              | 1         | 0                  | 0         | 1         |
| 1              | 1                         | 0              | 0              | 1         | 0                  | 0         | 0         |
| 1              | 1                         | 0              | 1              | 1         | 1                  | 1         | 1         |
| 1              | 1                         | 1              | 0              | 1         | 1                  | 0         | 0         |
| 1              | 1                         | 1              | 1              | 1         | 1                  | 1         | 0         |

• Since, it is a 4-bit counter, so we require **4 SR Flip-Flops**.

#### • Values assigned to the inputs of Flip-Flops:

| A | В | С | D | S <sub>A</sub> | R <sub>A</sub> | S <sub>B</sub> | $\mathbf{R}_{\mathrm{B}}$ | S <sub>c</sub> | $R_{c}$ | S <sub>D</sub> | $\mathbf{R}_{\mathrm{D}}$ |
|---|---|---|---|----------------|----------------|----------------|---------------------------|----------------|---------|----------------|---------------------------|
| 0 | 0 | 0 | 0 | 0              | X              | 1              | 0                         | 0              | X       | 0              | X                         |
| 0 | 0 | 0 | 1 | 0              | X              | 0              | X                         | 1              | 0       | X              | 0                         |
| 0 | 0 | 1 | 0 | 1              | 0              | 0              | X                         | X              | 0       | 0              | X                         |
| 0 | 0 | 1 | 1 | 0              | X              | 1              | 0                         | X              | 0       | X              | 0                         |
| 0 | 1 | 0 | 0 | 0              | X              | X              | 0                         | 0              | X       | 1              | 0                         |
| 0 | 1 | 0 | 1 | 0              | X              | 0              | 1                         | 0              | X       | X              | 0                         |
| 0 | 1 | 1 | 0 | 0              | X              | 0              | 1                         | X              | 0       | 0              | X                         |
| 0 | 1 | 1 | 1 | 0              | X              | X              | 0                         | X              | 0       | 0              | 1                         |
| 1 | 0 | 0 | 0 | 0              | 1              | 0              | X                         | 0              | X       | 0              | X                         |
| 1 | 0 | 0 | 1 | X              | 0              | 1              | 0                         | 0              | X       | X              | 0                         |
| 1 | 0 | 1 | 0 | X              | 0              | 0              | X                         | X              | 0       | 1              | 0                         |
| 1 | 0 | 1 | 1 | X              | 0              | 0              | X                         | 0              | 1       | X              | 0                         |
| 1 | 1 | 0 | 0 | X              | 0              | 0              | 1                         | 0              | X       | 0              | X                         |
| 1 | 1 | 0 | 1 | X              | 0              | X              | 0                         | 1              | 0       | X              | 0                         |
| 1 | 1 | 1 | 0 | X              | 0              | X              | 0                         | 0              | 1       | 0              | X                         |
| 1 | 1 | 1 | 1 | X              | 0              | X              | 0                         | X              | 0       | 0              | 1                         |

- ❖ S<sub>A</sub> and R<sub>A</sub> are inputs of Flip-Flop A (Outputs: A and A')
- ❖ S<sub>B</sub> and R<sub>B</sub> are inputs of Flip-Flop B (Outputs: B and B')
- ❖ S<sub>C</sub> and R<sub>C</sub> are inputs of Flip-Flop C (Outputs: C and C')
- $\ \, \mbox{$\ \, $$}\ \, S_D$  and  $R_D$  are inputs of Flip-Flop D (Outputs: D and D')

#### • Karnaugh Maps:

| CD | 00 | 01 | 11 | 10     |  |  |  |  |
|----|----|----|----|--------|--|--|--|--|
| AB |    |    |    |        |  |  |  |  |
| 00 | 0  | 0  | 0  | $\Box$ |  |  |  |  |
| 01 | 0  | 0  | 0  | 0      |  |  |  |  |
| 11 | X  | X  | X  | X      |  |  |  |  |
| 10 | 0  | X  | X  | X      |  |  |  |  |
| S  |    |    |    |        |  |  |  |  |

| CD | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| AB |    |    |    |    |
| 00 | X  | X  | X  | 0  |
| 01 | X  | X  | X  | X  |
| 11 | 0  | 0  | 0  | 0  |
| 10 | 1  | 0  | 0  | 0  |
|    |    | R. |    |    |

| CD             | 00 | 01 | 11 | 10 |  |  |  |
|----------------|----|----|----|----|--|--|--|
| AB             |    |    |    |    |  |  |  |
| 00             |    | 0  | 1  | 0  |  |  |  |
| 01             | X  | 0  | X  | 0  |  |  |  |
| 11             | 0  | X  | X  | X  |  |  |  |
| 10             | 0  | 1  | 0  | 0  |  |  |  |
| S <sub>B</sub> |    |    |    |    |  |  |  |

| CD          | 00 | 01 | 11 | 10 |  |  |  |
|-------------|----|----|----|----|--|--|--|
| AB          |    |    |    |    |  |  |  |
| 00          | 0  | X  | 0  | X  |  |  |  |
| 01          | 0  | 1  | 0  | 1  |  |  |  |
| 11          | 1  | 0  | 0  | 0  |  |  |  |
| 10          | X  | 0  | X  | X  |  |  |  |
| $R_{\rm R}$ |    |    |    |    |  |  |  |

| CD             | 00 | 01 | 11 | 10 |  |  |  |
|----------------|----|----|----|----|--|--|--|
| AB             |    |    |    |    |  |  |  |
| 00             | 0  | 1  | X  | X  |  |  |  |
| 01             | 0  | 0  | X  | X  |  |  |  |
| 11             | 0  | 1  | X  | 0  |  |  |  |
| 10             | 0  | 0  | 0  | X  |  |  |  |
| S <sub>c</sub> |    |    |    |    |  |  |  |

| CD | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| AB |    |    |    |    |
| 00 | X  | 0  | 0  | 0  |
| 01 | X  | X  | 0  | 0  |
| 11 | X  | 0  | 0  | [] |
| 10 | X  | X  | 1  | 0  |
|    |    | D  |    | •  |

| CD             | 00 | 01 | 11 | 10 |  |  |  |  |
|----------------|----|----|----|----|--|--|--|--|
| AB             |    |    |    |    |  |  |  |  |
| 00             | 0  | X  | X  | 0  |  |  |  |  |
| 01             | 1  | X  | 0  | 0  |  |  |  |  |
| 11             | 0  | X  | 0  | 0  |  |  |  |  |
| 10             | 0  | X  | X  | 1  |  |  |  |  |
| S <sub>D</sub> |    |    |    |    |  |  |  |  |

| CD | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| AB |    |    |    |    |
| 00 | X  | 0  | 0  | X  |
| 01 | 0  | 0  | 1  | X  |
| 11 | X  | 0  | 1  | X  |
| 10 | X  | 0  | 0  | 0  |

 $\mathbf{R}_{\mathbf{D}}$ 

#### • Minimized Expressions for inputs are:

❖ For SR Flip-Flop which gives A,A' as outputs:

$$S_A = B'CD'$$
 and  $R_A = B'C'D'$ 

❖ For SR Flip-Flop which gives B,B' as outputs:

$$S_B = A'C'D'+A'CD+AC'D$$
 and  $R_B = AC'D'+A'C'D+A'CD'$ 

❖ For SR Flip-Flop which gives C,C' as outputs:

$$S_c = A'B'D+ABD$$
 and  $R_c = AB'D+ABD'$ 

❖ For SR Flip-Flop which gives D,D' as outputs:

$$S_D = A'BC' + AB'C$$
 and  $R_D = BC$ 

#### • Verilog Code:

#### Generating Counter code:

```
module\ graycode(A,B,C,D,Acomp,Bcomp,Ccomp,Dcomp,clk,rst);
input clk,rst;
output A,B,C,D,Acomp,Bcomp,Ccomp,Dcomp;
wire SA,RA,SB1,SB2,SB3,SB,RB1,RB2,RB3,RB,SC1,SC2,SC,RC1,RC2,RC,SD1,SD2,SD,RD;
and(SA,Bcomp,C,Dcomp);
and(RA,Bcomp,Ccomp,Dcomp);
and(SB1,Acomp,Ccomp,Dcomp);
and(SB2,Acomp,C,D);
and(SB3,A,Ccomp,D);
or(SB,SB1,SB2,SB3);
and(RB1,A,Ccomp,Dcomp);
and(RB2,Acomp,Ccomp,D);
and(RB3,Acomp,C,Dcomp);
or(RB,RB1,RB2,RB3);
and(SC1,Acomp,Bcomp,D);
and(SC2,A,B,D);
or(SC,SC1,SC2);
and(RC1,A,Bcomp,D);
and(RC2,A,B,Dcomp);
or(RC,RC1,RC2);
and(SD1,Acomp,B,Ccomp);
and(SD2,A,Bcomp,C);
or(SD,SD1,SD2);
and(RD,B,C);
SRFlipFlop SRA(A,Acomp,rst,SA,RA,clk);
SRFlipFlop SRB(B,Bcomp,rst,SB,RB,clk);
SRFlipFlop SRC(C,Ccomp,rst,SC,RC,clk);
SRFlipFlop SRD(D,Dcomp,rst,SD,RD,clk);
endmodule
module SRFlipFlop(Q,Qcomp,rst,S,R,clk);
input S,R,rst,clk;
output reg Q,Qcomp;
always @(clk | rst)
begin
if(rst == 1)
  begin
   Q = 0;
   Qcomp = 1;
  end
end
always @(posedge clk)
begin
 Q = S | (\sim R \& Q);
 Qcomp = \sim Q;
end
endmodule
```

#### \* Testing Code:

```
module test_graycode;
reg clk,rst;
wire\ A, Acomp, B, Bcomp, C, Ccomp, D, Dcomp;
graycode\ DUT(A,B,C,D,Acomp,Bcomp,Ccomp,Dcomp,clk,rst);
always #10 \text{ clk} = \text{~clk};
initial
begin
 \\ $dumpfile("graycode.vcd");
 $dumpvars(0,test_graycode);
 $monitor ($time," %b%b%b%b", A, B, C, D);
 clk = 0;
 rst = 1;
 #2; rst = 0;
 repeat(20) @(posedge clk);
 $finish;
end
endmodule
```

#### Output:





#### 2. Synchronous Ring Counter:

• We require  $\underline{\textbf{4 D Flip-Flops}}$  as there are 4 outputs  $(Q_0,Q_1,Q_2,Q_3)$ .

#### • Values assigned to the inputs:

| $Q_0$ | $Q_1$ | $Q_2$ | $Q_3$ | $D_0$ | $D_1$ | $D_2$ | $D_3$ |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 0     | X     | X     | X     | X     |
| 0     | 0     | 0     | 1     | 0     | 0     | 0     | 1     |
| 0     | 0     | 1     | 0     | 1     | 0     | 0     | 1     |
| 0     | 0     | 1     | 1     | 1     | 0     | 0     | 0     |
| 0     | 1     | 0     | 0     | 0     | 1     | 0     | 0     |
| 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     |
| 0     | 1     | 1     | 0     | 1     | 1     | 0     | 1     |
| 0     | 1     | 1     | 1     | 1     | 1     | 0     | 0     |
| 1     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 1     | 0     | 0     | 1     | 0     | 0     | 1     | 1     |
| 1     | 0     | 1     | 0     | 1     | 0     | 1     | 1     |
| 1     | 0     | 1     | 1     | 1     | 0     | 1     | 0     |
| 1     | 1     | 0     | 0     | 0     | 1     | 1     | 0     |
| 1     | 1     | 0     | 1     | 0     | 1     | 1     | 1     |
| 1     | 1     | 1     | 0     | 1     | 1     | 1     | 1     |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 0     |

#### • Karnaugh Maps:

| $Q_1Q_0$       | 00 | 01 | 11 | 10 |  |  |  |  |
|----------------|----|----|----|----|--|--|--|--|
| $Q_3Q_2$       |    |    |    |    |  |  |  |  |
| 00             | X  | 0  | 1  | 1  |  |  |  |  |
| 01             | 0  | 0  | 1  | 1  |  |  |  |  |
| 11             | 0  | 0  | 1  | 1  |  |  |  |  |
| 10             | 0  | 0  | 1  | 1  |  |  |  |  |
| $\mathbf{D}_0$ |    |    |    |    |  |  |  |  |

| $Q_1Q_0$ | 00             | 01 | 11 | 10 |
|----------|----------------|----|----|----|
| $Q_3Q_2$ |                |    |    |    |
| 00       | X              | 0  | 0  | 0  |
| 01       | 1              | 1  | 1  | 1  |
| 11       | 1              | 1  | 1  | 1  |
| 10       | 0              | 0  | 0  | 0  |
|          | $\mathbf{D}_1$ |    |    |    |

| $Q_1Q_0$                  | 00 | 01 | 11 | 10 |  |
|---------------------------|----|----|----|----|--|
| $Q_3Q_2$                  |    |    |    |    |  |
| 00                        | X  | 0  | 0  | 0  |  |
| 01                        | 0  | 0  | 0  | 0  |  |
| 11                        | 1  | 1  | 1  | 1  |  |
| 10                        | 1  | 1  | 1  | 1  |  |
| $\overline{\mathbf{D}_2}$ |    |    |    |    |  |

| $Q_1Q_0$ $Q_3Q_2$ | 00 | 01 | 11 | 10         |
|-------------------|----|----|----|------------|
| 00                | X  | 1  | 0  | $\sqrt{1}$ |
| 01                | 0  | 1  | 0  | 1          |
| 11                | 0  | 1  | 0  | 1          |
| 10                | 0  | 1  | 0  | 1          |
|                   | D. |    |    |            |

#### On Minimizing Input Expression using Karnaugh Map:

$$\mathbf{D}_0 = \mathbf{Q}_1$$

$$\mathbf{D}_1 = \mathbf{Q}_2$$

$$\mathbf{D}_2 = \mathbf{Q}_3$$

$$\mathbf{P}_{3} = \mathbf{Q}_{1}'\mathbf{Q}_{0} + \mathbf{Q}_{1}\mathbf{Q}_{0}' = \mathbf{Q}_{1} \times \mathbf{Q}_{0}$$

• My Entry Number is 2019MT10719 and hence, X4 = 9 which is 1001. So, my counter will start from 1001 i.e.  $Q_3 = 1$ ,  $Q_2 = 0$ ,  $Q_1 = 0$  and  $Q_0 = 1$ .

#### • Verilog Code:

endmodule

#### \* Ring counter Code:

```
module\ ring counter (Q0,Q1,Q2,Q3,Q0comp,Q1comp,Q2comp,Q3comp,clk,rst);
input clk,rst;
output Q0,Q1,Q2,Q3,Q0comp,Q1comp,Q2comp,Q3comp;
wire D0,D1,D2,D3,a,b;
assign a = 1;
assign b = 0;
buf(D0,Q1);
buf(D1,Q2);
buf(D2,Q3);
xor(D3,Q0,Q1);
DFlipFlop DQ0(Q0,Q0comp,D0,clk,rst,a,b);
DFlipFlop DQ1(Q1,Q1comp,D1,clk,rst,b,a);
DFlipFlop DQ2(Q2,Q2comp,D2,clk,rst,b,a);
DFlipFlop DQ3(Q3,Q3comp,D3,clk,rst,a,b);
endmodule
module DFlipFlop(Q,Qcomp,D,clk,rst,a,b);
input D,clk,rst,a,b;
output reg Q,Qcomp;
always @(clk | rst)
begin
 if(rst == 1)
   begin
    Q = a;
    Qcomp = b;
   \quad \text{end} \quad
\quad \text{end} \quad
always @(posedge clk)
begin
  Q = D;
  Qcomp = \sim Q;
end
```

#### \* Tester Code:

```
module test_ringcounter;
reg clk,rst;
wire Q0,Q0comp,Q1,Q1comp,Q2,Q2comp,Q3,Q3comp;
ring counter\ DUT (Q0,Q1,Q2,Q3,Q0comp,Q1comp,Q2comp,Q3comp,clk,rst);\\
always #10 clk = \simclk;
initial
begin
 $dumpfile("ringcounter.vcd");
 $dumpvars(0,test_ringcounter);
 $monitor ($time," %b%b%b%b", Q3, Q2, Q1, Q0);
 clk = 0;
 rst = 1;
 #2; rst = 0;
 repeat(20) @(posedge clk);
 $finish;
end
endmodule
```

#### Output:

```
:\Users\Raunak\Desktop\ELL201 Verilog>vvp model
/CD info: dumpfile ringcounter.vcd opened for output.
                   0 1001
                  10 1100
                  30 0110
                  50 1011
                  70 0101
                  90 1010
                 110 1101
                 130 1110
                 150 1111
170 0111
                 190 0011
                 210 0001
                 230 1000
                 250 0100
                 270 0010
                 290 1001
                 310 1100
                 330 0110
                 350 1011
                 370 0101
test_ringcounter.v:19: $finish called at 390 (1s)
                 390 1010
```



No, all 16 possible states are not covered here. (0000 is not covered here). Here, ring counter depends on initial state as the counter moves in loop starting from the present state. The above counter works as <u>Pseudo Random Sequence</u> <u>Generator</u>.

# Experiment 7

- My Entry Number is 2019MT10719 and so, I have to generate sequence 0,0,1,0,0,1.
- State Diagram:



- Here as there are 3 states, so we require at least **2 D Flip- Flops**.
- Values assigned to the states:

$$A = 00$$

$$\Rightarrow$$
 B = 01

$$c = 10$$

#### • State Table:

| $\mathbf{A_n}$ | $\mathbf{B_n}$ | X | $\mathbf{A}_{n+1}$ | $\mathbf{B}_{n+1}$ | Y |
|----------------|----------------|---|--------------------|--------------------|---|
| 0              | 0              | 0 | 0                  | 0                  | 0 |
| 0              | 0              | 1 | 0                  | 1                  | 0 |
| 0              | 1              | 0 | 0                  | 0                  | 0 |
| 0              | 1              | 1 | 1                  | 0                  | 0 |
| 1              | 0              | 0 | 0                  | 0                  | 0 |
| 1              | 0              | 1 | 0                  | 0                  | 1 |
| 1              | 1              | 0 | X                  | X                  | X |
| 1              | 1              | 1 | X                  | X                  | X |

| $\mathbf{A_n}$ | $\mathbf{B}_{\mathbf{n}}$ | X | $\mathbf{D}_{A}$ | $\mathbf{D}_{\mathrm{B}}$ |
|----------------|---------------------------|---|------------------|---------------------------|
| 0              | 0                         | 0 | 0                | 0                         |
| 0              | 0                         | 1 | 0                | 1                         |
| 0              | 1                         | 0 | 0                | 0                         |
| 0              | 1                         | 1 | 1                | 0                         |
| 1              | 0                         | 0 | 0                | 0                         |
| 1              | 0                         | 1 | 0                | 0                         |
| 1              | 1                         | 0 | X                | X                         |
| 1              | 1                         | 1 | X                | X                         |

#### • Karnaugh Maps:

| ВХ             | 00 | 01 | 11                | 10 |  |
|----------------|----|----|-------------------|----|--|
| A              |    |    |                   |    |  |
| 0              | 0  | 0  | $\lceil 1 \rceil$ | 0  |  |
| 1              | 0  | 0  | X                 | X  |  |
| D <sub>A</sub> |    |    |                   |    |  |

| ВХ                        | 00 | 01 | 11 | 10 |  |
|---------------------------|----|----|----|----|--|
| A                         |    |    |    |    |  |
| 0                         | 0  |    | 0  | 0  |  |
| 1                         | 0  | 0  | X  | X  |  |
| $\mathbf{D}_{\mathtt{B}}$ |    |    |    |    |  |

| A BX | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| 0    | 0  | 0  | 0  | 0  |
| 1    | 0  | 1  | X  | X  |
|      | v  |    |    |    |

#### **Minimized Expressions are:**

$$D_A = BX$$

$$\Rightarrow D_B = A'B'X$$

$$\mathbf{\dot{Y}} = \mathbf{AX}$$

#### • Verilog Code:

#### ❖ Code for FSM:

```
module seqgenerator(A,B,Acomp,Bcomp,Y,X,clk,rst);
input clk,rst,X;
output A,B,Acomp,Bcomp,Y;
wire DA,DB;
and(DA,B,X);
and(DB,Acomp,Bcomp,X);
and(Y,A,X);
DFlipFlop DF1(A,Acomp,DA,clk,rst);
DFlipFlop DF2(B,Bcomp,DB,clk,rst);
end module \\
module DFlipFlop(Q,Qcomp,D,clk,rst);
input D,clk,rst;
output reg Q,Qcomp;
always @(clk | rst)
begin
 if(rst == 1)
   begin
    Q = 0;
    Qcomp = 1;
   end
end
always @(posedge clk)
begin
  Q = D;
 Qcomp = \sim Q;
end
```

#### \* Tester Code:

endmodule

```
module\ test\_seqgenerator;
{\sf reg\ clk,rst,X;}
wire A,Acomp,B,Bcomp,Y;
seggenerator\ DUT(A,B,Acomp,Bcomp,Y,X,clk,rst);
always #10 clk = \simclk;
initial
begin
 $dumpfile("seqgenerator.vcd");
 $dumpvars(0,test_seqgenerator);
 monitor (time, A = b, B = b, Y = b, A, B, Y);
 clk = 0;
rst = 1;
X = 1;
 #2; rst = 0;
 #30; X = 0;
 #30; X = 1;
 #30; X = 0;
#30; X = 1;
 repeat(20) @(posedge clk);
 $finish;
end
```

#### Output:

```
C:\Users\Raunak\Desktop\ELL201 Verilog>vvp model
VCD info: dumpfile seqgenerator.vcd opened for output.
                   0 A = 0, B = 0, Y = 0
                  10 A = 0, B = 1, Y = 0
                  30 A = 1, B = 0, Y = 1
                  32 A = 1, B = 0, Y = 0
                  50 A = 0, B = 0, Y = 0
                  70 A = 0, B = 1, Y = 0
                  90 A = 1, B = 0, Y = 1
                  92 A = 1, B = 0, Y = 0
                 110 A = 0, B = 0, Y = 0
                 130 A = 0, B = 1, Y = 0
                 150 A = 1, B = 0, Y = 1
                 170 A = 0, B = 0, Y = 0
                 190 A = 0, B = 1, Y = 0
                 210 A = 1, B = 0, Y = 1
                 230 A = 0, B = 0, Y = 0
                 250 A = 0, B = 1, Y = 0
                 270 A = 1, B = 0, Y = 1
                 290 A = 0, B = 0, Y = 0
                 310 A = 0, B = 1, Y = 0
                 330 A = 1, B = 0, Y = 1
                 350 A = 0, B = 0, Y = 0
                 370 A = 0, B = 1, Y = 0
                 390 A = 1, B = 0, Y = 1
                410 A = 0, B = 0, Y = 0
                 430 A = 0, B = 1, Y = 0
                 450 A = 1, B = 0, Y = 1
                 470 A = 0, B = 0, Y = 0
                 490 A = 0, B = 1, Y = 0
test_seqgenerator.v:24: $finish called at 510 (1s)
                 510 A = 1, B = 0, Y = 1
```

