| I-bus<br>0×4000_0000                                        | ESP32<br>Memory Map   | D-bus                                   |  |  |
|-------------------------------------------------------------|-----------------------|-----------------------------------------|--|--|
| 0x4000_8000                                                 | ROM0 (32 kB)          |                                         |  |  |
|                                                             | ROM0<br>(352 kB)      |                                         |  |  |
| 0x4005_FFFF<br>0x4001 0000                                  |                       | 0x3FF9 0000                             |  |  |
|                                                             | ROM1                  |                                         |  |  |
| 0x4001_FFFF                                                 | (64 kB)               | 0x3FF9_FFFF                             |  |  |
| 0x4007_0000                                                 |                       |                                         |  |  |
| (16k, 32k ICache)<br>(POOL 0,1)<br><b>0x4008_0000</b>       | SRAM0 (64kB)          |                                         |  |  |
|                                                             | SRAM0 (128 kB)        |                                         |  |  |
| 0x4009_FFFF                                                 |                       |                                         |  |  |
| 0x400A_0000                                                 |                       |                                         |  |  |
|                                                             |                       | 0x3FFF_FFFF                             |  |  |
|                                                             | SRAM1<br>(128 kB)     | (I-bus and D-bus)<br>Dbus address space |  |  |
| 0x400B_0000                                                 | (120 N3)              | has reversed order                      |  |  |
| 0x400B_FFFF                                                 | (ROM-code reserved)   | 0x3FFE_8000                             |  |  |
|                                                             |                       | 0x3FFE_0000                             |  |  |
|                                                             | (reserved for shared  | 0x3FFA_E000                             |  |  |
|                                                             | buffers such as IPC,) | 0x3FFB_0000                             |  |  |
|                                                             | SRAM2<br>(200 kB)     |                                         |  |  |
|                                                             |                       | 0x3FFD FFFF                             |  |  |
| 05000 0000                                                  |                       | <del>-</del>                            |  |  |
| 0x5000_0000                                                 | RTCSLOW               | 0 <b>x</b> 5000_0000                    |  |  |
| 0x5000_1FFF                                                 | (8 kB)                | 0x5000_1FFF                             |  |  |
| 0x600F_E000                                                 |                       | 0x3FF8_0000                             |  |  |
| (PRO_CPU only)                                              | RTCFAST               | (PRO_CPU only)                          |  |  |
| 0x600F_FFFF                                                 | (8 kB)                | 0x3FF8_1FFF                             |  |  |
|                                                             |                       | 0x3F40_0000                             |  |  |
|                                                             | D-Cache               | (Read Only)<br>(Ext. Flash)             |  |  |
|                                                             | (4 MB)                | 0x3F7F FFFF                             |  |  |
|                                                             |                       |                                         |  |  |
|                                                             | D-Cache<br>(4 MB)     | (Ext. SPIRAM)                           |  |  |
|                                                             | ( )                   | 0x3FBF_FFFF                             |  |  |
| 0x400C_2000                                                 |                       |                                         |  |  |
| (Ext. Flash)<br>(64kB I-Cache blocks)<br>(4B,16B align. RD) |                       |                                         |  |  |
|                                                             | I-Cache<br>(11512 kB) |                                         |  |  |
| 0x40BF_FFFF                                                 |                       |                                         |  |  |

|             | 0x3FF0_0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>DPORT addr:</b> (speculative reads may not be safe)                                                                                                                                                                     | AHB addr:<br>(Safe FIFO access) |                             |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|
| SP32        | 0x3FF0_0000<br>0x3FF0_1000<br>0x3FF0_2000<br>0x3FF0_3000<br>0x3FF1_0000<br>0x3FF1_2000<br>0x3FF1_3FC<br>0x3FF4_0000<br>0x3FF4_2000                                                                                                                                                                                                                                                                                                                                                           | DPORT AES RSA SHA FLASH_MMU_TABLE_PRO FLASH_MMU_TABLE_APP DPORT_END UART(UART_FIFO) SPI1 SPI0                                                                                                                              | 0x6000_0000                     | UART_FIFO                   |
|             | 0x3FF4_4000<br>0x3FF4_4F00<br>0x3FF4_5000<br>0x3FF4_6000<br>0x3FF4_7000<br>0x3FF4_8000<br>0x3FF4_8400<br>0x3FF4_8600<br>0x3FF4_8C00<br>0x3FF4_9000<br>0x3FF4_B000<br>0x3FF4_F0000                                                                                                                                                                                                                                                                                                            | GPIO GPIO_SD FE2 FE FRC_TIMER RTCCNTL RTCIO SENS RTC_I2C IO_MUX HINF (SDIO_SLAVE0) UHCI1 (UDMA1) I2S                                                                                                                       | 0x6000_4000                     | GPIO_REGS**                 |
| Peripherals | 0x3FF4_F000<br>0x3FF4_F004<br>0x3FF5_0000<br>0x3FF5_1000<br>0x3FF5_3000<br>0x3FF5_4000<br>0x3FF5_5000<br>0x3FF5_5000<br>0x3FF5_7000<br>0x3FF5_8000<br>0x3FF5_8000<br>0x3FF5_B000<br>0x3FF5_B000<br>0x3FF5_D000<br>0x3FF5_D000<br>0x3FF5_E000<br>0x3FF5_F000<br>0x3FF6_1000<br>0x3FF6_1000<br>0x3FF6_1000<br>0x3FF6_1000<br>0x3FF6_2000<br>0x3FF6_3000<br>0x3FF6_5000<br>0x3FF6_5000<br>0x3FF6_6000<br>0x3FF6_6000<br>0x3FF6_6000<br>0x3FF6_6000<br>0x3FF6_6000<br>0x3FF6_6000<br>0x3FF6_7000 | I2S I2S0_FIFO_RD UART1(UART1_FIFO) BT I2C_EXT UHCI0 SLCHOST (SDIO_SLAVE1) RMT PCNT SLC(SDIO_SLAVE2) LEDC EFUSE SPI_ENCRYPT NRX BB PWM0 TIMERGROUP0 TIMERGROUP1 RTCMEM0 RTCMEM1 RTCMEM2 SPI2 SPI3 SYSCON(APB_CTRL) I2C1_EXT | 0x6000_F004<br>0x6001_0000      | I2S_FIFO_RD<br>UART1_FIFO   |
|             | 0x3FF6_8000<br>0x3FF6_9000<br>0x3FF6_B000<br>0x3FF6_C000<br>0x3FF6_D000<br>0x3FF6_D004<br>0x3FF6_E000<br>0x3FF7_5000                                                                                                                                                                                                                                                                                                                                                                         | SDMMC EMAC TWAI PWM1 I2S1 I2S1_FIFO_RD UART2 RNG                                                                                                                                                                           | 0x6002_D004<br>0x6002_E000      | I2S1_FIFO_RD<br>USART2_FIFO |

|                  | Blk#        | Bits                                      | Purpose                                                                          |
|------------------|-------------|-------------------------------------------|----------------------------------------------------------------------------------|
| ESP32<br>e-Fuses | 0<br>1<br>2 | 256/192/128<br>256/192/128<br>256/192/128 | Depends on coding scheme<br>Depends on coding scheme<br>Depends on coding scheme |