# System Controller Firmware Porting Guide (B0)

Generated by Doxygen 1.8.15

Mon Nov 19 2018 13:16:52

| 1 Overview                          | 1    |
|-------------------------------------|------|
| 1.1 System Initialization and Boot  | . 2  |
| 1.2 System Controller Communication | . 2  |
| 1.3 System Controller Services      | . 2  |
| 1.3.1 Power Management Service      | . 2  |
| 1.3.2 Resource Management Service   | . 3  |
| 1.3.3 Pad Configuration Service     | . 3  |
| 1.3.4 Timer Service                 | . 4  |
| 1.3.5 Interrupt Service             | . 4  |
| 1.3.6 Miscellaneous Service         | . 4  |
| 2 Disclaimer                        | 5    |
| 3 Porting Guide                     | 7    |
| 3.1 Release                         | . 7  |
| 3.2 Build Environment               | . 8  |
| 3.3 Tool Chain                      | . 8  |
| 3.4 Compiling the Code              | . 8  |
| 3.5 Production                      | . 10 |
| 3.6 Porting                         | . 10 |
| 3.7 Porting Notes                   | . 11 |
| 3.8 Boot Flow                       | . 12 |
| 3.9 Testing                         | . 15 |
| 3.10 Debug                          | . 16 |
| 4 Usage                             | 17   |
| 4.1 SCFW API                        | . 17 |
| 4.2 Loading                         | . 17 |
| 4.3 Boot Flags                      | . 17 |
| 5 Debug Monitor                     | 19   |
| 6 Module Index                      | 21   |
| 6.1 Modules                         | . 21 |
| 7 Data Structure Index              | 23   |
| 7.1 Data Structures                 | . 23 |
| 8 File Index                        | 25   |
| 8.1 File List                       | . 25 |
| 9 Module Documentation              | 27   |

| 9.1 (DRV) General-Purpose Input/Output  |
|-----------------------------------------|
| 9.1.1 Detailed Description              |
| 9.1.2 Macro Definition Documentation    |
| 9.1.2.1 FSL_GPIO_DRIVER_VERSION         |
| 9.1.3 Enumeration Type Documentation    |
| 9.1.3.1 gpio_pin_direction_t            |
| 9.2 GPIO Driver                         |
| 9.2.1 Detailed Description              |
| 9.2.2 Typical use case                  |
| 9.2.2.1 Output Operation                |
| 9.2.2.2 Input Operation                 |
| 9.2.3 Function Documentation            |
| 9.2.3.1 GPIO_PinInit()                  |
| 9.2.3.2 GPIO_WritePinOutput()           |
| 9.2.3.3 GPIO_SetPinsOutput()            |
| 9.2.3.4 GPIO_ClearPinsOutput()          |
| 9.2.3.5 GPIO_TogglePinsOutput()         |
| 9.2.3.6 GPIO_ReadPinInput()             |
| 9.2.3.7 GPIO_GetPinsInterruptFlags()    |
| 9.2.3.8 GPIO_ClearPinsInterruptFlags()  |
| 9.3 FGPIO Driver                        |
| 9.3.1 Detailed Description              |
| 9.3.2 Typical use case                  |
| 9.3.2.1 Output Operation                |
| 9.3.2.2 Input Operation                 |
| 9.3.3 Function Documentation            |
| 9.3.3.1 FGPIO_PinInit()                 |
| 9.3.3.2 FGPIO_WritePinOutput()          |
| 9.3.3.3 FGPIO_SetPinsOutput()           |
| 9.3.3.4 FGPIO_ClearPinsOutput()         |
| 9.3.3.5 FGPIO_TogglePinsOutput()        |
| 9.3.3.6 FGPIO_ReadPinInput()            |
| 9.3.3.7 FGPIO_GetPinsInterruptFlags() 3 |
| 9.3.3.8 FGPIO_ClearPinsInterruptFlags() |
| 9.4 (DRV) Low Power I2C Driver          |
| 9.4.1 Detailed Description              |
| 9.4.2 Macro Definition Documentation    |
| 9.4.2.1 FSL_LPI2C_DRIVER_VERSION        |
| 9.4.3 Enumeration Type Documentation    |

| 9.4.3.1 _lpi2c_status                       | . 40 |
|---------------------------------------------|------|
| 9.5 LPI2C Master Driver                     | . 41 |
| 9.5.1 Detailed Description                  | . 44 |
| 9.5.2 Typedef Documentation                 | . 44 |
| 9.5.2.1 lpi2c_master_transfer_callback_t    | . 44 |
| 9.5.3 Enumeration Type Documentation        | . 44 |
| 9.5.3.1 _lpi2c_master_flags                 | . 44 |
| 9.5.3.2 lpi2c_direction_t                   | . 45 |
| 9.5.3.3 lpi2c_master_pin_config_t           | . 46 |
| 9.5.3.4 lpi2c_host_request_source_t         | . 46 |
| 9.5.3.5 lpi2c_host_request_polarity_t       | . 46 |
| 9.5.3.6 lpi2c_data_match_config_mode_t      | . 47 |
| 9.5.3.7 _lpi2c_master_transfer_flags        | . 47 |
| 9.5.4 Function Documentation                | . 48 |
| 9.5.4.1 LPI2C_MasterGetDefaultConfig()      | . 48 |
| 9.5.4.2 LPI2C_MasterInit()                  | . 48 |
| 9.5.4.3 LPI2C_MasterDeinit()                | . 49 |
| 9.5.4.4 LPI2C_MasterConfigureDataMatch()    | . 49 |
| 9.5.4.5 LPI2C_MasterReset()                 | . 49 |
| 9.5.4.6 LPI2C_MasterEnable()                | . 50 |
| 9.5.4.7 LPI2C_MasterGetStatusFlags()        | . 50 |
| 9.5.4.8 LPI2C_MasterClearStatusFlags()      | . 51 |
| 9.5.4.9 LPI2C_MasterEnableInterrupts()      | . 51 |
| 9.5.4.10 LPI2C_MasterDisableInterrupts()    | . 52 |
| 9.5.4.11 LPI2C_MasterGetEnabledInterrupts() | . 52 |
| 9.5.4.12 LPI2C_MasterEnableDMA()            | . 53 |
| 9.5.4.13 LPI2C_MasterGetTxFifoAddress()     | . 53 |
| 9.5.4.14 LPI2C_MasterGetRxFifoAddress()     | . 53 |
| 9.5.4.15 LPI2C_MasterSetWatermarks()        | . 54 |
| 9.5.4.16 LPI2C_MasterGetFifoCounts()        | . 54 |
| 9.5.4.17 LPI2C_MasterSetBaudRate()          | . 55 |
| 9.5.4.18 LPI2C_MasterGetBusIdleState()      | . 55 |
| 9.5.4.19 LPI2C_MasterStart()                | . 55 |
| 9.5.4.20 LPI2C_MasterRepeatedStart()        | . 56 |
| 9.5.4.21 LPI2C_MasterSend()                 | . 57 |
| 9.5.4.22 LPI2C_MasterReceive()              | . 57 |
| 9.5.4.23 LPI2C_MasterStop()                 | . 58 |
| 9.5.4.24 LPI2C_MasterTransferCreateHandle() | . 58 |
| 9.5.4.25 LPI2C_MasterTransferNonBlocking()  | . 59 |
|                                             |      |

| 9.5.4.26 LPI2C_MasterTransferGetCount()    | 59 |
|--------------------------------------------|----|
| 9.5.4.27 LPI2C_MasterTransferAbort()       | 60 |
| 9.5.4.28 LPI2C_MasterTransferHandleIRQ()   | 61 |
| 9.6 LPI2C Slave Driver                     | 62 |
| 9.6.1 Detailed Description                 | 64 |
| 9.6.2 Typedef Documentation                | 64 |
| 9.6.2.1 lpi2c_slave_transfer_callback_t    | 64 |
| 9.6.3 Enumeration Type Documentation       | 64 |
| 9.6.3.1 _lpi2c_slave_flags                 | 64 |
| 9.6.3.2 lpi2c_slave_address_match_t        | 65 |
| 9.6.3.3 lpi2c_slave_transfer_event_t       | 65 |
| 9.6.4 Function Documentation               | 66 |
| 9.6.4.1 LPI2C_SlaveGetDefaultConfig()      | 66 |
| 9.6.4.2 LPI2C_SlaveInit()                  | 67 |
| 9.6.4.3 LPI2C_SlaveDeinit()                | 67 |
| 9.6.4.4 LPI2C_SlaveReset()                 | 67 |
| 9.6.4.5 LPI2C_SlaveEnable()                | 68 |
| 9.6.4.6 LPI2C_SlaveGetStatusFlags()        | 68 |
| 9.6.4.7 LPI2C_SlaveClearStatusFlags()      | 69 |
| 9.6.4.8 LPI2C_SlaveEnableInterrupts()      | 69 |
| 9.6.4.9 LPI2C_SlaveDisableInterrupts()     | 70 |
| 9.6.4.10 LPI2C_SlaveGetEnabledInterrupts() | 70 |
| 9.6.4.11 LPI2C_SlaveEnableDMA()            | 70 |
| 9.6.4.12 LPI2C_SlaveGetBusIdleState()      | 71 |
| 9.6.4.13 LPI2C_SlaveTransmitAck()          | 71 |
| 9.6.4.14 LPI2C_SlaveGetReceivedAddress()   | 72 |
| 9.6.4.15 LPI2C_SlaveSend()                 | 72 |
| 9.6.4.16 LPI2C_SlaveReceive()              | 73 |
| 9.6.4.17 LPI2C_SlaveTransferCreateHandle() | 73 |
| 9.6.4.18 LPI2C_SlaveTransferNonBlocking()  | 74 |
| 9.6.4.19 LPI2C_SlaveTransferGetCount()     | 74 |
| 9.6.4.20 LPI2C_SlaveTransferAbort()        | 75 |
| 9.6.4.21 LPI2C_SlaveTransferHandleIRQ()    | 75 |
| 9.7 LPI2C Master DMA Driver                | 77 |
| 9.8 LPI2C Slave DMA Driver                 | 78 |
| 9.9 LPI2C FreeRTOS Driver                  | 79 |
| 9.10 LPI2C μCOS/II Driver                  | 80 |
| 9.11 LPI2C μCOS/III Driver                 | 81 |
| 9.12 (DRV) Power Management IC Driver      | 82 |

| 9.12.1 Detailed Description                  | 83 |
|----------------------------------------------|----|
| 9.12.2 Macro Definition Documentation        | 84 |
| 9.12.2.1 i2c_error_flags                     | 84 |
| 9.12.3 Function Documentation                | 84 |
| 9.12.3.1 dynamic_pmic_set_voltage()          | 84 |
| 9.12.3.2 dynamic_pmic_get_voltage()          |    |
| 9.12.3.3 dynamic_pmic_set_mode()             |    |
| 9.12.3.4 dynamic_pmic_get_mode()             |    |
| 9.12.3.5 dynamic_pmic_irq_service()          |    |
| 9.12.3.6 dynamic_pmic_register_access()      | 87 |
| 9.12.3.7 dynamic_get_pmic_version()          | 87 |
| 9.12.3.8 dynamic_get_pmic_temp()             |    |
| 9.12.3.9 dynamic_set_pmic_temp_alarm()       |    |
| 9.12.3.10 i2c_write_sub()                    | 89 |
| 9.12.3.11 i2c_write()                        | 89 |
| 9.12.3.12 i2c_read_sub()                     | 90 |
| 9.12.3.13 i2c_read()                         | 90 |
| 9.12.3.14 pmic_get_device_id()               | 91 |
| 9.13 (DRV) PF100 Power Management IC Driver  | 92 |
| 9.13.1 Detailed Description                  | 94 |
| 9.13.2 Typedef Documentation                 | 94 |
| 9.13.2.1 pf100_vol_regs_t                    | 94 |
| 9.13.2.2 sw_pmic_mode_t                      | 95 |
| 9.13.2.3 vgen_pmic_mode_t                    | 95 |
| 9.13.2.4 sw_vmode_reg_t                      | 95 |
| 9.13.3 Function Documentation                | 95 |
| 9.13.3.1 pf100_get_pmic_version()            | 95 |
| 9.13.3.2 pf100_pmic_set_voltage()            | 96 |
| 9.13.3.3 pf100_pmic_get_voltage()            | 96 |
| 9.13.3.4 pf100_pmic_set_mode()               | 97 |
| 9.13.3.5 pf100_get_pmic_temp()               | 97 |
| 9.13.3.6 pf100_set_pmic_temp_alarm()         |    |
| 9.13.3.7 pf100_pmic_irq_service()            |    |
| 9.14 (DRV) PF8100 Power Management IC Driver |    |
| 9.14.1 Detailed Description                  |    |
| 9.14.2 Typedef Documentation                 |    |
| 9.14.2.1 pf8100_vregs_t                      |    |
| 9.14.2.2 sw_mode_t                           |    |
| 9.14.2.3 ldo_mode_t                          |    |

| 9.14.2.4 vmode_reg_t                   |
|----------------------------------------|
| 9.14.3 Function Documentation          |
| 9.14.3.1 pf8100_get_pmic_version()     |
| 9.14.3.2 pf8100_pmic_set_voltage()     |
| 9.14.3.3 pf8100_pmic_get_voltage()     |
| 9.14.3.4 pf8100_pmic_set_mode()        |
| 9.14.3.5 pf8100_pmic_get_mode()        |
| 9.14.3.6 pf8100_get_pmic_temp()        |
| 9.14.3.7 pf8100_set_pmic_temp_alarm()  |
| 9.14.3.8 pf8100_pmic_irq_service()     |
| 9.15 (SVC) Pad Service                 |
| 9.15.1 Detailed Description            |
| 9.15.2 Typedef Documentation           |
| 9.15.2.1 sc_pad_config_t               |
| 9.15.2.2 sc_pad_iso_t                  |
| 9.15.2.3 sc_pad_28fdsoi_dse_t          |
| 9.15.2.4 sc_pad_28fdsoi_ps_t           |
| 9.15.2.5 sc_pad_28fdsoi_pus_t          |
| 9.15.3 Function Documentation          |
| 9.15.3.1 sc_pad_set_mux()              |
| 9.15.3.2 sc_pad_get_mux()              |
| 9.15.3.3 sc_pad_set_gp()               |
| 9.15.3.4 sc_pad_get_gp()               |
| 9.15.3.5 sc_pad_set_wakeup()           |
| 9.15.3.6 sc_pad_get_wakeup()           |
| 9.15.3.7 sc_pad_set_all()              |
| 9.15.3.8 sc_pad_get_all()              |
| 9.15.3.9 sc_pad_set()                  |
| 9.15.3.10 sc_pad_get()                 |
| 9.15.3.11 sc_pad_set_gp_28fdsoi()      |
| 9.15.3.12 sc_pad_get_gp_28fdsoi()      |
| 9.15.3.13 sc_pad_set_gp_28fdsoi_hsic() |
| 9.15.3.14 sc_pad_get_gp_28fdsoi_hsic() |
| 9.15.3.15 sc_pad_set_gp_28fdsoi_comp() |
| 9.15.3.16 sc_pad_get_gp_28fdsoi_comp() |
| 9.16 (SVC) Timer Service               |
| 9.16.1 Detailed Description            |
| 9.16.2 Function Documentation          |
| 9.16.2.1 sc_timer_set_wdog_timeout()   |

|              | 9.16.2.2 sc_timer_set_wdog_pre_timeout()       |
|--------------|------------------------------------------------|
|              | 9.16.2.3 sc_timer_start_wdog()                 |
|              | 9.16.2.4 sc_timer_stop_wdog()                  |
|              | 9.16.2.5 sc_timer_ping_wdog()                  |
|              | 9.16.2.6 sc_timer_get_wdog_status()            |
|              | 9.16.2.7 sc_timer_pt_get_wdog_status()         |
|              | 9.16.2.8 sc_timer_set_wdog_action()            |
|              | 9.16.2.9 sc_timer_set_rtc_time()               |
|              | 9.16.2.10 sc_timer_get_rtc_time()              |
|              | 9.16.2.11 sc_timer_get_rtc_sec1970()           |
|              | 9.16.2.12 sc_timer_set_rtc_alarm()             |
|              | 9.16.2.13 sc_timer_set_rtc_periodic_alarm()    |
|              | 9.16.2.14 sc_timer_cancel_rtc_alarm()          |
|              | 9.16.2.15 sc_timer_set_rtc_calb()              |
|              | 9.16.2.16 sc_timer_set_sysctr_alarm()          |
|              | 9.16.2.17 sc_timer_set_sysctr_periodic_alarm() |
|              | 9.16.2.18 sc_timer_cancel_sysctr_alarm()       |
| 9.17 (SVC) F | Power Management Service                       |
| 9.17.1       | Detailed Description                           |
| 9.17.2       | Macro Definition Documentation                 |
|              | 9.17.2.1 SC_PM_CLK_MODE_ROM_INIT               |
|              | 9.17.2.2 SC_PM_CLK_MODE_ON                     |
|              | 9.17.2.3 SC_PM_PARENT_XTAL                     |
|              | 9.17.2.4 SC_PM_PARENT_BYPS                     |
| 9.17.3       | Typedef Documentation                          |
|              | 9.17.3.1 sc_pm_power_mode_t                    |
| 9.17.4       | Function Documentation                         |
|              | 9.17.4.1 sc_pm_set_sys_power_mode()            |
|              | 9.17.4.2 sc_pm_set_partition_power_mode()      |
|              | 9.17.4.3 sc_pm_get_sys_power_mode()            |
|              | 9.17.4.4 sc_pm_set_resource_power_mode()       |
|              | 9.17.4.5 sc_pm_set_resource_power_mode_all()   |
|              | 9.17.4.6 sc_pm_get_resource_power_mode()       |
|              | 9.17.4.7 sc_pm_req_low_power_mode()            |
|              | 9.17.4.8 sc_pm_req_cpu_low_power_mode()        |
|              | 9.17.4.9 sc_pm_set_cpu_resume_addr()           |
|              | 9.17.4.10 sc_pm_set_cpu_resume()               |
|              | 9.17.4.11 sc_pm_req_sys_if_power_mode()        |
|              | 9.17.4.12 sc_pm_set_clock_rate()               |

|               | 9.17.4.13 sc_pm_get_clock_rate()          |
|---------------|-------------------------------------------|
|               | 9.17.4.14 sc_pm_clock_enable()            |
|               | 9.17.4.15 sc_pm_set_clock_parent()        |
|               | 9.17.4.16 sc_pm_get_clock_parent()        |
|               | 9.17.4.17 sc_pm_reset()                   |
|               | 9.17.4.18 sc_pm_reset_reason()            |
|               | 9.17.4.19 sc_pm_boot()                    |
|               | 9.17.4.20 sc_pm_reboot()                  |
|               | 9.17.4.21 sc_pm_reboot_partition()        |
|               | 9.17.4.22 sc_pm_cpu_start()               |
| 9.18 (SVC) In | terrupt Service                           |
| 9.18.1 E      | Detailed Description                      |
| 9.18.2 F      | function Documentation                    |
|               | 9.18.2.1 sc_irq_enable()                  |
|               | 9.18.2.2 sc_irq_status()                  |
| 9.19 (SVC) M  | iscellaneous Service                      |
| 9.19.1        | Detailed Description                      |
|               | function Documentation                    |
|               | 9.19.2.1 sc_misc_set_control()            |
|               | 9.19.2.2 sc_misc_get_control()            |
|               | 9.19.2.3 sc_misc_set_max_dma_group()      |
|               | 9.19.2.4 sc_misc_set_dma_group()          |
|               | 9.19.2.5 sc_misc_seco_image_load()        |
|               | 9.19.2.6 sc_misc_seco_authenticate()      |
|               | 9.19.2.7 sc_misc_seco_fuse_write()        |
|               | 9.19.2.8 sc_misc_seco_enable_debug()      |
|               | 9.19.2.9 sc_misc_seco_forward_lifecycle() |
|               | 9.19.2.10 sc_misc_seco_return_lifecycle() |
|               | 9.19.2.11 sc_misc_seco_build_info()       |
|               | 9.19.2.12 sc_misc_seco_chip_info()        |
|               | 9.19.2.13 sc_misc_seco_attest_mode()      |
|               | 9.19.2.14 sc_misc_seco_attest()           |
|               | 9.19.2.15 sc_misc_seco_get_attest_pkey()  |
|               | 9.19.2.16 sc_misc_seco_get_attest_sign()  |
|               | 9.19.2.17 sc_misc_seco_attest_verify()    |
|               | 9.19.2.18 sc_misc_seco_commit()           |
|               | 9.19.2.19 sc_misc_debug_out()             |
|               | 9.19.2.20 sc_misc_waveform_capture()      |
|               | 9.19.2.21 sc_misc_build_info()            |

|            | 9.19.2.22 sc_misc_unique_id()                |
|------------|----------------------------------------------|
|            | 9.19.2.23 sc_misc_set_ari()                  |
|            | 9.19.2.24 sc_misc_boot_status()              |
|            | 9.19.2.25 sc_misc_boot_done()                |
|            | 9.19.2.26 sc_misc_otp_fuse_read()            |
|            | 9.19.2.27 sc_misc_otp_fuse_write()           |
|            | 9.19.2.28 sc_misc_set_temp()                 |
|            | 9.19.2.29 sc_misc_get_temp()                 |
|            | 9.19.2.30 sc_misc_get_boot_dev()             |
|            | 9.19.2.31 sc_misc_get_boot_type()            |
|            | 9.19.2.32 sc_misc_get_button_status()        |
|            | 9.19.2.33 sc_misc_rompatch_checksum()        |
| 9.20 (SVC) | Resource Management Service                  |
| 9.20.      | 1 Detailed Description                       |
| 9.20.      | 2 Typedef Documentation                      |
|            | 9.20.2.1 sc_rm_perm_t                        |
| 9.20.      | 3 Function Documentation                     |
|            | 9.20.3.1 sc_rm_partition_alloc()             |
|            | 9.20.3.2 sc_rm_set_confidential()            |
|            | 9.20.3.3 sc_rm_partition_free()              |
|            | 9.20.3.4 sc_rm_get_did()                     |
|            | 9.20.3.5 sc_rm_partition_static()            |
|            | 9.20.3.6 sc_rm_partition_lock()              |
|            | 9.20.3.7 sc_rm_get_partition()               |
|            | 9.20.3.8 sc_rm_set_parent()                  |
|            | 9.20.3.9 sc_rm_move_all()                    |
|            | 9.20.3.10 sc_rm_assign_resource()            |
|            | 9.20.3.11 sc_rm_set_resource_movable()       |
|            | 9.20.3.12 sc_rm_set_subsys_rsrc_movable()    |
|            | 9.20.3.13 sc_rm_set_master_attributes()      |
|            | 9.20.3.14 sc_rm_set_master_sid()             |
|            | 9.20.3.15 sc_rm_set_peripheral_permissions() |
|            | 9.20.3.16 sc_rm_is_resource_owned()          |
|            | 9.20.3.17 sc_rm_is_resource_master()         |
|            | 9.20.3.18 sc_rm_is_resource_peripheral()     |
|            | 9.20.3.19 sc_rm_get_resource_info()          |
|            | 9.20.3.20 sc_rm_memreg_alloc()               |
|            | 9.20.3.21 sc_rm_memreg_split()               |
|            | 9.20.3.22 sc_rm_memreg_free()                |

| 9.20.3              | 23 sc_rm_find_memreg()            | 206 |
|---------------------|-----------------------------------|-----|
| 9.20.3              | 24 sc_rm_assign_memreg()          | 207 |
| 9.20.3              | 25 sc_rm_set_memreg_permissions() | 208 |
| 9.20.3.             | 26 sc_rm_is_memreg_owned()        | 208 |
| 9.20.3.             | 27 sc_rm_get_memreg_info()        | 209 |
| 9.20.3.             | 28 sc_rm_assign_pad()             | 209 |
| 9.20.3.             | 29 sc_rm_set_pad_movable()        | 210 |
| 9.20.3.             | 30 sc_rm_is_pad_owned()           | 211 |
| 9.20.3.             | 31 sc_rm_dump()                   | 211 |
| 9.21 (BRD) Board In | terface                           | 212 |
| 9.21.1 Detailed     | Description                       | 214 |
| 9.21.2 Macro [      | Definition Documentation          | 214 |
| 9.21.2.             | 1 CHECK_BITS_SET4                 | 214 |
| 9.21.2.             | 2 CHECK_BITS_CLR4                 | 215 |
| 9.21.2.             | 3 CHECK_ANY_BIT_SET4              | 215 |
| 9.21.2.             | 4 CHECK_ANY_BIT_CLR4              | 215 |
| 9.21.2.             | 5 BRD_ERR                         | 215 |
| 9.21.3 Enumer       | ation Type Documentation          | 215 |
| 9.21.3.             | 1 board_parm_t                    | 215 |
| 9.21.3.             | 2 board_ddr_action_t              | 216 |
| 9.21.4 Function     | n Documentation                   | 216 |
| 9.21.4.             | 1 board_init()                    | 216 |
| 9.21.4.             | 2 board_get_debug_uart()          | 217 |
| 9.21.4.             | 3 board_config_debug_uart()       | 217 |
| 9.21.4.             | 4 board_config_sc()               | 217 |
| 9.21.4.             | 5 board_parameter()               | 218 |
| 9.21.4.             | 6 board_rsrc_avail()              | 218 |
| 9.21.4.             | 7 board_init_ddr()                | 219 |
| 9.21.4.             | 8 board_ddr_config()              | 219 |
| 9.21.4.             | 9 board_system_config()           | 220 |
| 9.21.4.             | 10 board_early_cpu()              | 220 |
| 9.21.4.             | 11 board_set_power_mode()         | 221 |
| 9.21.4.             | 12 board_set_voltage()            | 221 |
| 9.21.4.             | 13 board_trans_resource_power()   | 222 |
| 9.21.4.             | 14 board_power()                  | 222 |
| 9.21.4.             | 15 board_reset()                  | 223 |
| 9.21.4.             | 16 board_cpu_reset()              | 223 |
| 9.21.4.             | 17 board_panic()                  | 224 |
| 9.21.4.             | 18 board_fault()                  | 224 |

| 9.21.4.19 board_security_violation()            |     |
|-------------------------------------------------|-----|
| 9.21.4.20 board_get_button_status()             |     |
| 9.21.4.21 board_set_control()                   |     |
| 9.21.4.22 board_get_control()                   |     |
| 10 Data Structure Documentation                 | 227 |
| 10.1 gpio_pin_config_t Struct Reference         |     |
| 10.1.1 Detailed Description                     |     |
| 10.2 lpi2c_data_match_config_t Struct Reference |     |
| 10.2.1 Detailed Description                     |     |
| 10.2.2 Field Documentation                      |     |
| 10.2.2.1 matchMode                              |     |
| 10.2.2.2 rxDataMatchOnly                        |     |
| 10.2.2.3 match0                                 |     |
| 10.2.2.4 match1                                 |     |
| 10.3 lpi2c_master_config_t Struct Reference     |     |
| 10.3.1 Detailed Description                     |     |
| 10.3.2 Field Documentation                      |     |
| 10.3.2.1 enableMaster                           |     |
| 10.3.2.2 enableDoze                             |     |
| 10.3.2.3 debugEnable                            |     |
| 10.3.2.4 ignoreAck                              |     |
| 10.3.2.5 pinConfig                              |     |
| 10.3.2.6 baudRate_Hz                            |     |
| 10.3.2.7 busIdleTimeout_ns                      |     |
| 10.3.2.8 pinLowTimeout_ns                       |     |
| 10.3.2.9 sdaGlitchFilterWidth_ns                |     |
| 10.3.2.10 sclGlitchFilterWidth_ns               |     |
| 10.3.2.11 enable                                |     |
| 10.3.2.12 source                                |     |
| 10.3.2.13 polarity                              |     |
| 10.3.2.14 hostRequest                           |     |
| 10.4 lpi2c_master_handle_t Struct Reference     |     |
| 10.4.1 Detailed Description                     |     |
| 10.4.2 Field Documentation                      |     |
| 10.4.2.1 state                                  |     |
| 10.4.2.2 remainingBytes                         |     |
| 10.4.2.3 buf                                    |     |
| 10.4.2.4 commandBuffer                          |     |

| 10.4.2.5 transfer                             | . 234 |
|-----------------------------------------------|-------|
| 10.4.2.6 completionCallback                   | . 234 |
| 10.4.2.7 userData                             | . 234 |
| 10.5 lpi2c_master_transfer_t Struct Reference | . 234 |
| 10.5.1 Detailed Description                   | . 235 |
| 10.5.2 Field Documentation                    | . 235 |
| 10.5.2.1 flags                                | . 235 |
| 10.5.2.2 slaveAddress                         | . 235 |
| 10.5.2.3 direction                            | . 235 |
| 10.5.2.4 subaddress                           | . 235 |
| 10.5.2.5 subaddressSize                       | . 236 |
| 10.5.2.6 data                                 | . 236 |
| 10.5.2.7 dataSize                             | . 236 |
| 10.6 lpi2c_slave_config_t Struct Reference    | . 236 |
| 10.6.1 Detailed Description                   | . 237 |
| 10.6.2 Field Documentation                    | . 237 |
| 10.6.2.1 enableSlave                          | . 237 |
| 10.6.2.2 address0                             | . 238 |
| 10.6.2.3 address1                             | . 238 |
| 10.6.2.4 addressMatchMode                     | . 238 |
| 10.6.2.5 filterDozeEnable                     | . 238 |
| 10.6.2.6 filterEnable                         | . 238 |
| 10.6.2.7 enableGeneralCall                    | . 238 |
| 10.6.2.8 enableAck                            | . 239 |
| 10.6.2.9 enableTx                             | . 239 |
| 10.6.2.10 enableRx                            | . 239 |
| 10.6.2.11 enableAddress                       | . 239 |
| 10.6.2.12 ignoreAck                           | . 239 |
| 10.6.2.13 enableReceivedAddressRead           | . 240 |
| 10.6.2.14 sdaGlitchFilterWidth_ns             | . 240 |
| 10.6.2.15 sclGlitchFilterWidth_ns             | . 240 |
| 10.6.2.16 dataValidDelay_ns                   | . 240 |
| 10.6.2.17 clockHoldTime_ns                    | . 240 |
| 10.7 lpi2c_slave_handle_t Struct Reference    | . 240 |
| 10.7.1 Detailed Description                   | . 241 |
| 10.7.2 Field Documentation                    | . 241 |
| 10.7.2.1 transfer                             | . 241 |
| 10.7.2.2 isBusy                               | . 241 |
| 10.7.2.3 wasTransmit                          | . 242 |

|    | 10.7.2.4 eventMask                                            | . 24 | 12 |
|----|---------------------------------------------------------------|------|----|
|    | 10.7.2.5 transferredCount                                     | . 24 | 12 |
|    | 10.7.2.6 callback                                             | . 24 | 12 |
|    | 10.7.2.7 userData                                             | . 24 | 12 |
|    | 10.8 lpi2c_slave_transfer_t Struct Reference                  | . 24 | 12 |
|    | 10.8.1 Detailed Description                                   | . 24 | 13 |
|    | 10.8.2 Field Documentation                                    | . 24 | 13 |
|    | 10.8.2.1 event                                                | . 24 | 13 |
|    | 10.8.2.2 receivedAddress                                      | . 24 | 13 |
|    | 10.8.2.3 completionStatus                                     | . 24 | 13 |
|    | 10.8.2.4 transferredCount                                     | . 24 | 14 |
|    | 10.9 pmic_version_t Struct Reference                          | . 24 | 14 |
|    | 10.9.1 Detailed Description                                   | . 24 | 14 |
|    |                                                               |      |    |
| 11 | File Documentation                                            | 24   |    |
|    | 11.1 platform/board/pmic.h File Reference                     |      |    |
|    | 11.1.1 Detailed Description                                   |      |    |
|    | 11.2 platform/drivers/gpio/fsl_gpio.h File Reference          |      |    |
|    | 11.3 platform/drivers/lpi2c/fsl_lpi2c.h File Reference        |      |    |
|    | 11.4 platform/drivers/pmic/fsl_pmic.h File Reference          |      |    |
|    | 11.5 platform/drivers/pmic/pf100/fsl_pf100.h File Reference   |      |    |
|    | 11.6 platform/drivers/pmic/pf8100/fsl_pf8100.h File Reference |      |    |
|    | 11.7 platform/main/board.h File Reference                     |      |    |
|    | 11.7.1 Detailed Description                                   |      |    |
|    | 11.8 platform/main/ipc.h File Reference                       |      |    |
|    | 11.8.1 Detailed Description                                   |      |    |
|    | 11.8.2 Function Documentation                                 |      |    |
|    | 11.8.2.1 sc_ipc_open()                                        |      |    |
|    | 11.8.2.2 sc_ipc_close()                                       |      |    |
|    | 11.8.2.3 sc_ipc_read()                                        |      |    |
|    | 11.8.2.4 sc_ipc_write()                                       |      |    |
|    | 11.9 platform/main/types.h File Reference                     |      |    |
|    | 11.9.1 Detailed Description                                   |      |    |
|    | 11.9.2 Typedef Documentation                                  |      |    |
|    | 11.9.2.1 sc_rsrc_t                                            |      |    |
|    | 11.9.2.2 sc_pad_t                                             |      |    |
|    | 11.10 platform/svc/pad/api.h File Reference                   | . 27 | 79 |
|    | 11.10.1 Detailed Description                                  |      |    |
|    | 11.11 platform/svc/timer/api.h File Reference                 | . 28 | 32 |

| Ind | dex                                          | 299 |
|-----|----------------------------------------------|-----|
|     | 11.15.1 Detailed Description                 | 297 |
|     | 11.15 platform/svc/rm/api.h File Reference   | 294 |
|     | 11.14.1 Detailed Description                 | 294 |
|     | 11.14 platform/svc/misc/api.h File Reference | 291 |
|     | 11.13.1 Detailed Description                 | 291 |
|     | 11.13 platform/svc/irq/api.h File Reference  | 288 |
|     | 11.12.1 Detailed Description                 | 288 |
|     | 11.12 platform/svc/pm/api.h File Reference   | 284 |
|     | 11.11.1 Detailed Description                 | 284 |

### **Chapter 1**

### **Overview**

The System Controller (SC) provides an abstraction to many of the underlying features of the hardware. This function runs on a Cortex-M processor which executes SC firmware (FW). This overview describes the features of the SCFW and the APIs exposed to other software components.

#### Features include:

- · System Initialization and Boot
- System Controller Communication
- Power Management
- · Resource Management
- · Pad Configuration
- Timers
- Interrupts
- Miscellaneous

Due to this abstraction, some HW describded in the SoC RM that is used by the SCFW is not directly accessible to other cores. This includes:

- All resources in the SCU subsystem (SCU M4, SCU LPUART, SCU LPI2C, etc.).
- All resource accessed via MSI links from the SCU subsystem (inc. pads, DSC, XRDC2, eCSR)
- · OCRAM controller, CAAM MP, eDMA MP & LPCG
- DB STC & LPCG, IMG GPR
- GIC/IRQSTR LPCG, IRQSTR.SCU and IRQSTR.CTI
- · Any other resources reserved by the port of the SCFW to the board

2 Overview

#### 1.1 System Initialization and Boot

The SC firmware runs on the SCU immediately after the SCU Read-only-memory (ROM) finishes loading code/data images from the first container. It is responsible for initializing many aspects of the system. This includes additional power and clock configuration and resource isolation hardware configuration. By default, the SC firmware configures the primary boot core to own most of the resources and launches the boot core. Additional configuration can be done by boot code.

#### 1.2 System Controller Communication

Other software components in the system communicate to the SC via an exposed API library. This library is implemented to make Remote Procedure Calls (RPC) via an underlying Inter-Processor Communication (IPC) mechanism. The IPC is facilitated by a hardware-based mailbox system.

Software components (Linux, QNX, FreeRTOS, KSDK) delivered for i.MX8 already include ports of the client API. Other 3rd parties will need to first port the API to their environment before the API can be used. The porking kit release includes archives of the client API for existing SW. These can be used as reference for porting the client API. All that needs to be implemented is the IPC layer which will utilize messaging units (MU) to communicate with the SCFW.

#### 1.3 System Controller Services

The SCFW provides API access to all the system controller functionality exported to other software systems. This includes:

#### 1.3.1 Power Management Service

All aspects of power management including power control, bias control, clock control, reset control, and wake-up event monitoring are grouped within the SC Power Management service.

- Power Control The SC firmware is responsible for centralized management of power controls and external
  power management devices. It manages the power state and voltage of power domains as well as bias control. It
  also resets peripherals as required due to power state transitions. This is all done via the API by communicating
  power state needs for individual resources.
- Clock Control The SC firmware is responsible for centralized management of clock controls. This includes clock sources such as oscillators and PLLs as well as clock dividers, muxes, and gates. This is all done via the API by communicating clocking needs for individual resources.
- Reset Control The SC firmware is responsible for reset control. This includes booting/rebooting a partition, obtaining reset reasons, and starting/stopping of CPUs.

Before any hardware in the SoC can be used, SW must first power up the resource and enable any clocks that it requires, otherwise access will generate a bus error. The Power Management (PM) API is documented here.

#### 1.3.2 Resource Management Service

SC firmware is responsible for managing ownership and access permissions to system resources. The features of the resource management service supported by SC firmware include:

- · Management of system resources such as SoC peripherals, memory regions, and pads
- Allows resources to be partitioned into different ownership groupings that are associated with different execution environments including multiple operating systems executing on different cores, TrustZone, and hypervisor
- Associates ownership with requests from messaging units within a resource partition
- Allows memory to be divided into memory regions that are then managed like other resources
- · Allows owners to configure access permissions to resources
- Configures hardware components to provide hardware enforced isolation
- Configures hardware components to directly control secure/nonsecure attribute driven on bus fabric
- Provides ownership and access permission information to other system controller functions (e.g. pad ownership information to the pad muxing functions)

Protection of resources is provided in two ways. First, the SCFW itself checks resource access rights when API calls are made that affect a specific resource. Depending on the API call, this may require that the caller be the owner, parent of the owner, or an ancestor of the owner. Second, any hardware available to enforce access controls is configured based on the RM state. This includes the configuration of IP such as XRDC2, XRDC, or RDC, as well as management pages of IP like CAAM.

The Resource Management (RM) API is documented here.

#### 1.3.3 Pad Configuration Service

Pad configuration is managed by SC firmware. The pad configuration features supported by the SC firmware include:

- Configuring the mux, input/output connection, and low-power isolation mode.
- · Configuring the technology-specific pad setting such as drive strength, pullup/pulldown, etc.
- Configuring compensation for pad groups with dual voltage capability.

The Pad (PAD) API is documented here.

4 Overview

#### 1.3.4 Timer Service

Many timer oriented services are grouped within the SC Timer service. This includes watchdogs, RTC, and system counter.

- Watchdog The SC firmware provides "virtual" watchdogs for all execution environments. Features include
  update of the watchdog timeout, start/stop of the watchdog, refresh of the watchdog, return of the watchdog
  status such as maximum watchdog timeout that can be set, watchdog timeout interval, and watchdog timeout
  interval remaining.
- Real-Time-Clock The SC firmware is responsible for providing access to the RTC. Features include setting the time, getting the time, and setting alarms.
- System Counter The SC firmware is responsible for providing access to the SYSCTR. Features incude setting
  an absolute alarm or a relative, periodic alarm. Reading is done directly via local hardware interfaces available
  for each CPU.

The Timer API is documented here.

#### 1.3.5 Interrupt Service

The System Controller needs a method to inform users about asynchronous notification events. This is done via the Interrupt service. The service provides APIs to enable/disable interrupts to the user and to read the status of pending interrupts. Reading the status automatically clears any pending state. The Interrupt (IRQ) API is documented here.

#### 1.3.6 Miscellaneous Service

On previous i.MX devices, miscellaneous features were controlled using IOMUX GPR registers with signals connected to configurable hardware. This functionality is being replaced with DSC GPR signals. SC firmware is responsible for programming the GPR signals to configure these subsystem features. The SC firmware also responsible for monitoring various temperature, voltage, and clock sensors.

- Controls The SC firmware provides access to miscellaneous controls. Features include software request to set (write) miscellaneous controls and software request to get (read) miscellaneous controls.
- Security The SC firmware provides access to several security functions including image loading and authentication.
- DMA The SC firmware provides access to DMA channel grouping and priority functions.
- **Temp** The SC firmware provides access to temperature sensors.

The Miscellaneous (MISC) API is documented here.

### **Chapter 2**

### **Disclaimer**

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp. com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREE ← NCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE P LUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C 5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobile ← GT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Arm Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and ?Vision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

(c) 2018 NXP B.V.



6 Disclaimer

### **Chapter 3**

# **Porting Guide**

The System Controller (SC) provides an abstraction to many of the underlying features of the hardware. This function runs on a Cortex-M processor which executes SC firmware (SCFW). The SCFW is responsible for some aspects of system boot, power/clock management, and resource management. As a result, the SCFW implementation is specific to the board. Board specific implementation includes mandatory PMIC support and optional DDR configuration. It also includes optional resource partition configuration.

The board support is contained in a board module consisting of a board.c implementation file and the board.h interface file. The board.c file has to be ported to any new board.

Functionality in the board module includes:

- Initialization used to initialize board data structures and sometimes HW.
- Configuration used to configure the SCFW, including which resources it keeps.
- DDR Configuration used to configure DDR; This function is called indirectly by the ROM with all true parameters.
- Resource Config used to optionally defined and configure resource partitions required before starting other CPUs
- PMIC Support initialization, power supply control, temp sensor configuration and reporting, etc.
- · Board Reset generate board reset; usually standard but could require something unique on some boards
- Board Control interface that can be exposed to SCFW clients handing things like PMIC temp sensor access and user-controlled voltages

The board.h interface is documented in the Board Interface Module section.

#### 3.1 Release

The SCFW is released for porting as a collection of object files, header files, make files, build scripts, and source code for the board module. Using this package, one can port board.c for a new board, compile it, and link with the delivered object files to create an SCFW binary.

SCFW is released and tested as part of other SW releases such as Linux and QNX OS releases. As a result, the SCFW port to a board must be based on the version of SCFW supplied with an OS release. SCFW object/porting packages should be supplied with OS releases.

The porting kit contains separate tar files for each SoC/version combination. These can be combined using the following command:

8 Porting Guide

#### 3.2 Build Environment

SCFW builds are compiled with a cross compiler and will only run on i.MX8 hardware. The SC firmware is a 32-bit program compiled using the GNU C compiler (gcc), debugged using the GNU debugger (gdb/ddd), and documented using doxygen. As a result, a GNU-compliant build environment is required. Linux must be used to compile target builds as that requires a cross compiler.

#### 3.3 Tool Chain

This SW package builds on a Linux host machine. The toolchain for comping should be obtained from the ARM download site. The version used is the GNU Arm Embedded Toolchain: 6-2017-q2-update June 28, 2017. Download the toolchain source and follow ARM's instructions for compiling on the host Linux machine.

Install the cross-compile toolchain on the Linux host. The TOOLS environment variable then needs to be set to the directory containing the compiler directory. For example, if using the GCC 4.9 cross-compile tools chain and installing to /home/example/toolsgcc-arm-none-eabi-4\_9-2015q3 then TOOLS would be set to /home/example. Building also requires srec cat which is usually found in the Linux srecord package. Optionally the cppcheck package is also useful.

If using bash, then set the TOOLS environment variable as follows:

```
export TOOLS=<your path to dir holding the toolchian>
```

This can be added to .bash\_profile.user or .bash\_profile depending on the environment.

If using tcsh, then set the TOOLS environment variable as follows:

```
setenv TOOLS <your path to dir holding the toolchian>
```

This can be added to .tcshrc.user or .tcshrc depending on the environment.

#### 3.4 Compiling the Code

The SC firmware can be fully compiled using the Makefile. The command format is:

Usage: make TARGET OPTIONS

There are two primary SoC targets:

qm : i.MX8QMqx : i.MX8QX

These generate the image (scfw\_tcm.bin) in their respective build directory.

There are several options that can be specified on the make command line:

3.4 Compiling the Code 9

| Option                 | Action                                |  |
|------------------------|---------------------------------------|--|
| V=0                    | quite output (default)                |  |
| V=1                    | verbose output                        |  |
| D=0                    | configure for no debug                |  |
| D=1                    | configure for debug (default)         |  |
| DL= <level></level>    | configure debug level (0-5)           |  |
| M=0                    | no debug monitor (default)            |  |
| M=1                    | include debug monitor                 |  |
| B= <box></box>         | configure board (default=val)         |  |
| DDR_CON= <file></file> | specify DDR config file w/o extension |  |
| R= <srev></srev>       | silicon revision                      |  |
| T= <test></test>       | run tests rather than boot next core  |  |

Note the debug level will only affect the code being compiled. It will not affect the code delivered in binary (i.e. object) form.

#### i.MX8QM Build

The i.MX8QM targets are as follows:

| Target   | Action                                       |  |
|----------|----------------------------------------------|--|
| qm       | build for i.MX8QM, output in build_mx8qm     |  |
| clean-qm | remove all build files for the i.MX8QM build |  |

The i.MX8DM targets are as follows:

| Target   | Action                                       |  |
|----------|----------------------------------------------|--|
| dm       | build for i.MX8DM, output in build_mx8dm     |  |
| clean-dm | remove all build files for the i.MX8DM build |  |

#### i.MX8QX (QXP, DX) Build

The i.MX8QX targets are as follows:

| Target   | Action                                       |  |
|----------|----------------------------------------------|--|
| qx       | build for i.MX8QX, output in build_mx8qx     |  |
| clean-qx | remove all build files for the i.MX8QX build |  |

#### **Generic Targets**

The Makefile supports some generic targets:

10 Porting Guide

| Target | Action                       |  |
|--------|------------------------------|--|
| help   | display help test            |  |
| clean  | delete all build directories |  |

#### 3.5 Production

When the SCFW is compiled for release into production devices, it is critical that this is done without debug (default is debug enabled, D=1) and without the debug monitor (default is no monitor, M=0). For example:

```
make qm R=B0 D=0 M=0
```

Turning off debug will eliminate the linking of the standard C library.

#### 3.6 Porting

Porting starts with creating a copy of a NXP-supplied board port such as that for the MEK board (e.g. mx8qx\_mek). These are found in the platform/board directory. Note the validation board ports dynamically detect the PMIC which affects boot time. Production ports should not do this.

- Create a copy and name it soc\_board where soc is the name of the Soc and board is the name of the board
- The Makefile should be modified to compile all the board module files. Usually this is just board.c but it could also
  include other source files in the board directory such as DDR configuration code, etc.
- The board.bom file should be modified to include drivers required by the board file that are not part of the standard build. This is usually just PMIC drivers. LPI2C, GPIO, etc. drivers are built in already.
- Modify board.c to provide support for the new board.
- Build the SCFW as described in the next section (e.g. make gm B=newboard).

The resulting binary can be found in the output directory (e.g. build\_mx8qx) as scfw\_tcm.bin.

Note the board.c file can call any of the internal functions within the SCFW including driver functions and SCFW API functions. When calling SCFW API functions, use the internal version (those without the sc\_prefix). For example, call pm\_get\_clock\_rate() instead of sc\_pm\_get\_clock\_rate(). The internal functions don't take an IPC channel as the first parameter and instead take a calling partition number. Use SC\_PT for calls intended to come from the SCU and the partition number for calls intended to come from other partitions. The API description for the latter is included here for reference.

The SCFW is built on top of the Kinetis SDK for L5K. The CMSIS, C startup, and many of the drivers come from the KSDK. KSDK drivers include GPIO, LPI2C, LPIT, LPUART, MU, and WDOG32. The GPIO an LPI2C can be used in the board.c port to interface with the SCU RGPIO and SCU LPI2C.

3.7 Porting Notes

#### 3.7 Porting Notes

Below are some suggestions for board porting:

- · Don't modify the section marked DO NOT CHANGE.
- Do not probe for a PMIC like the NXP validation board reference does (this consumes boot time).
- Don't communicate to the PMIC until absolutely necessary (I2C is slow).
- Using the rom\_caller variable in your DDR config file to avoid running from ROM is faster and easier to debug but it is too late when booting the AP cluster from DDR.
- If M4 boot time is important and if the M4 code doesn't use DDR then don't configure DDR early. Wait until after
  the M4 has started. An 'early' parameter is passed to board\_init\_ddr() to indicate which phase the call is occurring
  in.
- Configure any supplies always needed in board\_init(). Keep in mind this is still pretty late in the boot process (only after the SCFW is loaded and run). Any supplies needed to load the SCFW from the boot device must be configured using the OTP in the PMIC.
- board\_set\_power\_mode() and board\_set\_voltage() are where mapping of SoC power inputs to PMIC supplies should be done. These functions may be called as a result of a client calling sc\_pm\_set\_resource\_power\_mode() on a SoC resource or when changing the frequency for some resources that then need a different voltage.
- There are eight resources defined for board-level components (board resources). These are SC\_R\_BOARD\_R0 through SC\_R\_BOARD\_R7.
- board\_trans\_resource\_power() is where mapping of board resource power inputs to PMIC supplies should be
  done. This function is called as a result of a client calling sc\_pm\_set\_resource\_power\_mode() on a board resource.
- board\_set\_control() should be used if SCFW clients need to be able to set the voltage for PMIC supplies to board resources. The control would be SC\_C\_VOLTAGE. This function is called as a result of a client calling sc\_misc\_set\_control().
- If power supplies are shared, usage counters will need to be used to keep track of how many domains or resources
  are using a supply and only change its state when the counter transitions from 0 to 1 or 1 to 0.
- Drivers are provided for the NXP PF100 and PF8100/8200 PMICs. If a new PMIC needs to be supported then the code should just be part of the board code base (not a new driver).
- board\_parameter() is used to return various board design option info. For example, is the PCIe driven from an internal or external clock.
- board\_rsrc\_avail() returns SC\_TRUE if a resource exists. The default is to return that all exist. Some boards will
  remove power for some resource (DRC 1, or ADC). This function then has to tell the SCFW that is the case else
  the SCFW will atempt to access, hang, and the SCFW WDOG reset the system. This is also the case for some
  i.MX8 packages.
- Isolate HW for booting cores by defining resource partitions in board\_system\_config(). Note these partitions should then be specified in the boot container using the mkimage -p option.

12 Porting Guide

#### 3.8 Boot Flow

The i.MX8 boot architecture is described in a document by that name. By the time the SCFW runs, most of the initial images have been loaded (SCFW, SECO FW, AP IPL, M4 images, etc.). Loading of AP images is done later when the AP cores are started and run the ROM and/or AP IPL. All the loading is done by the SCU ROM and once it is done it jumps to the SCFW which has no ability to load anything further. The ROM does not start any of the CPUs. The SCFW does this only after it configures the isolation HW and is ready to field API requests from new running cores. The SCFW is also responsible for configuring the DRC if not already done by the SCU ROM via DCD. So, the basic boot flow of the SCFW is to configure the isolation HW, power up various parts of the SoC, configure the DDR, and start CPUs as requested by the ROM. It then enters a WFI loop executing API requests.

There are two primary boot modes supported by the SCFW: standard and early. In standard, no CPU is started until all the other steps are completed. At the end, all CPUs are started in the order they are requested by the ROM (which is based on the order they occur in the boot image). In early, some of the CPUs are started early before DDR is configured and before later CPUs are powered up or started. This mode is used to minimize the time from POR to M4 execution for some specific fast-boot use-cases. In this mode, early CPUs report they are done using sc\_misc\_boot\_done().

The boot mode is configured using one of the flags in the boot container. Bit 22 of the flags (SC\_BD\_FLAGS\_EARL 
Y\_CPU\_START) must be set for early boot mode. This is done when the image is created using mkimage. The -flags argument passes a flag as a hex value. See Boot Flags for more info.

The boot flow diagrams below show the flow, including call-outs to the porting layer (board.c). Typical boot times are listed. These are measured values on existing i.MX8 reference boards. These times can change significantly as a result of board design, PMIC configuration, DDR configuration, and implementation of the porting layer. Compile is with DL=0 option to minimize debug output. The DRC is configured by the SCFW rather than by the ROM via DCD. The system config is an example that configures for all M4's to run in an isolated partition.

#### **Standard Boot**

The standard SCFW boot flow is show in the diagram below:

3.8 Boot Flow 13



Figure 3.1 Standard SCFW Boot Flow

Details on the board.h interface are documented in the Board Interface Module section.

The boot times (measured on NXP reference boards) are as follows:

| Phase   | Typical Execution Time (ms) |
|---------|-----------------------------|
| Banner  | 0.1                         |
| Init    | 1.8                         |
| Config  | 3.2                         |
| DDR     | 5.3                         |
| SConfig | 2.3                         |
| Prep    | 8.2                         |
| Boot    | 20.9                        |

The Boot time represents the time at which all the CPUs requested to be started by the ROM will be started (relative to the time SCFW runs).

14 Porting Guide

#### **Early Boot**

The early SCFW boot flow is show in the diagram below:



Figure 3.2 Early SCFW Boot Flow

Details on the board.h interface are documented in the Board Interface Module section.

The boot times (measured on NXP reference boards, DCD run by ROM) are as follows:

| Phase   | Typical Execution Time (ms) |
|---------|-----------------------------|
| Banner  | 0.1                         |
| Init    | 1.8                         |
| Config  | 2.9                         |
| DDR     | 0.0                         |
| SConfig | 2.3                         |
| Prep    | 8.2                         |
| Early   | 7.9                         |
| Boot    | 16.2                        |

3.9 Testing 15

The Early time represents the relative time at which the early cores will be started. The Boot time represents the relative time at which the remaining CPUs requested to be started by the ROM will be started (usually the AP core). Early cores are usually M4 cores and determined by calling board early cpu().

Note that starting cores early is not sufficient to guarentee they can run to the point of handling critical tasks. SCFW API calls could block if the SCFW is configuring DDR, powering up other subsystems, or starting other CPUs. As a result, when in the early boot mode, the SCFW will wait for all cores started early to make an API call to inform the SCFW that they are past the critical boot stage and okay with SCFW API delays. The API call is sc\_misc\_boot\_done(). While waiting on these calls, the SCFW is not proceeding to boot the non-early cores so this feature, while accelerating the boot of early cores, comes as the expense of boot time for non-early cores (usually the AP cores).

PMIC fuses are normally set to insure all power supplies are enabled and the voltage is correct for starting subsystems required for initial boot. This includes supplies for all early CPUs. The overhead for communicating to the PMIC (usually via I2C) is too high in a critical boot time case. Dynamic PMIC programming should be restricted to the power up of non-early subsystems cand CPUs (typically AP cores, GPU, etc.).

#### 3.9 Testing

When bringing up a new board, SCFW tests should be run before attempting to boot Linux. The tests are primarily used internally to NXP and not documented in detail beyond this section. In general, any hangs when running the tests indicate lack of power from the PMIC, incorrect board configuration, or improper DDR configuration. Tests are compiled in using the T=<test> option.

| Test       | Description                                                        |  |
|------------|--------------------------------------------------------------------|--|
| а5х        | Tests Cortex-A subsystem(s) power up and access                    |  |
| all        | Runs all automatic test                                            |  |
| audio      | Tests audio subsystem power up and access                          |  |
| cci        | Tests CCI subsystem power up and access                            |  |
| conn       | Tests connectivity subsystem power up and access                   |  |
| db         | Tests DB subsystem power up and access                             |  |
| dblogic    | Tests DBLOGIC subsystem power up and access                        |  |
| dc         | Tests display subsystem(s) power up and access                     |  |
| ddr        | Basic DDR test                                                     |  |
| ddr_stress | SCU-based DDR stress test                                          |  |
| dma        | Tests DMA subsystem power up and access                            |  |
| drc        | Tests that the DRC(s) can be powered, configured, and DDR accessed |  |
| dsc        | Test that all subsystems can be powered and each DSC accessed      |  |
| gpu        | Tests GPU subsystem(s) power up and access                         |  |
| hsio       | Tests HSIO subsystem power up and access                           |  |
| img        | Tests imaging subsystem power up and access                        |  |
| Isio       | Tests LSIO subsystem power up and access                           |  |
| m4         | Tests M4 subsystem(s) power up and access                          |  |
| pm         | Tests power management service                                     |  |
| pmic       | Tests PMIC temp sensor(s)                                          |  |
| rm         | Tests resource management service                                  |  |
| temp       | Tests all SoC temp sensors                                         |  |
| timer      | Tests timer service                                                |  |
| vpu        | Tests VPU subsystem power up and access                            |  |

16 Porting Guide

The first test that should be run on a new board is the dsc test. This will determine if all resources (not removed via board\_rsrc\_avail()) can be powered and accessed. The drc, ddr, and ddr\_stress tests should then be run to insure the DDR passes basic test. In the end, the all test should be run without hangs. Then the DDR stress test application should be run. Then OS booting can be tested.

#### **3.10** Debug

#### Logging

The SCFW can log to a UART. The board.c file determines which UART will be used. Ideally, this should be the SCU UART as use of any other UART will impact power as additional subsystems have to be powered up for the SCU to access other UARTs. Default baud rate is 115,200bps.

By default, the SCFW has debug enabled (D=1), with a debug level of 2 (DL=2). The default debug categories can be found in the debug.h file. The object files in the porting package are compiled with the default debug.h settings but with DL=0. The compile of the board port files can be controlled by modifying debug.h or overriding the debug level (DL option). This will only affect compilation so only the files being compiled (usually board.c) and not the files delivered as object files.

Debugging board port files should be done using the BOARD category which is enabled by default. Use the board ← \_print() macro. The format of this macro is the same as standard printf() but with a debug level parameter as the first argument. Output will occur if the dl argument is less than or equal to the debug level. The debug level can be set at compile via the debug.h or the DL=<debug level>=""> make option.

board\_print(dl, format string, optional args ...);

Output will occur if dl <= DEBUG LEVEL.

Production SCFW should always be compiled with DL=0 to avoid extending boot time.

#### **Debug Monitor**

A debug monitor can be compiled into the SCFW using the M=1 make option. This can be used to R/W memory or registers, R/W power state, and dump some resource manager state. See Debug Monitor for more info.

Production SCFW should never have the monitor enabled (M=0, the default)!

#### **JTAG**

A JTAG debugger can also be used to debug the SCFW. Source-level debug is only available for the board port source files. Symbols are available in the object files as they are compiled with the -g -Os options. Note symbols should be stripped from final object files for production SCFW.

### **Chapter 4**

# **Usage**

#### 4.1 SCFW API

Calling the functions in the SCFW requires a client API which utilizes an RPC/IPC layer to communicate to the SC← FW binary running on the SCU. Application environments (Linux, QNX, FreeRTOS, KSDK) delivered for i.MX8 already include ports of the client API. Other 3rd parties will need to first port the API to their environment before the API can be used. The porking kit release includes archives of the client API for existing SW. These can be used as reference for porting the client API. All that needs to be implemented is the IPC layer which will utilize messaging units (MU) to communicate with the SCFW.

The SCFW API is documented in the individual API sections. There are examples in the Details section for each service.

- Resource Management
- Power Management
- Pad Configuration
- Timers
- Interrupts
- Miscellaneous

#### 4.2 Loading

The SCFW is loaded by including the binary (scfw\_tcm.bin) in the boot container.

#### 4.3 Boot Flags

The image container holding the SCFW should also have the boot flags configured. This is a set of flags (32-bits) specified with the -flags option to mkimage.

These are defined as:

18 Usage

| Flag                        | Bit | Meaning                                          |
|-----------------------------|-----|--------------------------------------------------|
| SC_BD_FLAGS_NOT_SECURE      | 16  | Initial boot partition is not secure             |
| SC_BD_FLAGS_NOT_ISOLATED    | 17  | Initial boot partition is not isolated           |
| SC_BD_FLAGS_RESTRICTED      | 18  | Initial boot partition is restricted             |
| SC_BD_FLAGS_GRANT           | 19  | Initial boot partition grants access to the SCFW |
| SC_BD_FLAGS_NOT_COHERENT    | 20  | Initial boot partition is not coherent           |
| SC_BD_FLAGS_ALT_CONFIG      | 21  | Alternate SCFW config (passed to board.c)        |
| SC_BD_FLAGS_EARLY_CPU_START | 22  | Start some CPUs early                            |
| SC_BD_FLAGS_DDRTEST         | 23  | Config for DDR stress test                       |
| SC_BD_FLAGS_NO_AP           | 24  | Don't boot AP even if requested by ROM           |

See the sc\_rm\_partition\_alloc() function for more info. Note some of the flags are inverted before calling this function! This results in a default (all 0) which is appropriate for normal OS execution. That is a partition which is secure, isolated, not restricted, not grant, coherent, no early start, and no DDR test.

# **Chapter 5**

# **Debug Monitor**

If the SCFW is compiled using the M=1 option (default is M=0) then it will include a debug monitor. The debug monitor allows command-line interaction via the SCU UART. Inclusion of the debug monitor affects SCFW timing and therefore should never be deployed in a product!

Note the terminal needs to be in a mode that sends CR or LF for a new line (not CR+LF).

The following commands are supported:

| Command                 | Description                                                  |
|-------------------------|--------------------------------------------------------------|
| exit                    | exit the debug monitor                                       |
| quit                    | exit the debug monitor                                       |
| reset [mode]            | request reset with mode (default = board)                    |
| reboot partition [type] | request partition reboot with type (default = cold)          |
| md.b address [count]    | display count bytes at address                               |
| md.w address [count]    | display count words at address                               |
| md[.l] address [count]  | display count long-words at address                          |
| mm.b address value      | modify byte at address                                       |
| mm.w address value      | modify word at address                                       |
| mm[.l] address value    | modify long-word at address                                  |
| ai.r ss sel addr        | read analog interface (AI) register                          |
| ai.w ss sel addr data   | write analog interface (AI) register                         |
| fuse.r word             | read OTP fuse word                                           |
| fuse.w word value       | write value to OTP fuse word                                 |
| power.r [resource]      | read/get power mode of resource (default = all)              |
| power.w resource mode   | write/set power mode of resource to mode (off, stby, lp, on) |
| info                    | display SCFW/SoC info like unique ID, etc.                   |
| seco lifecycle change   | send SECO lifecycle update command (change) to SECO          |
| seco info               | display SECO info like Lifecycle, SNVS state, etc.           |
| seco debug              | dump SECO debug log                                          |
| seco events             | dump SECO event log                                          |
| seco commit             | commit SRK and/or SECO FW version update                     |
| pmic.r id reg           | read pmic register                                           |
| pmic.w id reg val       | write pmic register                                          |
| y pmic.l id             | list pmic info (rail voltages, etc)                          |

**Subject to Change** 

20 Debug Monitor

Resource and subsystem (ss) arguments are specified by name. All numeric arguments are decimal unless prefixed with 0x (for hex) or 0 (for octal).

Additional commands are available when the debug monitor is built from full source. See the Debug Monitor section.

# **Chapter 6**

# **Module Index**

# 6.1 Modules

# Here is a list of all modules:

| (DRV) General-Purpose Input/Output      | 27 |
|-----------------------------------------|----|
| GPIO Driver                             | 29 |
| FGPIO Driver                            | 34 |
| (DRV) Low Power I2C Driver              | 39 |
| LPI2C Master Driver                     | 41 |
| LPI2C Slave Driver                      | 62 |
| LPI2C Master DMA Driver                 | 77 |
| LPI2C Slave DMA Driver                  | 78 |
| LPI2C FreeRTOS Driver                   | 79 |
| LPI2C μCOS/II Driver                    | 80 |
| LPI2C μCOS/III Driver                   | 81 |
| (DRV) Power Management IC Driver        | 82 |
| (DRV) PF100 Power Management IC Driver  | 92 |
| (DRV) PF8100 Power Management IC Driver | 00 |
| (SVC) Pad Service                       | 80 |
| (SVC) Timer Service                     | 26 |
| (SVC) Power Management Service          | 38 |
| (SVC) Interrupt Service                 | 60 |
| (SVC) Miscellaneous Service             | 64 |
| (SVC) Resource Management Service       | 86 |
| (BRD) Board Interface                   | 12 |

22 Module Index

# **Chapter 7**

# **Data Structure Index**

# 7.1 Data Structures

Here are the data structures with brief descriptions:

| gpio_pin_config_t                                             |    |
|---------------------------------------------------------------|----|
| The GPIO pin configuration structure                          | 27 |
| lpi2c_data_match_config_t                                     |    |
| LPI2C master data match configuration structure               | 27 |
| lpi2c_master_config_t                                         |    |
| Structure with settings to initialize the LPI2C master module | 29 |
| lpi2c_master_handle_t                                         |    |
| Driver handle for master non-blocking APIs                    | 32 |
| lpi2c_master_transfer_t                                       |    |
| Non-blocking transfer descriptor structure                    | 34 |
| lpi2c_slave_config_t                                          |    |
| Structure with settings to initialize the LPI2C slave module  | 16 |
| lpi2c_slave_handle_t                                          |    |
| LPI2C slave handle structure                                  | 10 |
| lpi2c_slave_transfer_t                                        |    |
| LPI2C slave transfer structure                                | 12 |
| pmic_version_t                                                |    |
| Structure for ID and Revision of PMIC                         | 14 |

24 Data Structure Index

# **Chapter 8**

# File Index

# 8.1 File List

Here is a list of all documented files with brief descriptions:

| platform/board/pmic.h                                                                                    |
|----------------------------------------------------------------------------------------------------------|
| PMIC include for PMIC interface layer                                                                    |
| platform/drivers/gpio/fsl_gpio.h                                                                         |
| platform/drivers/lpi2c/fsl_lpi2c.h                                                                       |
| platform/drivers/pmic/fsl_pmic.h                                                                         |
| platform/drivers/pmic/pf100/fsl_pf100.h                                                                  |
| platform/drivers/pmic/pf8100/fsl_pf8100.h                                                                |
| platform/main/board.h                                                                                    |
| Header file containing the board API                                                                     |
| platform/main/ipc.h                                                                                      |
| Header file for the IPC implementation                                                                   |
| platform/main/types.h                                                                                    |
| Header file containing types used across multiple service APIs                                           |
| platform/svc/irq/api.h                                                                                   |
| Header file containing the public API for the System Controller (SC) Interrupt (IRQ) function 288        |
| platform/svc/misc/api.h                                                                                  |
| Header file containing the public API for the System Controller (SC) Miscellaneous (MISC) function . 291 |
| platform/svc/pad/api.h                                                                                   |
| Header file containing the public API for the System Controller (SC) Pad Control (PAD) function 279      |
| platform/svc/pm/api.h                                                                                    |
| Header file containing the public API for the System Controller (SC) Power Management (PM) func-         |
| tion                                                                                                     |
| platform/svc/rm/api.h                                                                                    |
| Header file containing the public API for the System Controller (SC) Resource Management (RM)            |
| function                                                                                                 |
| platform/svc/timer/api.h                                                                                 |
| Header file containing the public API for the System Controller (SC) Timer function                      |
|                                                                                                          |

26 File Index

# **Chapter 9**

# **Module Documentation**

# 9.1 (DRV) General-Purpose Input/Output

Module for the GPIO and FPGIO drivers.

#### Modules

- GPIO Driver
- FGPIO Driver

# **Files**

• file fsl\_gpio.h

# **Data Structures**

• struct gpio\_pin\_config\_t

The GPIO pin configuration structure.

# **Enumerations**

• enum gpio\_pin\_direction\_t { kGPIO\_DigitalInput = 0U, kGPIO\_DigitalOutput = 1U } GPIO direction definition.

# **Driver version**

#define FSL\_GPIO\_DRIVER\_VERSION (MAKE\_VERSION(2, 1, 0))
 GPIO driver version 2.1.0.

# 9.1.1 Detailed Description

Module for the GPIO and FPGIO drivers.

# 9.1.2 Macro Definition Documentation

# 9.1.2.1 FSL\_GPIO\_DRIVER\_VERSION

```
#define FSL_GPIO_DRIVER_VERSION (MAKE_VERSION(2, 1, 0))
```

GPIO driver version 2.1.0.

# 9.1.3 Enumeration Type Documentation

# 9.1.3.1 gpio\_pin\_direction\_t

```
enum gpio_pin_direction_t
```

GPIO direction definition.

# Enumerator

| kGPIO_DigitalInput  | Set current pin as digital input.  |
|---------------------|------------------------------------|
| kGPIO_DigitalOutput | Set current pin as digital output. |

9.2 GPIO Driver

#### 9.2 GPIO Driver

# **GPIO Configuration**

• void GPIO\_PinInit (GPIO\_Type \*base, uint32\_t pin, const gpio\_pin\_config\_t \*config)

Initializes a GPIO pin used by the board.

# **GPIO Output Operations**

- static void GPIO\_WritePinOutput (GPIO\_Type \*base, uint32\_t pin, uint8\_t output)

  Sets the output level of the multiple GPIO pins to the logic 1 or 0.
- static void GPIO\_SetPinsOutput (GPIO\_Type \*base, uint32\_t mask)

Sets the output level of the multiple GPIO pins to the logic 1.

static void GPIO\_ClearPinsOutput (GPIO\_Type \*base, uint32\_t mask)

Sets the output level of the multiple GPIO pins to the logic 0.

static void GPIO\_TogglePinsOutput (GPIO\_Type \*base, uint32\_t mask)

Reverses current output logic of the multiple GPIO pins.

# **GPIO Input Operations**

static uint32\_t GPIO\_ReadPinInput (GPIO\_Type \*base, uint32\_t pin)
 Reads the current input value of the whole GPIO port.

# **GPIO Interrupt**

- uint32\_t GPIO\_GetPinsInterruptFlags (GPIO\_Type \*base)
  - Reads whole GPIO port interrupt status flag.
- void GPIO\_ClearPinsInterruptFlags (GPIO\_Type \*base, uint32\_t mask)

Clears multiple GPIO pin interrupt status flag.

# 9.2.1 Detailed Description

The KSDK provides a peripheral driver for the General-Purpose Input/Output (GPIO) module of Kinetis devices.

# 9.2.2 Typical use case

#### 9.2.2.1 Output Operation

```
/* Output pin configuration */
gpio_pin_config_t led_config =
{
    kGpioDigitalOutput,
    1,
};
/* Sets the configuration */
GPIO_PinInit(GPIO_LED, LED_PINNUM, &led_config);
```

# 9.2.2.2 Input Operation

```
/* Input pin configuration */
PORT_SetPinInterruptConfig(BOARD_SW2_PORT, BOARD_SW2_GPIO_PIN, kPORT_InterruptFallingEdge);
NVIC_EnableIRQ(BOARD_SW2_IRQ);
gpio_pin_config_t swl_config =
{
    kGpioDigitalInput,
    0,
};
/* Sets the input pin configuration */
GPIO_PinInit(GPIO_SW1, SW1_PINNUM, &swl_config);
```

#### 9.2.3 Function Documentation

## 9.2.3.1 GPIO\_PinInit()

Initializes a GPIO pin used by the board.

To initialize the GPIO, define a pin configuration, either input or output, in the user file. Then, call the GPIO\_PinInit() function.

This is an example to define an input pin or output pin configuration:

```
// Define a digital input pin configuration,
gpio_pin_config_t config =
{
   kGPIO_DigitalInput,
    0,
}
//Define a digital output pin configuration,
gpio_pin_config_t config =
{
   kGPIO_DigitalOutput,
   0,
}
```

# **Parameters**

| base   | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |
|--------|---------------------------------------------------------------|
| pin    | GPIO port pin number                                          |
| config | GPIO pin configuration pointer                                |

#### 9.2.3.2 GPIO\_WritePinOutput()

9.2 GPIO Driver

```
uint32_t pin,
uint8_t output ) [inline], [static]
```

Sets the output level of the multiple GPIO pins to the logic 1 or 0.

#### **Parameters**

| base   | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.)     |
|--------|-------------------------------------------------------------------|
| pin    | GPIO pin number                                                   |
| output | GPIO pin output logic level.                                      |
|        | 0: corresponding pin output low-logic level.                      |
|        | <ul> <li>1: corresponding pin output high-logic level.</li> </ul> |

#### 9.2.3.3 GPIO\_SetPinsOutput()

Sets the output level of the multiple GPIO pins to the logic 1.

# **Parameters**

| base | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |
|------|---------------------------------------------------------------|
| mask | GPIO pin number macro                                         |

# 9.2.3.4 GPIO\_ClearPinsOutput()

Sets the output level of the multiple GPIO pins to the logic 0.

#### **Parameters**

| base | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |
|------|---------------------------------------------------------------|
| mask | GPIO pin number macro                                         |

# 9.2.3.5 GPIO\_TogglePinsOutput()

Reverses current output logic of the multiple GPIO pins.

#### **Parameters**

| base | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |
|------|---------------------------------------------------------------|
| mask | GPIO pin number macro                                         |

# 9.2.3.6 GPIO\_ReadPinInput()

Reads the current input value of the whole GPIO port.

#### **Parameters**

| base | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |
|------|---------------------------------------------------------------|
| pin  | GPIO pin number                                               |

#### **Return values**

# GPIO port input value 0: corresponding pin input low-logic level. 1: corresponding pin input high-logic level.

# 9.2.3.7 GPIO\_GetPinsInterruptFlags()

Reads whole GPIO port interrupt status flag.

If a pin is configured to generate the DMA request, the corresponding flag is cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to that flag. If configured for a level sensitive interrupt that remains asserted, the flag is set again immediately.

9.2 GPIO Driver

# **Parameters**

# **Return values**

# 9.2.3.8 GPIO\_ClearPinsInterruptFlags()

Clears multiple GPIO pin interrupt status flag.

#### **Parameters**

| base | GPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|------|---------------------------------------------------------------|--|
| mask | GPIO pin number macro                                         |  |

# 9.3 FGPIO Driver

# **FGPIO Configuration**

void FGPIO\_PinInit (FGPIO\_Type \*base, uint32\_t pin, const gpio\_pin\_config\_t \*config)
 Initializes a FGPIO pin used by the board.

# **FGPIO Output Operations**

- static void FGPIO\_WritePinOutput (FGPIO\_Type \*base, uint32\_t pin, uint8\_t output)

  Sets the output level of the multiple FGPIO pins to the logic 1 or 0.
- static void FGPIO\_SetPinsOutput (FGPIO\_Type \*base, uint32\_t mask)

Sets the output level of the multiple FGPIO pins to the logic 1.

• static void FGPIO ClearPinsOutput (FGPIO Type \*base, uint32 t mask)

Sets the output level of the multiple FGPIO pins to the logic 0.

static void FGPIO\_TogglePinsOutput (FGPIO\_Type \*base, uint32\_t mask)

Reverses current output logic of the multiple FGPIO pins.

# **FGPIO Input Operations**

static uint32\_t FGPIO\_ReadPinInput (FGPIO\_Type \*base, uint32\_t pin)
 Reads the current input value of the whole FGPIO port.

#### **FGPIO Interrupt**

uint32\_t FGPIO\_GetPinsInterruptFlags (FGPIO\_Type \*base)

Reads the whole FGPIO port interrupt status flag.

void FGPIO\_ClearPinsInterruptFlags (FGPIO\_Type \*base, uint32\_t mask)

Clears the multiple FGPIO pin interrupt status flag.

# 9.3.1 Detailed Description

This section describes the programming interface of the FGPIO driver. The FGPIO driver configures the FGPIO module and provides a functional interface to build the GPIO application.

#### Note

FGPIO (Fast GPIO) is only available in a few MCUs. FGPIO and GPIO share the same peripheral but use different registers. FGPIO is closer to the core than the regular GPIO and it's faster to read and write.

9.3 FGPIO Driver 35

# 9.3.2 Typical use case

# 9.3.2.1 Output Operation

#### 9.3.3 Function Documentation

 $/\star$  Sets the input pin configuration  $\star/$ 

FGPIO\_PinInit(FGPIO\_SW1, SW1\_PINNUM, &sw1\_config);

#### 9.3.3.1 FGPIO\_PinInit()

Initializes a FGPIO pin used by the board.

To initialize the FGPIO driver, define a pin configuration, either input or output, in the user file. Then, call the FGPIO\_PinInit() function.

This is an example to define an input pin or output pin configuration:

```
// Define a digital input pin configuration,
gpio_pin_config_t config =
{
   kGPIO_DigitalInput,
   0,
}
//Define a digital output pin configuration,
gpio_pin_config_t config =
{
   kGPIO_DigitalOutput,
   0,
```

#### **Parameters**

| base                                     | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|------------------------------------------|----------------------------------------------------------------|--|
| pin                                      | FGPIO port pin number                                          |  |
| Constige FGPIO pin configuration pointer |                                                                |  |

# 9.3.3.2 FGPIO\_WritePinOutput()

```
static void FGPIO_WritePinOutput (
          FGPIO_Type * base,
          uint32_t pin,
          uint8_t output ) [inline], [static]
```

Sets the output level of the multiple FGPIO pins to the logic 1 or 0.

#### **Parameters**

| base   | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|--------|----------------------------------------------------------------|--|
| pin    | FGPIO pin number                                               |  |
| output | FGPIOpin output logic level.                                   |  |
|        | 0: corresponding pin output low-logic level.                   |  |
|        | 1: corresponding pin output high-logic level.                  |  |

# 9.3.3.3 FGPIO\_SetPinsOutput()

Sets the output level of the multiple FGPIO pins to the logic 1.

# **Parameters**

| base | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|------|----------------------------------------------------------------|--|
| mask | FGPIO pin number macro                                         |  |

# 9.3.3.4 FGPIO\_ClearPinsOutput()

Sets the output level of the multiple FGPIO pins to the logic 0.

9.3 FGPIO Driver 37

#### **Parameters**

| base | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on |  |
|------|--------------------------------------------------------------|--|
| mask | FGPIO pin number macro                                       |  |

# 9.3.3.5 FGPIO\_TogglePinsOutput()

Reverses current output logic of the multiple FGPIO pins.

#### **Parameters**

| base | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|------|----------------------------------------------------------------|--|
| mask | FGPIO pin number macro                                         |  |

# 9.3.3.6 FGPIO\_ReadPinInput()

Reads the current input value of the whole FGPIO port.

# **Parameters**

| base | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|------|----------------------------------------------------------------|--|
| pin  | FGPIO pin number                                               |  |

#### **Return values**

| FGPIO | port input value                             |  |
|-------|----------------------------------------------|--|
|       | 0: corresponding pin input low-logic level.  |  |
|       | 1: corresponding pin input high-logic level. |  |

# 9.3.3.7 FGPIO\_GetPinsInterruptFlags()

Reads the whole FGPIO port interrupt status flag.

If a pin is configured to generate the DMA request, the corresponding flag is cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to that flag. If configured for a level sensitive interrupt that remains asserted, the flag is set again immediately.

#### **Parameters**

| base | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |
|------|----------------------------------------------------------------|
|------|----------------------------------------------------------------|

#### Return values

# 9.3.3.8 FGPIO\_ClearPinsInterruptFlags()

Clears the multiple FGPIO pin interrupt status flag.

# **Parameters**

| base | FGPIO peripheral base pointer(GPIOA, GPIOB, GPIOC, and so on.) |  |
|------|----------------------------------------------------------------|--|
| mask | FGPIO pin number macro                                         |  |

# 9.4 (DRV) Low Power I2C Driver

Module for the LPI2C driver.

#### Modules

- LPI2C Master Driver
- LPI2C Slave Driver
- LPI2C Master DMA Driver
- LPI2C Slave DMA Driver
- LPI2C FreeRTOS Driver
- LPI2C μCOS/II Driver
- LPI2C μCOS/III Driver

#### **Files**

· file fsl\_lpi2c.h

#### **Enumerations**

```
    enum _lpi2c_status {
        kStatus_LPI2C_Busy = MAKE_STATUS(kStatusGroup_LPI2C, 0), kStatus_LPI2C_Idle = MAKE_STATUS(k↔
        StatusGroup_LPI2C, 1), kStatus_LPI2C_Nak = MAKE_STATUS(kStatusGroup_LPI2C, 2), kStatus_LPI2C_FifoError
        = MAKE_STATUS(kStatusGroup_LPI2C, 3),
        kStatus_LPI2C_BitError = MAKE_STATUS(kStatusGroup_LPI2C, 4), kStatus_LPI2C_ArbitrationLost = MAKE ←
        _STATUS(kStatusGroup_LPI2C, 5), kStatus_LPI2C_PinLowTimeout, kStatus_LPI2C_NoTransferInProgress,
        kStatus_LPI2C_DmaRequestFail = MAKE_STATUS(kStatusGroup_LPI2C, 7) }
        LPI2C status return codes.
```

#### **Driver version**

#define FSL\_LPI2C\_DRIVER\_VERSION (MAKE\_VERSION(2, 1, 0))
 LPI2C driver version 2.1.0.

# 9.4.1 Detailed Description

Module for the LPI2C driver.

#### 9.4.2 Macro Definition Documentation

# 9.4.2.1 FSL\_LPI2C\_DRIVER\_VERSION

```
#define FSL_LPI2C_DRIVER_VERSION (MAKE_VERSION(2, 1, 0))
```

LPI2C driver version 2.1.0.

# 9.4.3 Enumeration Type Documentation

# 9.4.3.1 \_lpi2c\_status

enum \_lpi2c\_status

LPI2C status return codes.

# Enumerator

| kStatus_LPI2C_Busy                 | The master is already performing a transfer.             |
|------------------------------------|----------------------------------------------------------|
| kStatus_LPI2C_ldle                 | The slave driver is idle.                                |
| kStatus_LPI2C_Nak                  | The slave device sent a NAK in response to a byte.       |
| kStatus_LPI2C_FifoError            | FIFO under run or overrun.                               |
| kStatus_LPI2C_BitError             | Transferred bit was not seen on the bus.                 |
| kStatus_LPI2C_ArbitrationLost      | Arbitration lost error.                                  |
| kStatus_LPI2C_PinLowTimeout        | SCL or SDA were held low longer than the timeout.        |
| kStatus_LPI2C_NoTransferInProgress | Attempt to abort a transfer when one is not in progress. |
| kStatus_LPI2C_DmaRequestFail       | DMA request failed.                                      |

#### 9.5 LPI2C Master Driver

#### **Data Structures**

· struct lpi2c master config t

Structure with settings to initialize the LPI2C master module.

· struct lpi2c\_data\_match\_config\_t

LPI2C master data match configuration structure.

struct lpi2c\_master\_transfer\_t

Non-blocking transfer descriptor structure.

• struct lpi2c\_master\_handle\_t

Driver handle for master non-blocking APIs.

# **Typedefs**

• typedef void(\* lpi2c\_master\_transfer\_callback\_t) (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, status\_t completionStatus, void \*userData)

Master completion callback function pointer type.

#### **Enumerations**

```
    enum_lpi2c_master_flags {
    kLPI2C_MasterTxReadyFlag = LPI2C_MSR_TDF_MASK, kLPI2C_MasterRxReadyFlag = LPI2C_MSR_RDF → __MASK, kLPI2C_MasterEndOfPacketFlag = LPI2C_MSR_EPF_MASK, kLPI2C_MasterStopDetectFlag = LPI2 ← C_MSR_SDF_MASK,
    kLPI2C_MasterNackDetectFlag = LPI2C_MSR_NDF_MASK, kLPI2C_MasterArbitrationLostFlag = LPI2C_M ← SR_ALF_MASK, kLPI2C_MasterFifoErrFlag = LPI2C_MSR_FEF_MASK, kLPI2C_MasterPinLowTimeoutFlag =
```

kLPI2C\_MasterDataMatchFlag = LPI2C\_MSR\_DMF\_MASK, kLPI2C\_MasterBusyFlag = LPI2C\_MSR\_MBF\_M↔ ASK, kLPI2C\_MasterBusyFlag = LPI2C\_MSR\_BBF\_MASK }

LPI2C master peripheral flags.

LPI2C\_MSR\_PLTF\_MASK,

enum lpi2c\_direction\_t { kLPI2C\_Write = 0U, kLPI2C\_Read = 1U }

Direction of master and slave transfers.

enum lpi2c\_master\_pin\_config\_t {

 $kLPI2C\_2PinOpenDrain = 0x0U, kLPI2C\_2PinOutputOnly = 0x1U, kLPI2C\_2PinPushPull = 0x2U, kLPI2C\_4PinPushPull = 0x3U, kLPI2C\_4PinPushPull = 0x$ 

kLPI2C\_2PinOpenDrainWithSeparateSlave, kLPI2C\_2PinOutputOnlyWithSeparateSlave, kLPI2C\_2PinPushPullWithSeparateSlave, kLPI2C\_4PinPushPullWithInvertedOutput = 0x7U }

LPI2C pin configuration.

enum lpi2c\_host\_request\_source\_t { kLPI2C\_HostRequestExternalPin = 0x0U, kLPI2C\_HostRequestInputTrigger = 0x1U }

LPI2C master host request selection.

enum lpi2c\_host\_request\_polarity\_t { kLPI2C\_HostRequestPinActiveLow = 0x0U, kLPI2C\_HostRequestPinActiveHigh = 0x1U }

LPI2C master host request pin polarity configuration.

```
    enum lpi2c_data_match_config_mode_t {
        kLPI2C_MatchDisabled = 0x0U, kLPI2C_1stWordEqualsM0OrM1 = 0x2U, kLPI2C_AnyWordEqualsM0OrM1 =
        0x3U, kLPI2C_1stWordEqualsM0And2ndWordEqualsM1,
        kLPI2C_AnyWordEqualsM0AndNextWordEqualsM1, kLPI2C_1stWordAndM1EqualsM0AndM1, kLPI2C_AnyWordAndM1EqualsM0
    }
```

LPI2C master data match configuration modes.

enum \_lpi2c\_master\_transfer\_flags { kLPI2C\_TransferDefaultFlag = 0x00U, kLPI2C\_TransferNoStartFlag = 0x01U, kLPI2C\_TransferRepeatedStartFlag = 0x02U, kLPI2C\_TransferNoStopFlag = 0x04U }

Transfer option flags.

#### Initialization and deinitialization

void LPI2C\_MasterGetDefaultConfig (lpi2c\_master\_config\_t \*masterConfig)

Provides a default configuration for the LPI2C master peripheral.

void LPI2C\_MasterInit (LPI2C\_Type \*base, const lpi2c\_master\_config\_t \*masterConfig, uint32\_t sourceClock
 Hz)

Initializes the LPI2C master peripheral.

void LPI2C\_MasterDeinit (LPI2C\_Type \*base)

Deinitializes the LPI2C master peripheral.

• void LPI2C\_MasterConfigureDataMatch (LPI2C\_Type \*base, const lpi2c\_data\_match\_config\_t \*config)

Configures LPI2C master data match feature.

• static void LPI2C\_MasterReset (LPI2C\_Type \*base)

Performs a software reset.

static void LPI2C\_MasterEnable (LPI2C\_Type \*base, bool enable)

Enables or disables the LPI2C module as master.

# **Status**

• static uint32 t LPI2C MasterGetStatusFlags (LPI2C Type \*base)

Gets the LPI2C master status flags.

static void LPI2C\_MasterClearStatusFlags (LPI2C\_Type \*base, uint32\_t statusMask)

Clears the LPI2C master status flag state.

#### Interrupts

• static void LPI2C\_MasterEnableInterrupts (LPI2C\_Type \*base, uint32\_t interruptMask)

Enables the LPI2C master interrupt requests.

static void LPI2C\_MasterDisableInterrupts (LPI2C\_Type \*base, uint32\_t interruptMask)

Disables the LPI2C master interrupt requests.

static uint32\_t LPI2C\_MasterGetEnabledInterrupts (LPI2C\_Type \*base)

Returns the set of currently enabled LPI2C master interrupt requests.

#### **DMA** control

static void LPI2C MasterEnableDMA (LPI2C Type \*base, bool enableTx, bool enableRx)

Enables or disables LPI2C master DMA requests.

• static uint32\_t LPI2C\_MasterGetTxFifoAddress (LPI2C\_Type \*base)

Gets LPI2C master transmit data register address for DMA transfer.

static uint32 t LPI2C MasterGetRxFifoAddress (LPI2C Type \*base)

Gets LPI2C master receive data register address for DMA transfer.

#### FIFO control

- static void LPI2C\_MasterSetWatermarks (LPI2C\_Type \*base, size\_t txWords, size\_t rxWords)
   Sets the watermarks for LPI2C master FIFOs.
- static void LPI2C\_MasterGetFifoCounts (LPI2C\_Type \*base, size\_t \*rxCount, size\_t \*txCount)
   Gets the current number of words in the LPI2C master FIFOs.

# **Bus operations**

- void LPI2C\_MasterSetBaudRate (LPI2C\_Type \*base, uint32\_t sourceClock\_Hz, uint32\_t baudRate\_Hz)
   Sets the I2C bus frequency for master transactions.
- static bool LPI2C\_MasterGetBusIdleState (LPI2C\_Type \*base)

Returns whether the bus is idle.

status\_t LPI2C\_MasterStart (LPI2C\_Type \*base, uint8\_t address, lpi2c\_direction\_t dir)

Sends a START signal and slave address on the I2C bus.

• static status\_t LPI2C\_MasterRepeatedStart (LPI2C\_Type \*base, uint8\_t address, lpi2c\_direction\_t dir)

Sends a repeated START signal and slave address on the I2C bus.

status\_t LPI2C\_MasterSend (LPI2C\_Type \*base, const void \*txBuff, size\_t txSize)

Performs a polling send transfer on the I2C bus.

• status t LPI2C MasterReceive (LPI2C Type \*base, void \*rxBuff, size t rxSize)

Performs a polling receive transfer on the I2C bus.

status\_t LPI2C\_MasterStop (LPI2C\_Type \*base)

Sends a STOP signal on the I2C bus.

# Non-blocking

void LPI2C\_MasterTransferCreateHandle (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, lpi2c\_master\_transfer\_callback\_t callback, void \*userData)

Creates a new handle for the LPI2C master non-blocking APIs.

status\_t LPI2C\_MasterTransferNonBlocking (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, lpi2c\_master 
 \_transfer\_t \*transfer)

Performs a non-blocking transaction on the I2C bus.

• status t LPI2C MasterTransferGetCount (LPI2C Type \*base, lpi2c master handle t \*handle, size t \*count)

Returns number of bytes transferred so far.

void LPI2C\_MasterTransferAbort (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle)

Terminates a non-blocking LPI2C master transmission early.

#### **IRQ** handler

• void LPI2C\_MasterTransferHandleIRQ (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle)

Reusable routine to handle master interrupts.

# 9.5.1 Detailed Description

# 9.5.2 Typedef Documentation

#### 9.5.2.1 lpi2c\_master\_transfer\_callback\_t

```
typedef void(* lpi2c_master_transfer_callback_t) (LPI2C_Type *base, lpi2c_master_handle_t *handle,
status_t completionStatus, void *userData)
```

Master completion callback function pointer type.

This callback is used only for the non-blocking master transfer API. Specify the callback you wish to use in the call to LPI2C\_MasterTransferCreateHandle().

#### **Parameters**

| base             | The LPI2C peripheral base address.                                              |  |
|------------------|---------------------------------------------------------------------------------|--|
| completionStatus | Either #kStatus_Success or an error code describing how the transfer completed. |  |
| userData         | Arbitrary pointer-sized value passed from the application.                      |  |

# 9.5.3 Enumeration Type Documentation

#### 9.5.3.1 \_lpi2c\_master\_flags

```
enum _lpi2c_master_flags
```

LPI2C master peripheral flags.

The following status register flags can be cleared:

- kLPI2C\_MasterEndOfPacketFlag
- kLPI2C MasterStopDetectFlag

- kLPI2C\_MasterNackDetectFlag
- kLPI2C\_MasterArbitrationLostFlag
- kLPI2C\_MasterFifoErrFlag
- kLPI2C\_MasterPinLowTimeoutFlag
- kLPI2C\_MasterDataMatchFlag

All flags except kLPI2C\_MasterBusyFlag and kLPI2C\_MasterBusyFlag can be enabled as interrupts.

#### Note

These enums are meant to be OR'd together to form a bit mask.

#### Enumerator

| Transmit data flag.    |
|------------------------|
| Receive data flag.     |
| End Packet flag.       |
| Stop detect flag.      |
| NACK detect flag.      |
| Arbitration lost flag. |
| FIFO error flag.       |
| Pin low timeout flag.  |
| Data match flag.       |
| Master busy flag.      |
| Bus busy flag.         |
|                        |

# 9.5.3.2 lpi2c\_direction\_t

enum lpi2c\_direction\_t

Direction of master and slave transfers.

#### Enumerator

| kLPI2C_Write | Master transmit. |
|--------------|------------------|
| kLPI2C_Read  | Master receive.  |

# 9.5.3.3 lpi2c\_master\_pin\_config\_t

```
enum lpi2c_master_pin_config_t
```

# LPI2C pin configuration.

# Enumerator

| kLPI2C_2PinOpenDrain                   | LPI2C Configured for 2-pin open drain mode.                                             |
|----------------------------------------|-----------------------------------------------------------------------------------------|
| kLPI2C_2PinOutputOnly                  | LPI2C Configured for 2-pin output only mode (ultra-fast mode)                           |
| kLPI2C_2PinPushPull                    | LPI2C Configured for 2-pin push-pull mode.                                              |
| kLPI2C_4PinPushPull                    | LPI2C Configured for 4-pin push-pull mode.                                              |
| kLPI2C_2PinOpenDrainWithSeparateSlave  | LPI2C Configured for 2-pin open drain mode with separate LPI2C slave.                   |
| kLPI2C_2PinOutputOnlyWithSeparateSlave | LPI2C Configured for 2-pin output only mode(ultra-fast mode) with separate LPI2C slave. |
| kLPI2C_2PinPushPullWithSeparateSlave   | LPI2C Configured for 2-pin push-pull mode with separate LPI2C slave.                    |
| kLPI2C_4PinPushPullWithInvertedOutput  | LPI2C Configured for 4-pin push-pull mode(inverted outputs)                             |

# 9.5.3.4 lpi2c\_host\_request\_source\_t

```
enum lpi2c_host_request_source_t
```

LPI2C master host request selection.

# Enumerator

| kLPI2C_HostRequestExternalPin  | Select the LPI2C_HREQ pin as the host request input. |
|--------------------------------|------------------------------------------------------|
| kLPI2C_HostRequestInputTrigger | Select the input trigger as the host request input.  |

# 9.5.3.5 lpi2c\_host\_request\_polarity\_t

```
\verb"enum lpi2c_host_request_polarity_t"
```

LPI2C master host request pin polarity configuration.

#### Enumerator

| kLPI2C_HostRequestPinActiveLow  | Configure the LPI2C_HREQ pin active low.  |
|---------------------------------|-------------------------------------------|
| kLPI2C_HostRequestPinActiveHigh | Configure the LPI2C_HREQ pin active high. |

# 9.5.3.6 lpi2c\_data\_match\_config\_mode\_t

```
enum lpi2c_data_match_config_mode_t
```

LPI2C master data match configuration modes.

#### Enumerator

| LPI2C Match Disabled.                            |
|--------------------------------------------------|
| LPI2C Match Enabled and 1st data word equals     |
| MATCH0 OR MATCH1.                                |
| LPI2C Match Enabled and any data word equals     |
| MATCH0 OR MATCH1.                                |
| LPI2C Match Enabled and 1st data word equals     |
| MATCH0, 2nd data equals MATCH1.                  |
| LPI2C Match Enabled and any data word equals     |
| MATCH0, next data equals MATCH1.                 |
| LPI2C Match Enabled and 1st data word and MATCH0 |
| equals MATCH0 and MATCH1.                        |
| LPI2C Match Enabled and any data word and MATCH0 |
| equals MATCH0 and MATCH1.                        |
|                                                  |

# 9.5.3.7 \_lpi2c\_master\_transfer\_flags

enum \_lpi2c\_master\_transfer\_flags

Transfer option flags.

# Note

These enumerations are intended to be OR'd together to form a bit mask of options for the \_lpi2c\_master\_transfer::flags field.

# Enumerator

| kLPI2C_TransferDefaultFlag       | Transfer starts with a start signal, stops with a stop signal. |
|----------------------------------|----------------------------------------------------------------|
| kLPI2C_TransferNoStartFlag       | Don't send a start condition, address, and sub address.        |
| kLPI2C_TransferRepeatedStartFlag | Send a repeated start condition.                               |
| kLPI2C_TransferNoStopFlag        | Don't send a stop condition.                                   |

#### 9.5.4 Function Documentation

#### 9.5.4.1 LPI2C\_MasterGetDefaultConfig()

Provides a default configuration for the LPI2C master peripheral.

This function provides the following default configuration for the LPI2C master peripheral:

```
{\tt masterConfig->enableMaster}
                                       = true;
                                      = false;
masterConfig->debugEnable
masterConfig->ignoreAck
                                      = false;
{\tt masterConfig->pinConfig}
                                      = kLPI2C_2PinOpenDrain;
masterConfig->baudRate_Hz
                                      = 100000U;
masterConfig->busIdleTimeout_ns
                                      = 0;
masterConfig->pinLowTimeout_ns
masterConfig->sdaGlitchFilterWidth_ns = 0;
masterConfig->sclGlitchFilterWidth_ns = 0;
masterConfig->hostRequest.enable = false;
                                     = kLPI2C_HostRequestExternalPin;
masterConfig->hostRequest.source
masterConfig->hostRequest.polarity = kLPI2C_HostRequestPinActiveHigh;
```

After calling this function, you can override any settings in order to customize the configuration, prior to initializing the master driver with LPI2C MasterInit().

#### **Parameters**

| out | masterConfig | User provided configuration structure for default values. Refer to lpi2c_master_config_t. |
|-----|--------------|-------------------------------------------------------------------------------------------|
|-----|--------------|-------------------------------------------------------------------------------------------|

#### 9.5.4.2 LPI2C\_MasterInit()

Initializes the LPI2C master peripheral.

This function enables the peripheral clock and initializes the LPI2C master peripheral as described by the user provided configuration. A software reset is performed prior to configuration.

#### **Parameters**

| base           | The LPI2C peripheral base address.                                                                                              |
|----------------|---------------------------------------------------------------------------------------------------------------------------------|
| masterConfig   | User provided peripheral configuration. Use LPI2C_MasterGetDefaultConfig() to get a set of defaults that you can override.      |
| sourceClock_Hz | Frequency in Hertz of the LPI2C functional clock. Used to calculate the baud rate divisors, filter widths, and timeout periods. |

# 9.5.4.3 LPI2C\_MasterDeinit()

```
void LPI2C_MasterDeinit ( {\tt LPI2C\_Type~*~base~)}
```

Deinitializes the LPI2C master peripheral.

This function disables the LPI2C master peripheral and gates the clock. It also performs a software reset to restore the peripheral to reset conditions.

#### **Parameters**

| base The LPI2C peripheral | base address. |
|---------------------------|---------------|
|---------------------------|---------------|

# 9.5.4.4 LPI2C\_MasterConfigureDataMatch()

Configures LPI2C master data match feature.

#### **Parameters**

| base   | The LPI2C peripheral base address.   |
|--------|--------------------------------------|
| config | Settings for the data match feature. |

# 9.5.4.5 LPI2C\_MasterReset()

Performs a software reset.

Restores the LPI2C master peripheral to reset conditions.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# 9.5.4.6 LPI2C\_MasterEnable()

Enables or disables the LPI2C module as master.

#### **Parameters**

| base   | The LPI2C peripheral base address.                                     |
|--------|------------------------------------------------------------------------|
| enable | Pass true to enable or false to disable the specified LPI2C as master. |

# 9.5.4.7 LPI2C\_MasterGetStatusFlags()

Gets the LPI2C master status flags.

A bit mask with the state of all LPI2C master status flags is returned. For each flag, the corresponding bit in the return value is set if the flag is asserted.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|

#### Returns

State of the status flags:

- 1: related status flag is set.
- 0: related status flag is not set.

#### See also

```
_lpi2c_master_flags
```

# 9.5.4.8 LPI2C\_MasterClearStatusFlags()

Clears the LPI2C master status flag state.

The following status register flags can be cleared:

- kLPI2C\_MasterEndOfPacketFlag
- kLPI2C\_MasterStopDetectFlag
- kLPI2C\_MasterNackDetectFlag
- kLPI2C\_MasterArbitrationLostFlag
- kLPI2C\_MasterFifoErrFlag
- kLPI2C\_MasterPinLowTimeoutFlag
- kLPI2C\_MasterDataMatchFlag

Attempts to clear other flags has no effect.

## **Parameters**

| base       | The LPI2C peripheral base address.                                                                                                                                                                   |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| statusMask | A bitmask of status flags that are to be cleared. The mask is composed of _lpi2c_master_flags enumerators OR'd together. You may pass the result of a previous call to LPI2C_MasterGetStatusFlags(). |

#### See also

```
_lpi2c_master_flags.
```

# 9.5.4.9 LPI2C\_MasterEnableInterrupts()

Enables the LPI2C master interrupt requests.

All flags except kLPI2C\_MasterBusyFlag and kLPI2C\_MasterBusyFlag can be enabled as interrupts.

#### **Parameters**

| base          | The LPI2C peripheral base address.                                                                                                    |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------|
| interruptMask | Bit mask of interrupts to enable. See _lpi2c_master_flags for the set of constants that should be OR'd together to form the bit mask. |

#### 9.5.4.10 LPI2C\_MasterDisableInterrupts()

Disables the LPI2C master interrupt requests.

All flags except kLPI2C\_MasterBusyFlag and kLPI2C\_MasterBusyFlag can be enabled as interrupts.

#### **Parameters**

| base          | The LPI2C peripheral base address.                                                                                                     |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------|
| interruptMask | Bit mask of interrupts to disable. See _lpi2c_master_flags for the set of constants that should be OR'd together to form the bit mask. |

# 9.5.4.11 LPI2C\_MasterGetEnabledInterrupts()

Returns the set of currently enabled LPI2C master interrupt requests.

# **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

## Returns

A bitmask composed of \_lpi2c\_master\_flags enumerators OR'd together to indicate the set of enabled interrupts.

# 9.5.4.12 LPI2C\_MasterEnableDMA()

Enables or disables LPI2C master DMA requests.

#### **Parameters**

| base     | The LPI2C peripheral base address.                                             |
|----------|--------------------------------------------------------------------------------|
| enableTx | Enable flag for transmit DMA request. Pass true for enable, false for disable. |
| enableRx | Enable flag for receive DMA request. Pass true for enable, false for disable.  |

# 9.5.4.13 LPI2C\_MasterGetTxFifoAddress()

Gets LPI2C master transmit data register address for DMA transfer.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# Returns

The LPI2C Master Transmit Data Register address.

# 9.5.4.14 LPI2C\_MasterGetRxFifoAddress()

Gets LPI2C master receive data register address for DMA transfer.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|

#### Returns

The LPI2C Master Receive Data Register address.

# 9.5.4.15 LPI2C\_MasterSetWatermarks()

Sets the watermarks for LPI2C master FIFOs.

#### **Parameters**

| base    | The LPI2C peripheral base address.                                                                     |  |
|---------|--------------------------------------------------------------------------------------------------------|--|
| txWords | Transmit FIFO watermark value in words. The kLPI2C_MasterTxReadyFlag flag is set whenever the          |  |
|         | number of words in the transmit FIFO is equal or less than txWords. Writing a value equal or greater   |  |
|         | than the FIFO size is truncated.                                                                       |  |
| rxWords | Receive FIFO watermark value in words. The kLPI2C_MasterRxReadyFlag flag is set whenever the           |  |
|         | number of words in the receive FIFO is greater than rxWords. Writing a value equal or greater than the |  |
|         | FIFO size is truncated.                                                                                |  |

# 9.5.4.16 LPI2C\_MasterGetFifoCounts()

Gets the current number of words in the LPI2C master FIFOs.

#### **Parameters**

|     | base    | The LPI2C peripheral base address.                                                                                           |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------|
| out | txCount | Pointer through which the current number of words in the transmit FIFO is returned. Pass NULL if this value is not required. |
| out | rxCount | Pointer through which the current number of words in the receive FIFO is returned. Pass NULL if this value is not required.  |

# 9.5.4.17 LPI2C\_MasterSetBaudRate()

Sets the I2C bus frequency for master transactions.

The LPI2C master is automatically disabled and re-enabled as necessary to configure the baud rate. Do not call this function during a transfer, or the transfer is aborted.

#### **Parameters**

| base           | The LPI2C peripheral base address.         |
|----------------|--------------------------------------------|
| sourceClock_Hz | LPI2C functional clock frequency in Hertz. |
| baudRate_Hz    | Requested bus frequency in Hertz.          |

# 9.5.4.18 LPI2C\_MasterGetBusIdleState()

Returns whether the bus is idle.

Requires the master mode to be enabled.

#### **Parameters**

| base The LPI2C peripheral base address. |  |
|-----------------------------------------|--|
|-----------------------------------------|--|

# Return values

| true  | Bus is busy. |
|-------|--------------|
| false | Bus is idle. |

# 9.5.4.19 LPI2C\_MasterStart()

```
uint8_t address,
lpi2c_direction_t dir )
```

Sends a START signal and slave address on the I2C bus.

This function is used to initiate a new master mode transfer. First, the bus state is checked to ensure that another master is not occupying the bus. Then a START signal is transmitted, followed by the 7-bit address specified in the *address* parameter. Note that this function does not actually wait until the START and address are successfully sent on the bus before returning.

#### **Parameters**

| base    | The LPI2C peripheral base address.                                                                                                                 |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| address | 7-bit slave device address, in bits [6:0].                                                                                                         |
| dir     | Master transfer direction, either kLPI2C_Read or kLPI2C_Write. This parameter is used to set the R/w bit (bit 0) in the transmitted slave address. |

#### Return values

| #kStatus_Success   | START signal and address were successfully enqueued in the transmit FIFO. |
|--------------------|---------------------------------------------------------------------------|
| kStatus_LPI2C_Busy | Another master is currently utilizing the bus.                            |

# 9.5.4.20 LPI2C\_MasterRepeatedStart()

Sends a repeated START signal and slave address on the I2C bus.

This function is used to send a Repeated START signal when a transfer is already in progress. Like LPI2C MasterStart(), it also sends the specified 7-bit address.

#### Note

This function exists primarily to maintain compatible APIs between LPI2C and I2C drivers, as well as to better document the intent of code that uses these APIs.

#### **Parameters**

| base    | The LPI2C peripheral base address.                                                                                                                 |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| address | 7-bit slave device address, in bits [6:0].                                                                                                         |
| dir     | Master transfer direction, either kLPI2C_Read or kLPI2C_Write. This parameter is used to set the R/w bit (bit 0) in the transmitted slave address. |

9.5 LPI2C Master Driver 57

#### Return values

| #kStatus_Success   | Repeated START signal and address were successfully enqueued in the transmit FIFO. |
|--------------------|------------------------------------------------------------------------------------|
| kStatus_LPI2C_Busy | Another master is currently utilizing the bus.                                     |

References LPI2C\_MasterStart().

# 9.5.4.21 LPI2C\_MasterSend()

Performs a polling send transfer on the I2C bus.

Sends up to *txSize* number of bytes to the previously addressed slave device. The slave may reply with a NAK to any byte in order to terminate the transfer early. If this happens, this function returns kStatus\_LPI2C\_Nak.

#### **Parameters**

| base   | The LPI2C peripheral base address.                 |
|--------|----------------------------------------------------|
| txBuff | The pointer to the data to be transferred.         |
| txSize | The length in bytes of the data to be transferred. |

# **Return values**

| #kStatus_Success              | Data was sent successfully.                        |
|-------------------------------|----------------------------------------------------|
| kStatus_LPI2C_Busy            | Another master is currently utilizing the bus.     |
| kStatus_LPI2C_Nak             | The slave device sent a NAK in response to a byte. |
| kStatus_LPI2C_FifoError       | FIFO under run or over run.                        |
| kStatus_LPI2C_ArbitrationLost | Arbitration lost error.                            |
| kStatus_LPI2C_PinLowTimeout   | SCL or SDA were held low longer than the timeout.  |

# 9.5.4.22 LPI2C\_MasterReceive()

Performs a polling receive transfer on the I2C bus.

# **Parameters**

| base   | The LPI2C peripheral base address.                 |
|--------|----------------------------------------------------|
| rxBuff | The pointer to the data to be transferred.         |
| rxSize | The length in bytes of the data to be transferred. |

# **Return values**

| #kStatus_Success              | Data was received successfully.                    |
|-------------------------------|----------------------------------------------------|
| kStatus_LPI2C_Busy            | Another master is currently utilizing the bus.     |
| kStatus_LPI2C_Nak             | The slave device sent a NAK in response to a byte. |
| kStatus_LPI2C_FifoError       | FIFO under run or overrun.                         |
| kStatus_LPI2C_ArbitrationLost | Arbitration lost error.                            |
| kStatus_LPI2C_PinLowTimeout   | SCL or SDA were held low longer than the timeout.  |

# 9.5.4.23 LPI2C\_MasterStop()

```
status_t LPI2C_MasterStop ( \label{eq:lpi2c_Type * base} \ )
```

Sends a STOP signal on the I2C bus.

This function does not return until the STOP signal is seen on the bus, or an error occurs.

# **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# Return values

| #kStatus_Success              | The STOP signal was successfully sent on the bus and the transaction terminated. |
|-------------------------------|----------------------------------------------------------------------------------|
| kStatus_LPI2C_Busy            | Another master is currently utilizing the bus.                                   |
| kStatus_LPI2C_Nak             | The slave device sent a NAK in response to a byte.                               |
| kStatus_LPI2C_FifoError       | FIFO under run or overrun.                                                       |
| kStatus_LPI2C_ArbitrationLost | Arbitration lost error.                                                          |
| kStatus_LPI2C_PinLowTimeout   | SCL or SDA were held low longer than the timeout.                                |

# 9.5.4.24 LPI2C\_MasterTransferCreateHandle()

```
void LPI2C_MasterTransferCreateHandle ( \label{eq:LPI2C_Type} \texttt{ LPI2C\_Type * base,}
```

9.5 LPI2C Master Driver 59

```
lpi2c_master_handle_t * handle,
lpi2c_master_transfer_callback_t callback,
void * userData )
```

Creates a new handle for the LPI2C master non-blocking APIs.

The creation of a handle is for use with the non-blocking APIs. Once a handle is created, there is not a corresponding destroy handle. If the user wants to terminate a transfer, the LPI2C\_MasterTransferAbort() API shall be called.

# **Parameters**

|     | base     | The LPI2C peripheral base address.                           |
|-----|----------|--------------------------------------------------------------|
| out | handle   | Pointer to the LPI2C master driver handle.                   |
|     | callback | User provided pointer to the asynchronous callback function. |
|     | userData | User provided pointer to the application callback data.      |

# 9.5.4.25 LPI2C\_MasterTransferNonBlocking()

Performs a non-blocking transaction on the I2C bus.

# **Parameters**

| base     | The LPI2C peripheral base address.         |
|----------|--------------------------------------------|
| handle   | Pointer to the LPI2C master driver handle. |
| transfer | The pointer to the transfer descriptor.    |

# **Return values**

| #kStatus_Success   | The transaction was started successfully.                                                      |
|--------------------|------------------------------------------------------------------------------------------------|
| kStatus_LPI2C_Busy | Either another master is currently utilizing the bus, or a non-blocking transaction is already |
|                    | in progress.                                                                                   |

# 9.5.4.26 LPI2C\_MasterTransferGetCount()

```
status_t LPI2C_MasterTransferGetCount (  \label{eq:lpi2C_Type * base,}
```

```
lpi2c_master_handle_t * handle,
size_t * count )
```

Returns number of bytes transferred so far.

#### **Parameters**

|     | base   | The LPI2C peripheral base address.                                  |
|-----|--------|---------------------------------------------------------------------|
|     | handle | Pointer to the LPI2C master driver handle.                          |
| out | count  | Number of bytes transferred so far by the non-blocking transaction. |

#### **Return values**

| #kStatus_Success              |                                                                |
|-------------------------------|----------------------------------------------------------------|
| #kStatus_NoTransferInProgress | There is not a non-blocking transaction currently in progress. |

# 9.5.4.27 LPI2C\_MasterTransferAbort()

Terminates a non-blocking LPI2C master transmission early.

# Note

It is not safe to call this function from an IRQ handler that has a higher priority than the LPI2C peripheral's IRQ priority.

### **Parameters**

| base   | The LPI2C peripheral base address.         |
|--------|--------------------------------------------|
| handle | Pointer to the LPI2C master driver handle. |

# **Return values**

| #kStatus_Success   | A transaction was successfully aborted.                        |
|--------------------|----------------------------------------------------------------|
| kStatus_LPI2C_Idle | There is not a non-blocking transaction currently in progress. |

9.5 LPI2C Master Driver 61

# 9.5.4.28 LPI2C\_MasterTransferHandleIRQ()

Reusable routine to handle master interrupts.

#### Note

This function does not need to be called unless you are reimplementing the nonblocking API's interrupt handler routines to add special functionality.

# **Parameters**

| base   | The LPI2C peripheral base address.         |
|--------|--------------------------------------------|
| handle | Pointer to the LPI2C master driver handle. |

# 9.6 LPI2C Slave Driver

#### **Data Structures**

· struct lpi2c slave config t

Structure with settings to initialize the LPI2C slave module.

· struct lpi2c slave transfer t

LPI2C slave transfer structure.

struct lpi2c\_slave\_handle\_t

LPI2C slave handle structure.

# **Typedefs**

typedef void(\* lpi2c\_slave\_transfer\_callback\_t) (LPI2C\_Type \*base, lpi2c\_slave\_transfer\_t \*transfer, void \*user←
 Data)

Slave event callback function pointer type.

#### **Enumerations**

enum \_lpi2c\_slave\_flags {
 kLPI2C\_SlaveTxReadyFlag = LPI2C\_SSR\_TDF\_MASK, kLPI2C\_SlaveRxReadyFlag = LPI2C\_SSR\_RDF\_MA⇔
 SK, kLPI2C\_SlaveAddressValidFlag = LPI2C\_SSR\_AVF\_MASK, kLPI2C\_SlaveTransmitAckFlag = LPI2C\_SS⇔
 B TAF MASK

 $\label{localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localized-localiz$ 

kLPI2C\_SlaveAddressMatch0Flag = LPI2C\_SSR\_AM0F\_MASK, kLPI2C\_SlaveAddressMatch1Flag = LPI2C\_↔ SSR\_AM1F\_MASK, kLPI2C\_SlaveGeneralCallFlag = LPI2C\_SSR\_GCF\_MASK, kLPI2C\_SlaveBusyFlag = LP↔ I2C\_SSR\_SBF\_MASK,

kLPI2C SlaveBusBusyFlag = LPI2C SSR BBF MASK }

LPI2C slave peripheral flags.

enum lpi2c\_slave\_address\_match\_t { kLPI2C\_MatchAddress0 = 0U, kLPI2C\_MatchAddress0OrAddress1 = 2U, kLPI2C\_MatchAddress0ThroughAddress1 = 6U }

LPI2C slave address match options.

enum lpi2c\_slave\_transfer\_event\_t {

kLPI2C\_SlaveAddressMatchEvent = 0x01U, kLPI2C\_SlaveTransmitEvent = 0x02U, kLPI2C\_SlaveReceiveEvent = 0x04U, kLPI2C SlaveTransmitAckEvent = 0x08U,

 $kLPI2C\_SlaveRepeatedStartEvent = 0x10U, \ kLPI2C\_SlaveCompletionEvent = 0x20U, \ kLPI2C\_SlaveAllEvents \ \}$ 

Set of events sent to the callback for non blocking slave transfers.

# Slave initialization and deinitialization

void LPI2C\_SlaveGetDefaultConfig (lpi2c\_slave\_config\_t \*slaveConfig)

Provides a default configuration for the LPI2C slave peripheral.

void LPI2C\_SlaveInit (LPI2C\_Type \*base, const lpi2c\_slave\_config\_t \*slaveConfig, uint32\_t sourceClock\_Hz)
 Initializes the LPI2C slave peripheral.

void LPI2C SlaveDeinit (LPI2C Type \*base)

Deinitializes the LPI2C slave peripheral.

static void LPI2C SlaveReset (LPI2C Type \*base)

Performs a software reset of the LPI2C slave peripheral.

static void LPI2C\_SlaveEnable (LPI2C\_Type \*base, bool enable)

Enables or disables the LPI2C module as slave.

9.6 LPI2C Slave Driver 63

# Slave status

• static uint32\_t LPI2C\_SlaveGetStatusFlags (LPI2C\_Type \*base)

Gets the LPI2C slave status flags.

static void LPI2C SlaveClearStatusFlags (LPI2C Type \*base, uint32 t statusMask)

Clears the LPI2C status flag state.

# Slave interrupts

• static void LPI2C SlaveEnableInterrupts (LPI2C Type \*base, uint32 t interruptMask)

Enables the LPI2C slave interrupt requests.

static void LPI2C\_SlaveDisableInterrupts (LPI2C\_Type \*base, uint32\_t interruptMask)

Disables the LPI2C slave interrupt requests.

• static uint32\_t LPI2C\_SlaveGetEnabledInterrupts (LPI2C\_Type \*base)

Returns the set of currently enabled LPI2C slave interrupt requests.

# Slave DMA control

static void LPI2C\_SlaveEnableDMA (LPI2C\_Type \*base, bool enableAddressValid, bool enableRx, bool enable
 —
 Tx)

Enables or disables the LPI2C slave peripheral DMA requests.

#### Slave bus operations

static bool LPI2C\_SlaveGetBusIdleState (LPI2C\_Type \*base)

Returns whether the bus is idle.

static void LPI2C\_SlaveTransmitAck (LPI2C\_Type \*base, bool ackOrNack)

Transmits either an ACK or NAK on the I2C bus in response to a byte from the master.

static uint32\_t LPI2C\_SlaveGetReceivedAddress (LPI2C\_Type \*base)

Returns the slave address sent by the I2C master.

status\_t LPI2C\_SlaveSend (LPI2C\_Type \*base, const void \*txBuff, size\_t txSize, size\_t \*actualTxSize)

Performs a polling send transfer on the I2C bus.

• status t LPI2C SlaveReceive (LPI2C Type \*base, void \*rxBuff, size t rxSize, size t \*actualRxSize)

Performs a polling receive transfer on the I2C bus.

# Slave non-blocking

void LPI2C\_SlaveTransferCreateHandle (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle, lpi2c\_slave\_transfer\_callback\_t callback, void \*userData)

Creates a new handle for the LPI2C slave non-blocking APIs.

status\_t LPI2C\_SlaveTransferNonBlocking (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle, uint32\_t event
 — Mask)

Starts accepting slave transfers.

status\_t LPI2C\_SlaveTransferGetCount (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle, size\_t \*count)

Gets the slave transfer status during a non-blocking transfer.

• void LPI2C\_SlaveTransferAbort (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle)

Aborts the slave non-blocking transfers.

# Slave IRQ handler

• void LPI2C\_SlaveTransferHandleIRQ (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle)

Reusable routine to handle slave interrupts.

# 9.6.1 Detailed Description

# 9.6.2 Typedef Documentation

# 9.6.2.1 lpi2c\_slave\_transfer\_callback\_t

```
typedef void(* lpi2c_slave_transfer_callback_t) (LPI2C_Type *base, lpi2c_slave_transfer_t *transfer,
void *userData)
```

Slave event callback function pointer type.

This callback is used only for the slave non-blocking transfer API. To install a callback, use the LPI2C\_SlaveSetCallback() function after you have created a handle.

#### **Parameters**

| base     | Base address for the LPI2C instance on which the event occurred.                     |
|----------|--------------------------------------------------------------------------------------|
| transfer | Pointer to transfer descriptor containing values passed to and/or from the callback. |
| userData | Arbitrary pointer-sized value passed from the application.                           |

# 9.6.3 Enumeration Type Documentation

```
9.6.3.1 _lpi2c_slave_flags
```

```
enum _lpi2c_slave_flags
```

LPI2C slave peripheral flags.

The following status register flags can be cleared:

- kLPI2C\_SlaveRepeatedStartDetectFlag
- kLPI2C\_SlaveStopDetectFlag
- kLPI2C\_SlaveBitErrFlag
- kLPI2C\_SlaveFifoErrFlag

All flags except kLPI2C\_SlaveBusyFlag and kLPI2C\_SlaveBusyFlag can be enabled as interrupts.

9.6 LPI2C Slave Driver 65

#### Note

These enumerations are meant to be OR'd together to form a bit mask.

#### Enumerator

| Transmit data flag.         |
|-----------------------------|
| Receive data flag.          |
| Address valid flag.         |
| Transmit ACK flag.          |
| Repeated start detect flag. |
| Stop detect flag.           |
| Bit error flag.             |
| FIFO error flag.            |
| Address match 0 flag.       |
| Address match 1 flag.       |
| General call flag.          |
| Master busy flag.           |
| Bus busy flag.              |
|                             |

9.6.3.2 lpi2c\_slave\_address\_match\_t

enum lpi2c\_slave\_address\_match\_t

LPI2C slave address match options.

#### Enumerator

| kLPI2C_MatchAddress0                | Match only address 0.                                              |
|-------------------------------------|--------------------------------------------------------------------|
| kLPI2C_MatchAddress0OrAddress1      | Match either address 0 or address 1.                               |
| kLPI2C_MatchAddress0ThroughAddress1 | Match a range of slave addresses from address 0 through address 1. |

9.6.3.3 lpi2c\_slave\_transfer\_event\_t

enum lpi2c\_slave\_transfer\_event\_t

Set of events sent to the callback for non blocking slave transfers.

These event enumerations are used for two related purposes. First, a bit mask created by OR'ing together events is passed to LPI2C\_SlaveTransferNonBlocking() in order to specify which events to enable. Then, when the slave callback is invoked, it is passed the current event through its *transfer* parameter.

#### Note

These enumerations are meant to be OR'd together to form a bit mask of events.

#### Enumerator

| kLPI2C_SlaveAddressMatchEvent  | Received the slave address after a start or repeated start.                                      |
|--------------------------------|--------------------------------------------------------------------------------------------------|
| kLPI2C_SlaveTransmitEvent      | Callback is requested to provide data to transmit (slave-transmitter role).                      |
| kLPI2C_SlaveReceiveEvent       | Callback is requested to provide a buffer in which to place received data (slave-receiver role). |
| kLPI2C_SlaveTransmitAckEvent   | Callback needs to either transmit an ACK or NACK.                                                |
| kLPI2C_SlaveRepeatedStartEvent | A repeated start was detected.                                                                   |
| kLPI2C_SlaveCompletionEvent    | A stop was detected, completing the transfer.                                                    |
| kLPI2C_SlaveAllEvents          | Bit mask of all available events.                                                                |

# 9.6.4 Function Documentation

# 9.6.4.1 LPI2C\_SlaveGetDefaultConfig()

Provides a default configuration for the LPI2C slave peripheral.

This function provides the following default configuration for the LPI2C slave peripheral:

```
= true;
= 0U;
slaveConfig->enableSlave
slaveConfig->address0
slaveConfig->address1
                                       = OU;
slaveConfig->addressMatchMode
                                       = kLPI2C_MatchAddress0;
slaveConfig->filterDozeEnable
                                       = true;
slaveConfig->filterEnable
                                       = true;
slaveConfig->enableGeneralCall
                                       = false;
slaveConfig->sclStall.enableAck
                                       = false;
slaveConfig->sclStall.enableTx
                                       = true;
slaveConfig->sclStall.enableRx
                                      = true;
slaveConfig->sclStall.enableAddress
                                      = true;
slaveConfig->ignoreAck
                                       = false;
slaveConfig->enableReceivedAddressRead = false;
slaveConfig->sdaGlitchFilterWidth_ns = 0; // TODO determine default width values
slaveConfig->sclGlitchFilterWidth_ns
                                      = 0;
slaveConfig->dataValidDelay_ns
                                       = 0;
slaveConfig->clockHoldTime_ns
                                       = 0;
```

After calling this function, override any settings to customize the configuration, prior to initializing the master driver with LPI2C\_SlaveInit(). Be sure to override at least the *address0* member of the configuration structure with the desired slave address.

# **Parameters**

| out | slaveConfig | User provided configuration structure that is set to default values. Refer to |
|-----|-------------|-------------------------------------------------------------------------------|
|     |             | lpi2c_slave_config_t.                                                         |

9.6 LPI2C Slave Driver 67

# 9.6.4.2 LPI2C\_SlaveInit()

Initializes the LPI2C slave peripheral.

This function enables the peripheral clock and initializes the LPI2C slave peripheral as described by the user provided configuration.

#### **Parameters**

| base           | The LPI2C peripheral base address.                                                                                            |
|----------------|-------------------------------------------------------------------------------------------------------------------------------|
| slaveConfig    | User provided peripheral configuration. Use LPI2C_SlaveGetDefaultConfig() to get a set of defaults that you can override.     |
| sourceClock_Hz | Frequency in Hertz of the LPI2C functional clock. Used to calculate the filter widths, data valid delay, and clock hold time. |

# 9.6.4.3 LPI2C\_SlaveDeinit()

Deinitializes the LPI2C slave peripheral.

This function disables the LPI2C slave peripheral and gates the clock. It also performs a software reset to restore the peripheral to reset conditions.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# 9.6.4.4 LPI2C\_SlaveReset()

Performs a software reset of the LPI2C slave peripheral.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# 9.6.4.5 LPI2C\_SlaveEnable()

Enables or disables the LPI2C module as slave.

#### **Parameters**

| base   | The LPI2C peripheral base address.                                    |
|--------|-----------------------------------------------------------------------|
| enable | Pass true to enable or false to disable the specified LPI2C as slave. |

# 9.6.4.6 LPI2C\_SlaveGetStatusFlags()

Gets the LPI2C slave status flags.

A bit mask with the state of all LPI2C slave status flags is returned. For each flag, the corresponding bit in the return value is set if the flag is asserted.

# **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# Returns

State of the status flags:

- 1: related status flag is set.
- 0: related status flag is not set.

#### See also

```
_lpi2c_slave_flags
```

9.6 LPI2C Slave Driver 69

# 9.6.4.7 LPI2C\_SlaveClearStatusFlags()

Clears the LPI2C status flag state.

The following status register flags can be cleared:

- kLPI2C\_SlaveRepeatedStartDetectFlag
- kLPI2C\_SlaveStopDetectFlag
- kLPI2C\_SlaveBitErrFlag
- kLPI2C\_SlaveFifoErrFlag

Attempts to clear other flags has no effect.

#### **Parameters**

| base       | The LPI2C peripheral base address.                                                                                                                                                                 |  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| statusMask | A bitmask of status flags that are to be cleared. The mask is composed of _lpi2c_slave_flags enumerators OR'd together. You may pass the result of a previous call to LPI2C_SlaveGetStatusFlags(). |  |

# See also

\_lpi2c\_slave\_flags.

# 9.6.4.8 LPI2C\_SlaveEnableInterrupts()

Enables the LPI2C slave interrupt requests.

All flags except kLPI2C\_SlaveBusyFlag and kLPI2C\_SlaveBusyFlag can be enabled as interrupts.

#### **Parameters**

| base          | The LPI2C peripheral base address.                                                               |  |
|---------------|--------------------------------------------------------------------------------------------------|--|
| interruptMask | Bit mask of interrupts to enable. See _lpi2c_slave_flags for the set of constants that should be |  |
|               | OR'd together to form the bit mask.                                                              |  |

# 9.6.4.9 LPI2C\_SlaveDisableInterrupts()

Disables the LPI2C slave interrupt requests.

All flags except kLPI2C\_SlaveBusyFlag and kLPI2C\_SlaveBusyFlag can be enabled as interrupts.

#### **Parameters**

| base          | The LPI2C peripheral base address.                                                                                                    |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| interruptMask | Bit mask of interrupts to disable. See _lpi2c_slave_flags for the set of constants that should be OR'd together to form the bit mask. |  |

# 9.6.4.10 LPI2C\_SlaveGetEnabledInterrupts()

Returns the set of currently enabled LPI2C slave interrupt requests.

### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# Returns

A bitmask composed of \_lpi2c\_slave\_flags enumerators OR'd together to indicate the set of enabled interrupts.

# 9.6.4.11 LPI2C\_SlaveEnableDMA()

Enables or disables the LPI2C slave peripheral DMA requests.

9.6 LPI2C Slave Driver 71

#### **Parameters**

| base               | The LPI2C peripheral base address.                                                                                                                                 |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| enableAddressValid | Enable flag for the address valid DMA request. Pass true for enable, false for disable. The address valid DMA request is shared with the receive data DMA request. |  |
| enableRx           | Enable flag for the receive data DMA request. Pass true for enable, false for disable.                                                                             |  |
| enableTx           | Enable flag for the transmit data DMA request. Pass true for enable, false for disable.                                                                            |  |

# 9.6.4.12 LPI2C\_SlaveGetBusIdleState()

Returns whether the bus is idle.

Requires the slave mode to be enabled.

# **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# **Return values**

| true  | Bus is busy. |
|-------|--------------|
| false | Bus is idle. |

# 9.6.4.13 LPI2C\_SlaveTransmitAck()

Transmits either an ACK or NAK on the I2C bus in response to a byte from the master.

Use this function to send an ACK or NAK when the kLPI2C\_SlaveTransmitAckFlag is asserted. This only happens if you enable the sclStall.enableAck field of the lpi2c\_slave\_config\_t configuration structure used to initialize the slave peripheral.

# **Parameters**

| base      | The LPI2C peripheral base address.       |
|-----------|------------------------------------------|
| ackOrNack | Pass true for an ACK or false for a NAK. |

# 9.6.4.14 LPI2C\_SlaveGetReceivedAddress()

Returns the slave address sent by the I2C master.

This function should only be called if the kLPI2C\_SlaveAddressValidFlag is asserted.

#### **Parameters**

| base | The LPI2C peripheral base address. |
|------|------------------------------------|
|------|------------------------------------|

# Returns

The 8-bit address matched by the LPI2C slave. Bit 0 contains the R/w direction bit, and the 7-bit slave address is in the upper 7 bits.

# 9.6.4.15 LPI2C\_SlaveSend()

Performs a polling send transfer on the I2C bus.

# **Parameters**

|     | base         | The LPI2C peripheral base address.                 |
|-----|--------------|----------------------------------------------------|
|     | txBuff       | The pointer to the data to be transferred.         |
|     | txSize       | The length in bytes of the data to be transferred. |
| out | actualTxSize |                                                    |

# Returns

Error or success status returned by API.

9.6 LPI2C Slave Driver 73

# 9.6.4.16 LPI2C\_SlaveReceive()

Performs a polling receive transfer on the I2C bus.

#### **Parameters**

|     | base         | The LPI2C peripheral base address.                 |
|-----|--------------|----------------------------------------------------|
|     | rxBuff       | The pointer to the data to be transferred.         |
|     | rxSize       | The length in bytes of the data to be transferred. |
| out | actualRxSize |                                                    |

#### Returns

Error or success status returned by API.

# 9.6.4.17 LPI2C\_SlaveTransferCreateHandle()

Creates a new handle for the LPI2C slave non-blocking APIs.

The creation of a handle is for use with the non-blocking APIs. Once a handle is created, there is not a corresponding destroy handle. If the user wants to terminate a transfer, the LPI2C\_SlaveTransferAbort() API shall be called.

#### **Parameters**

|     | base     | The LPI2C peripheral base address.                           |
|-----|----------|--------------------------------------------------------------|
| out | handle   | Pointer to the LPI2C slave driver handle.                    |
|     | callback | User provided pointer to the asynchronous callback function. |
|     | userData | User provided pointer to the application callback data.      |

# 9.6.4.18 LPI2C\_SlaveTransferNonBlocking()

Starts accepting slave transfers.

Call this API after calling I2C\_SlaveInit() and LPI2C\_SlaveTransferCreateHandle() to start processing transactions driven by an I2C master. The slave monitors the I2C bus and pass events to the callback that was passed into the call to LPI2C\_SlaveTransferCreateHandle(). The callback is always invoked from the interrupt context.

The set of events received by the callback is customizable. To do so, set the *eventMask* parameter to the OR'd combination of lpi2c\_slave\_transfer\_event\_t enumerators for the events you wish to receive. The kLPI2C\_SlaveTransmitEvent and kLPI2C\_SlaveReceiveEvent events are always enabled and do not need to be included in the mask. Alternatively, you can pass 0 to get a default set of only the transmit and receive events that are always enabled. In addition, the kLPI2C\_SlaveAllEvents constant is provided as a convenient way to enable all events.

#### **Parameters**

| base      | The LPI2C peripheral base address.                                                                                                                                                                                                                                     |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| handle    | Pointer to #lpi2c_slave_handle_t structure which stores the transfer state.                                                                                                                                                                                            |
| eventMask | Bit mask formed by OR'ing together lpi2c_slave_transfer_event_t enumerators to specify which events to send to the callback. Other accepted values are 0 to get a default set of only the transmit and receive events, and kLPI2C_SlaveAllEvents to enable all events. |

# Return values

| #kStatus_Success   | Slave transfers were successfully started.                |
|--------------------|-----------------------------------------------------------|
| kStatus_LPI2C_Busy | Slave transfers have already been started on this handle. |

# 9.6.4.19 LPI2C\_SlaveTransferGetCount()

Gets the slave transfer status during a non-blocking transfer.

#### **Parameters**

| base The LPI2C peripheral base address.         |     | The LPI2C peripheral base address.       |                                                                                                       |
|-------------------------------------------------|-----|------------------------------------------|-------------------------------------------------------------------------------------------------------|
| handle Pointer to i2c_slave_handle_t structure. |     | Pointer to i2c_slave_handle_t structure. |                                                                                                       |
| Ì                                               | out | count                                    | Pointer to a value to hold the number of bytes transferred. May be NULL if the count is not required. |

9.6 LPI2C Slave Driver 75

#### **Return values**

| #kStatus_Success              |  |
|-------------------------------|--|
| #kStatus_NoTransferInProgress |  |

# 9.6.4.20 LPI2C\_SlaveTransferAbort()

Aborts the slave non-blocking transfers.

Note

This API could be called at any time to stop slave for handling the bus events.

# **Parameters**

| base   | The LPI2C peripheral base address.                                          |  |
|--------|-----------------------------------------------------------------------------|--|
| handle | Pointer to #lpi2c_slave_handle_t structure which stores the transfer state. |  |

# Return values

```
#kStatus_Success
kStatus_LPI2C_Idle
```

# 9.6.4.21 LPI2C\_SlaveTransferHandleIRQ()

Reusable routine to handle slave interrupts.

# Note

This function does not need to be called unless you are reimplementing the non blocking API's interrupt handler routines to add special functionality.

# **Parameters**

| base   | The LPI2C peripheral base address.                                          |  |
|--------|-----------------------------------------------------------------------------|--|
| handle | Pointer to #lpi2c_slave_handle_t structure which stores the transfer state. |  |

# 9.7 LPI2C Master DMA Driver

9.8 LPI2C Slave DMA Driver

9.9 LPI2C FreeRTOS Driver 79

# 9.9 LPI2C FreeRTOS Driver

9.10 LPI2C μCOS/II Driver

# 9.11 LPI2C μCOS/III Driver

# 9.12 (DRV) Power Management IC Driver

Module for the PMIC driver.

#### **Files**

· file fsl pmic.h

#### **Data Structures**

· struct pmic\_version\_t

Structure for ID and Revision of PMIC.

#### **Macros**

- #define PMIC\_SET\_VOLTAGE dynamic pmic set voltage
- #define PMIC GET\_VOLTAGE dynamic pmic get voltage
- #define PMIC\_SET\_MODE dynamic\_pmic\_set\_mode
- #define PMIC GET MODE dynamic pmic get mode
- #define PMIC IRQ SERVICE dynamic pmic irg service
- #define PMIC\_REGISTER\_ACCESS dynamic\_pmic\_register\_access
- #define GET PMIC VERSION dynamic get pmic version
- #define GET\_PMIC\_TEMP dynamic\_get\_pmic\_temp
- #define SET\_PMIC\_TEMP\_ALARM dynamic\_set\_pmic\_temp\_alarm
- #define i2c error flags

# **Typedefs**

typedef uint8\_t pmic\_id\_t

This type is used to declare which PMIC to address.

# **Functions**

- sc\_err\_t dynamic\_pmic\_set\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t vol\_mv, uint32\_t mode\_to\_set)

  This function sets the voltage of a corresponding voltage regulator for the supported PMIC types.
- sc\_err\_t dynamic\_pmic\_get\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*vol\_mv, uint32\_t mode\_to\_get)

This function gets the voltage on a corresponding voltage regulator of the PMIC.

sc\_err\_t dynamic\_pmic\_set\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t mode)

This function sets the mode of the specified regulator.

• sc\_err\_t dynamic\_pmic\_get\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*mode)

This function gets the mode of the specified regulator.

sc\_bool\_t dynamic\_pmic\_irq\_service (pmic\_id\_t id)

This function services the interrupt for the temp alarm.

• sc err t dynamic pmic register access (pmic id t id, uint32 t address, sc bool t read write, uint8 t \*value)

This function allows access to individual registers of the PMIC.

pmic\_version\_t dynamic\_get\_pmic\_version (pmic\_id\_t id)

This function returns the device ID and revision for the PMIC.

uint32\_t dynamic\_get\_pmic\_temp (pmic\_id\_t id)

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

uint32 t dynamic set pmic temp alarm (pmic id t id, uint32 t temp)

This function sets the temp alarm for the PMIC in Celsius.

This function is a simple write to an i2c register on the PMIC.

• status\_t i2c\_write\_sub (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)

• status ti2c write (uint8 t device addr, uint8 t reg, void \*data, uint32 t dataLength)

This function writes an i2c register on the PMIC device with clock management.

status\_t i2c\_read\_sub (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)

This function is a simple read of an i2c register on the PMIC.

status\_t i2c\_read (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)

This function reads an i2c register on the PMIC device with clock management.

- status\_t i2c\_j1850\_write (uint8\_t device\_addr, uint8\_t reg, void \*data, uint8\_t dataLength)
- status\_t i2c\_j1850\_read (uint8\_t device\_addr, uint8\_t reg, void \*data, uint8\_t dataLength)
- uint8\_t pmic\_get\_device\_id (uint8\_t address)

This function reads the register at address 0x0 for the Device ID.

#### **Variables**

• uint8 t PMIC TYPE

Global PMIC type identifier.

# **Defines for supported PMIC devices**

- #define PMIC NONE 0U
- #define PF100 1U
- #define PF8100 2U
- #define PF8200 3U

# **Defines for PMIC configuration**

- #define **PF100\_DEV\_ID** 0x10U
- #define PF8100 DEV\_ID 0x40U
- #define PF8200\_DEV\_ID 0x48U
- #define PF8X00\_FAM\_ID 0x40U
- #define PF8100 A0 REV 0x10U
- #define FAM ID MASK 0xF0U

# 9.12.1 Detailed Description

Module for the PMIC driver.

It is an SDK driver for the PMIC module of i.MX devices. PMIC users shoud not call the PMIC driver functions directly. Instead, use the PMIC access macros. This allows for quick PMIC change and dynamic PMIC binding.

# 9.12.2 Macro Definition Documentation

#### 9.12.2.1 i2c\_error\_flags

```
#define i2c_error_flags
```

#### Value:

#### 9.12.3 Function Documentation

# 9.12.3.1 dynamic\_pmic\_set\_voltage()

This function sets the voltage of a corresponding voltage regulator for the supported PMIC types.

# **Parameters**

| in | id          | I2C address of PMIC device                                            |
|----|-------------|-----------------------------------------------------------------------|
| in | pmic_reg    | Register corresponding to regulator e.g pf8100_vregs_t                |
| in | vol_mv      | New voltage setpoint for the regulator in millivolts                  |
| in | mode_to_set | Which mode to change setpoint for. Refer to each PMIC for valid modes |

# Returns

Returns an error code (SC\_ERR\_NONE = success)

#### Return errors:

- SC\_ERR\_PARM if invalid parameters
- SC\_ERR\_FAIL if writing the register failed

# 9.12.3.2 dynamic\_pmic\_get\_voltage()

This function gets the voltage on a corresponding voltage regulator of the PMIC.

# **Parameters**

|   | in  | id          | I2C address of PMIC device                                             |
|---|-----|-------------|------------------------------------------------------------------------|
|   | in  | pmic_reg    | Register corresponding to regulator e.g pf8100_vregs_t                 |
| Ī | out | vol_mv      | pointer to return voltage in millivolts                                |
| Ī | in  | mode_to_get | Mode for which to get the voltage. Refer to each PMIC for valid modes. |

#### Returns

Returns an error code (SC\_ERR\_NONE = success)

#### Return errors:

• SC\_ERR\_PARM if invalid parameters

# 9.12.3.3 dynamic\_pmic\_set\_mode()

This function sets the mode of the specified regulator.

# **Parameters**

|   | in | id       | I2C address of PMIC device                                     |
|---|----|----------|----------------------------------------------------------------|
| Ī | in | pmic_reg | Register corresponding to regulator; e.g pf8100_vregs_t        |
|   | in | mode     | mode to set the regulator; Refer to each PMIC for valid modes. |

#### Returns

Returns an error code (SC\_ERR\_NONE = success)

# Return errors:

- SC\_ERR\_PARM if invalid parameters
- SC\_ERR\_FAIL if writing the register failed

# 9.12.3.4 dynamic\_pmic\_get\_mode()

This function gets the mode of the specified regulator.

# **Parameters**

| in | id       | I2C address of PMIC device                              |
|----|----------|---------------------------------------------------------|
| in | pmic_reg | Register corresponding to regulator; e.g pf8100_vregs_t |
| in | mode     | pointer to return mode in raw hex form                  |

# Returns

Returns an error code (SC\_ERR\_NONE = success)

# Return errors:

- SC\_ERR\_PARM if invalid parameters
- SC\_ERR\_FAIL if writing the register failed

# 9.12.3.5 dynamic\_pmic\_irq\_service()

This function services the interrupt for the temp alarm.

# **Parameters**

| in | id | I2C address of PMIC device |
|----|----|----------------------------|

#### Returns

Returns SC\_TRUE if there was a temperature interrupt to be cleared

# 9.12.3.6 dynamic\_pmic\_register\_access()

```
sc_err_t dynamic_pmic_register_access (
    pmic_id_t id,
    uint32_t address,
    sc_bool_t read_write,
    uint8_t * value )
```

This function allows access to individual registers of the PMIC.

# **Parameters**

| in     | id                                                            | I2C address of PMIC device |
|--------|---------------------------------------------------------------|----------------------------|
| in     | address                                                       | register address to access |
| in     | read_write bool indicating read(SC_FALSE/0) or write(SC_TRUE/ |                            |
| in,out | value                                                         | value to read or to set    |

# Returns

Returns ar error code (SC\_ERR\_NONE = success)

# Return errors:

• SC\_ERR\_PARM if invalid parameters

# 9.12.3.7 dynamic\_get\_pmic\_version()

This function returns the device ID and revision for the PMIC.

# **Parameters**

| in | id | I2C address of PMIC device |
|----|----|----------------------------|

#### Returns

Returns a structure with the device ID and revision.

# 9.12.3.8 dynamic\_get\_pmic\_temp()

```
uint32_t dynamic_get_pmic_temp (
          pmic_id_t id )
```

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

# **Parameters**

| in | id | I2C address of PMIC device |
|----|----|----------------------------|
|----|----|----------------------------|

# Returns

returns the temp sensed by the PMIC in a UINT32 in Celsius

Note: Refer to Refer to each PMIC for temperature details

Return errors:

• SC\_ERR\_CONFIG if temperature monitor is not enabled

# 9.12.3.9 dynamic\_set\_pmic\_temp\_alarm()

This function sets the temp alarm for the PMIC in Celsius.

# **Parameters**

| in | id   | I2C address of PMIC device   |
|----|------|------------------------------|
| in | temp | Temperature to set the alarm |

Note: Refer to Refer to each PMIC for temperature details

#### Returns

Returns the temperature that the alarm is set to in Celsius

# 9.12.3.10 i2c\_write\_sub()

This function is a simple write to an i2c register on the PMIC.

# **Parameters**

| in | device_addr | I2C address of device         |
|----|-------------|-------------------------------|
| in | reg         | address of register on device |
| in | data        | data to be written            |
| in | dataLength  | length of data to be written  |

# Returns

Returns the status of the write (success = kStatus\_Success)

# Return errors

kStatus\_Fail if any of the transactions failed

Note there is no clock management in this function

# 9.12.3.11 i2c\_write()

This function writes an i2c register on the PMIC device with clock management.

# **Parameters**

| in      | device_addr | I2C address of device         |
|---------|-------------|-------------------------------|
| in      | reg         | address of register on device |
| Company | Proprietary | data to be written            |
| in      | dataLength  | length of data to be written  |

#### Returns

Returns the status of the write (success = kStatus\_Success)

# Return errors

· kStatus\_Fail if any of the transactions failed

```
9.12.3.12 i2c_read_sub()
```

This function is a simple read of an i2c register on the PMIC.

#### **Parameters**

| in  | device_addr | I2C address of device         |
|-----|-------------|-------------------------------|
| in  | reg         | address of register on device |
| out | data        | data to be read               |
| in  | dataLength  | length of data to be read     |

# Returns

Returns the status of the read (success = kStatus\_Success)

#### Return errors

· kStatus\_Fail if any of the transactions failed

# 9.12.3.13 i2c\_read()

This function reads an i2c register on the PMIC device with clock management.

# **Parameters**

| in  | device_addr | I2C address of device         |
|-----|-------------|-------------------------------|
| in  | reg         | address of register on device |
| out | data        | data to be read               |
| in  | dataLength  | length of data to be read     |

# Returns

Returns the status of the read (success = kStatus\_Success)

# Return errors

· kStatus\_Fail if any of the transactions failed

# 9.12.3.14 pmic\_get\_device\_id()

This function reads the register at address 0x0 for the Device ID.

# **Parameters**

| in | address | I2C address of device |
|----|---------|-----------------------|
|----|---------|-----------------------|

# Returns

Returns the device ID

# Return Errors

• 0 if any error in the function

# 9.13 (DRV) PF100 Power Management IC Driver

Module for the PF100 PMIC driver.

# **Files**

• file fsl\_pf100.h

# **Typedefs**

typedef uint8\_t pf100\_vol\_regs\_t

This type is used to indicate which register to address.

typedef uint8\_t sw\_pmic\_mode\_t

This type is used to indicate a switching regulator mode.

typedef uint8\_t vgen\_pmic\_mode\_t

This type is used to indicate a VGEN (LDO) regulator mode.

typedef uint8\_t sw\_vmode\_reg\_t

This type encodes which voltage mode register to set when calling pf100\_pmic\_set\_voltage().

#### **Functions**

pmic\_version\_t pf100\_get\_pmic\_version (pmic\_id\_t id)

This function returns the device ID and revision for the PF100 PMIC.

• sc\_err\_t pf100\_pmic\_set\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t vol\_mv, uint32\_t mode\_to\_set)

This function sets the voltage of a corresponding voltage regulator for the PF100 PMIC.

• sc\_err\_t pf100\_pmic\_get\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*vol\_mv, uint32\_t mode\_to\_get)

This function gets the voltage on a corresponding voltage regulator for the PF100 PMIC.

sc\_err\_t pf100\_pmic\_set\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t mode)

This function sets the mode of the specified regulator.

• uint32 t pf100 get pmic temp (pmic id t id)

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

• uint32\_t pf100\_set\_pmic\_temp\_alarm (pmic\_id\_t id, uint32\_t temp)

This function sets the temp alarm for the PMIC in Celsius.

- sc\_err\_t pf100\_pmic\_register\_access (pmic\_id\_t id, uint32\_t address, sc\_bool\_t read\_write, uint8\_t \*value)
- sc\_bool\_t pf100\_pmic\_irq\_service (pmic\_id\_t id)

This function services the interrupt for the temp alarm.

# Defines for pf100\_vol\_regs\_t

#define SW1AB 0x20U

Base register for SW1AB control.

#define SW1C 0x2EU

Base register for SW1C control.

#define SW2 0x35U

Base register for SW2 control.

#define SW3A 0x3cU

Base register for SW3A control.

#define SW3B 0x43U

Base register for SW3B control.

• #define SW4 0x4AU

Base register for SW4 control.

#define VGEN1 0x6CU

Base register for VGEN1 control.

#define VGEN2 0x6DU

Base register for VGEN2 control.

#define VGEN3 0x6EU

Base register for VGEN3 control.

#define VGEN4 0x6FU

Base register for VGEN4 control.

#define VGEN5 0x70U

Base register for VGEN5 control.

#define VGEN6 0x71U

Base register for VGEN6 control.

#### Defines for sw pmic mode t

#define SW\_MODE\_OFF\_STBY\_OFF 0x0U

Normal Mode: OFF, Standby Mode: OFF.

#define SW\_MODE\_PWM\_STBY\_OFF 0x1U

Normal Mode: PWM, Standby Mode: OFF.

• #define SW MODE PFM STBY OFF 0x3U

Normal Mode: PFM, Standby Mode: OFF.

• #define SW\_MODE\_APS\_STBY\_OFF 0x4U

Normal Mode: APS, Standby Mode: OFF.

• #define SW\_MODE\_PWM\_STBY\_PWM 0x5U

Normal Mode: PWM, Standby Mode: PWM.

• #define SW\_MODE\_PWM\_STBY\_APS 0x6U

Normal Mode: PWM, Standby Mode: APS.

• #define SW\_MODE\_APS\_STBY\_APS 0x8U

Normal Mode: APS, Standby Mode: APS.

#define SW\_MODE\_APS\_STBY\_PFM 0xCU

Normal Mode: APS, Standby Mode: PFM.

#define SW\_MODE\_PWM\_STBY\_PFM 0xDU

Normal Mode: PWM, Standby Mode: PFM.

# Defines for vgen\_pmic\_mode\_t

• #define VGEN\_MODE\_OFF (0x0U << 4U)

VGEN always OFF.

#define VGEN\_MODE\_ON (0x1U << 4U)</li>

VGEN always ON.

#define VGEN\_MODE\_STBY\_OFF (0x3U << 4U)</li>

VGEN Run: ON STBY: OFF.

#define VGEN\_MODE\_LP (0x5U << 4U)</li>

VGEN Run: LPWR STBY: LPWR.

#define VGEN\_MODE\_LP2 (0x7U << 4U)</li>

VGEN Run: LPWR STBY: LPWR.

# Defines for sw\_vmode\_reg\_t

• #define SW\_RUN\_MODE 0U

SW run mode voltage.

#define SW\_STBY\_MODE 1U

SW standby mode voltage.

• #define SW\_OFF\_MODE 2U

SW off/sleep mode voltage.

# 9.13.1 Detailed Description

Module for the PF100 PMIC driver.

This is an SDK driver for the NXP PF100 PMIC. For more information, see the PF100 Datasheet.

### 9.13.2 Typedef Documentation

```
9.13.2.1 pf100_vol_regs_t
```

```
typedef uint8_t pf100_vol_regs_t
```

This type is used to indicate which register to address.

Refer to the PF100 Datasheet for the description of regsiter.

```
9.13.2.2 sw_pmic_mode_t
```

```
typedef uint8_t sw_pmic_mode_t
```

This type is used to indicate a switching regulator mode.

Refer to the PF100 Datasheet for the description of each mode.

```
9.13.2.3 vgen_pmic_mode_t
```

```
typedef uint8_t vgen_pmic_mode_t
```

This type is used to indicate a VGEN (LDO) regulator mode.

Refer to the LDO control register description in the PF100 Datasheet for possible mode combinations.

```
9.13.2.4 sw_vmode_reg_t
```

```
typedef uint8_t sw_vmode_reg_t
```

This type encodes which voltage mode register to set when calling pf100\_pmic\_set\_voltage().

Possible modes are Run, Standby and Off/Sleep.

#### 9.13.3 Function Documentation

# 9.13.3.1 pf100\_get\_pmic\_version()

This function returns the device ID and revision for the PF100 PMIC.

### **Parameters**

```
in id I2C address of PMIC device
```

### Returns

Returns a structure with the device ID and revision.

# 9.13.3.2 pf100\_pmic\_set\_voltage()

This function sets the voltage of a corresponding voltage regulator for the PF100 PMIC.

#### **Parameters**

| in | id          | I2C address of PMIC device                                                                 |  |
|----|-------------|--------------------------------------------------------------------------------------------|--|
| in | pmic_reg    | Register corresponding to regulator; see pf100_vol_regs_t                                  |  |
| in | vol_mv      | New voltage setpoint for the regulator in millivolts                                       |  |
| in | mode_to_set | Mode to set the voltage for run, standby and off; only applicable to switching regulators, |  |
|    |             | ignored otherwise; see sw_vmode_reg_t                                                      |  |

# Returns

Returns an error code (SC\_ERR\_NONE = success)

### Return errors:

- · SC\_ERR\_PARM if invalid parameters
- SC\_ERR\_FAIL if writing the register failed

# 9.13.3.3 pf100\_pmic\_get\_voltage()

This function gets the voltage on a corresponding voltage regulator for the PF100 PMIC.

### **Parameters**

| in  | id          | I2C address of PMIC device                                                                 |  |
|-----|-------------|--------------------------------------------------------------------------------------------|--|
| in  | pmic_reg    | Register corresponding to regulator; see pf8100_vregs_t                                    |  |
| out | vol_mv      | pointer to return voltage in millivolts                                                    |  |
| in  | mode_to_get | Mode to get the voltage for run, standby and off; only applicable to switching regulators, |  |
|     |             | ignored otherwise; see sw_vmode_reg_t                                                      |  |

#### Returns

Returns an error code (SC\_ERR\_NONE = success)

### Return errors:

• SC\_ERR\_PARM if invalid parameters

#### 9.13.3.4 pf100 pmic\_set\_mode()

This function sets the mode of the specified regulator.

#### **Parameters**

| in | id       | I2C address of PMIC device                                         |
|----|----------|--------------------------------------------------------------------|
| in | pmic_reg | Register corresponding to regulator; see pf100_vol_regs_t          |
| in | mode     | mode to set the regulator; see vgen_pmic_mode_t and sw_pmic_mode_t |

### Returns

Returns an error code (SC\_ERR\_NONE = success)

# Return errors:

- SC\_ERR\_PARM if invalid parameters
- · SC\_ERR\_FAIL if writing the register failed

# 9.13.3.5 pf100\_get\_pmic\_temp()

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

#### **Parameters**

| I2C address of PMIC device | in <i>id</i> |
|----------------------------|--------------|
|----------------------------|--------------|

### Returns

returns the temp sensed by the PMIC in a UINT32 in Celsius

Return errors:

• SC\_ERR\_CONFIG if temperature monitor is not enabled

Note PMIC PF100 temp is returned as the highest temp sensor enabled.

```
9.13.3.6 pf100_set_pmic_temp_alarm()
```

This function sets the temp alarm for the PMIC in Celsius.

#### **Parameters**

| in | id   | I2C address of PMIC device   |
|----|------|------------------------------|
| in | temp | Temperature to set the alarm |

Note the granularity for PF100 PMIC only allows the following values: 110 120 125 130 135

#### Returns

Returns the temperature that the alarm is set to in Celsius

9.13.3.7 pf100\_pmic\_irq\_service()

This function services the interrupt for the temp alarm.

### **Parameters**

| in | id | I2C address of PMIC device |
|----|----|----------------------------|

# Returns

Returns  $SC\_TRUE$  if there was a temperature interrupt to be cleared

# 9.14 (DRV) PF8100 Power Management IC Driver

Module for the PF8100 PMIC driver.

### **Files**

• file fsl\_pf8100.h

#### **Macros**

- #define I2C\_WRITE i2c\_write
- #define I2C\_READ i2c\_read

# **Typedefs**

typedef uint8\_t pf8100\_vregs\_t

This type is used to indicate which register to address.

typedef uint8\_t sw\_mode\_t

This type is used to indicate a switching regulator mode.

typedef uint8\_t ldo\_mode\_t

This type is used to indicate an LDO regulator mode.

· typedef uint8\_t vmode\_reg\_t

This type is used to indicate a Switching regulator voltage setpoint.

### **Functions**

pmic\_version\_t pf8100\_get\_pmic\_version (pmic\_id\_t id)

This function returns the device ID and revision for the PF8100 PMIC.

 $\bullet \ \ \text{sc\_err\_t pf8100\_pmic\_set\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t vol\_mv, uint32\_t mode\_to\_set)}\\$ 

This function sets the voltage of a corresponding voltage regulator for the PF8100 PMIC.

• sc\_err\_t pf8100\_pmic\_get\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*vol\_mv, uint32\_t mode\_to\_get)

This function gets the voltage on a corresponding voltage regulator for the PF8100 PMIC.

sc\_err\_t pf8100\_pmic\_set\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t mode)

This function sets the mode of the specified regulator.

sc err t pf8100 pmic get mode (pmic id t id, uint32 t pmic reg, uint32 t \*mode)

This function gets the mode of the specified regulator.

uint32\_t pf8100\_get\_pmic\_temp (pmic\_id\_t id)

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

uint32\_t pf8100\_set\_pmic\_temp\_alarm (pmic\_id\_t id, uint32\_t temp)

This function sets the temp alarm for the PMIC in Celsius.

- sc\_err\_t pf8100\_pmic\_register\_access (pmic\_id\_t id, uint32\_t address, sc\_bool\_t read\_write, uint8\_t \*value)
- sc\_bool\_t pf8100\_pmic\_irq\_service (pmic\_id\_t id)

This function services the interrupt for the temp alarm.

# Defines for pf8100\_vregs\_t

• #define PF8100 SW1 0x4DU

Base register for SW1 regulator control.

#define PF8100 SW2 0x55U

Base register for SW2 regulator control.

#define PF8100\_SW3 0x5DU

Base register for SW3 regulator control.

#define PF8100 SW4 0x65U

Base register for SW4 regulator control.

• #define PF8100\_SW5 0x6DU

Base register for SW5 regulator control.

• #define PF8100 SW6 0x75U

Base register for SW6 regulator control.

#define PF8100\_SW7 0x7DU

Base register for SW7 regulator control.

#define PF8100 LDO1 0x85U

Base register for LDO1 regulator control.

#define PF8100 LDO2 0x8BU

Base register for LDO2 regulator control.

#define PF8100\_LDO3 0x91U

Base register for LDO3 regulator control.

#define PF8100 LDO4 0x97U

Base register for LDO4 regulator control.

# Defines for sw\_mode\_t

• #define SW\_RUN\_OFF 0x0U

Run mode: OFF.

• #define SW RUN PWM 0x1U

Run mode: PWM.

#define SW\_RUN\_PFM 0x2U

Run mode: PFM.

• #define SW\_RUN\_ASM 0x3U

Run mode: ASM.

#define SW\_STBY\_OFF (0x0U << 2U)</li>

Standby mode: OFF.

#define SW\_STBY\_PWM (0x1U << 2U)</li>

Standby mode: PWM.

#define SW\_STBY\_PFM (0x2U << 2U)</li>

Standby mode: PFM.

#define SW\_STBY\_ASM (0x3U << 2U)</li>

Standby mode: ASM.

# Defines for Ido\_mode\_t

```
    #define RUN_OFF_STBY_OFF 0x0U
        Run mode: OFF, Standby mode: OFF.
    #define RUN_OFF_STBY_EN 0x1U
        Run mode: OFF, Standby mode: ON.
    #define RUN_EN_STBY_OFF 0x2U
```

• #define RUN\_EN\_STBY\_EN 0x3U

Run mode: ON, Standby mode: ON.

Run mode: ON, Standby mode: OFF.

# Defines for vmode\_reg\_t

- #define REG\_STBY\_MODE 0U
- #define **REG\_RUN\_MODE** 1U

### 9.14.1 Detailed Description

Module for the PF8100 PMIC driver.

This is an SDK driver for the NXP PF8100 PMIC. For more information, see the PF8100 Datasheet.

### 9.14.2 Typedef Documentation

```
9.14.2.1 pf8100_vregs_t

typedef uint8_t pf8100_vregs_t
```

This type is used to indicate which register to address.

Refer to the PF8100 Datasheet for the description of regsiter.

```
9.14.2.2 sw_mode_t

typedef uint8_t sw_mode_t
```

This type is used to indicate a switching regulator mode.

Refer to the PF8100 Datasheet for the description of each mode.

These modes are used in combination to designate a run and standby mode i.e. (SW RUN PWM | SW STBY OFF).

```
9.14.2.3 ldo_mode_t
```

```
typedef uint8_t ldo_mode_t
```

This type is used to indicate an LDO regulator mode.

Refer to the PF8100 Datasheet for the description of each mode.

```
9.14.2.4 vmode_reg_t
```

```
typedef uint8_t vmode_reg_t
```

This type is used to indicate a Switching regulator voltage setpoint.

Refer to the PF8100 Datasheet for the description of each mode.

#### 9.14.3 Function Documentation

# 9.14.3.1 pf8100\_get\_pmic\_version()

This function returns the device ID and revision for the PF8100 PMIC.

# **Parameters**

```
in id I2C address of PMIC device
```

### Returns

Returns a structure with the device ID and revision.

# 9.14.3.2 pf8100\_pmic\_set\_voltage()

This function sets the voltage of a corresponding voltage regulator for the PF8100 PMIC.

#### **Parameters**

| in | id          | I2C address of PMIC device                              |
|----|-------------|---------------------------------------------------------|
| in | pmic_reg    | Register corresponding to regulator; see pf8100_vregs_t |
| in | vol_mv      | New voltage setpoint for the regulator in millivolts    |
| in | mode_to_set | Mode to set the voltage for run (RUN or STANDBY)        |

### Returns

Returns an error code (SC\_ERR\_NONE = success)

Note mode\_to\_set is SC\_TRUE for RUN and SC\_FALSE for STANDBY.

Return errors:

- SC\_ERR\_PARM if invalid parameters
- · SC\_ERR\_FAIL if writing the register failed

# 9.14.3.3 pf8100\_pmic\_get\_voltage()

This function gets the voltage on a corresponding voltage regulator for the PF8100 PMIC.

# **Parameters**

| in  | id          | I2C address of PMIC device                              |
|-----|-------------|---------------------------------------------------------|
| in  | pmic_reg    | Register corresponding to regulator; see pf8100_vregs_t |
| out | vol_mv      | pointer to return voltage in millivolts                 |
| in  | mode_to_get | Mode to get the voltage for (RUN or STANDBY)            |

### Returns

Returns an error code (SC\_ERR\_NONE = success)

Note mode\_to\_get is SC\_TRUE for RUN and SC\_FALSE for STANDBY.

Return errors:

· SC\_ERR\_PARM if invalid parameters

# 9.14.3.4 pf8100\_pmic\_set\_mode()

This function sets the mode of the specified regulator.

#### **Parameters**

|   | in | id       | I2C address of PMIC device                              |
|---|----|----------|---------------------------------------------------------|
|   | in | pmic_reg | Register corresponding to regulator; see pf8100_vregs_t |
| Ī | in | mode     | mode to set the regulator; see sw_mode_t and ldo_mode_t |

Note SW modes are used in combination to designate a run and standby mode i.e. (SW\_RUN\_PWM | SW\_STBY\_OFF).

#### Returns

Returns an error code (SC\_ERR\_NONE = success)

### Return errors:

- · SC\_ERR\_PARM if invalid parameters
- SC\_ERR\_FAIL if writing the register failed

#### 9.14.3.5 pf8100\_pmic\_get\_mode()

This function gets the mode of the specified regulator.

### **Parameters**

|   | in  | id       | I2C address of PMIC device                              |
|---|-----|----------|---------------------------------------------------------|
|   | in  | pmic_reg | Register corresponding to regulator; see pf8100_vregs_t |
| Ī | out | mode     | pointer to return mode in raw hex form                  |

Note SW modes are used in combination to designate a run and standby mode i.e. (SW\_RUN\_PWM | SW\_STBY\_OFF).

#### Returns

Returns an error code (SC\_ERR\_NONE = success)

Return errors:

- SC\_ERR\_PARM if invalid parameters
- SC\_ERR\_FAIL if writing the register failed

### 9.14.3.6 pf8100\_get\_pmic\_temp()

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

#### **Parameters**

| in | id | I2C address of PMIC device |
|----|----|----------------------------|
|----|----|----------------------------|

### Returns

returns the temp sensed by the PMIC in a UINT32 in Celsius

Return errors:

• SC\_ERR\_CONFIG if temperature monitor is not enabled

Note PMIC PF100 temp is returned as the highest temp sensor enabled.

```
9.14.3.7 pf8100_set_pmic_temp_alarm()
```

This function sets the temp alarm for the PMIC in Celsius.

### **Parameters**

| in | id   | I2C address of PMIC device   |
|----|------|------------------------------|
| in | temp | Temperature to set the alarm |

Note the granularity for PF100 PMIC only allows the following values: 80 95 110 125 140 155

# Returns

Returns the temperature that the alarm is set to in Celsius

# 9.14.3.8 pf8100\_pmic\_irq\_service()

This function services the interrupt for the temp alarm.

### **Parameters**

| in | id | I2C address of PMIC device |
|----|----|----------------------------|
|----|----|----------------------------|

#### Returns

Returns SC\_TRUE if the temperature interrupt was cleared

# 9.15 (SVC) Pad Service

Module for the Pad Control (PAD) service.

# **Typedefs**

```
• typedef uint8_t sc_pad_config_t
```

This type is used to declare a pad config.

typedef uint8 t sc pad iso t

This type is used to declare a pad low-power isolation config.

typedef uint8\_t sc\_pad\_28fdsoi\_dse\_t

This type is used to declare a drive strength.

• typedef uint8\_t sc\_pad\_28fdsoi\_ps\_t

This type is used to declare a pull select.

typedef uint8\_t sc\_pad\_28fdsoi\_pus\_t

This type is used to declare a pull-up select.

typedef uint8\_t sc\_pad\_wakeup\_t

This type is used to declare a wakeup mode of a pad.

# Defines for type widths

#define SC\_PAD\_MUX\_W 3U
 Width of mux parameter.

# Defines for sc\_pad\_config\_t

```
    #define SC_PAD_CONFIG_NORMAL 0U
```

• #define SC\_PAD\_CONFIG\_OD 1U

Open Drain.

#define SC\_PAD\_CONFIG\_OD\_IN 2U

Open Drain and input.

#define SC\_PAD\_CONFIG\_OUT\_IN 3U

Output and input.

# Defines for sc\_pad\_iso\_t

• #define SC\_PAD\_ISO\_OFF 0U

ISO latch is transparent.

• #define SC\_PAD\_ISO\_EARLY 1U

Follow EARLY\_ISO.

• #define SC\_PAD\_ISO\_LATE 2U

Follow LATE\_ISO.

• #define SC\_PAD\_ISO\_ON 3U

ISO latched data is held.

# Defines for sc\_pad\_28fdsoi\_dse\_t

- #define SC\_PAD\_28FDSOI\_DSE\_18V\_1MA 0U
   Drive strength of 1mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_2MA 1U
   Drive strength of 2mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_4MA 2U
   Drive strength of 4mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_6MA 3U
   Drive strength of 6mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_8MA 4U
   Drive strength of 8mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_10MA 5U
   Drive strength of 10mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_12MA 6U
   Drive strength of 12mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_HS 7U
   High-speed drive strength for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_33V\_2MA 0U
   Drive strength of 2mA for 3.3v.
- #define SC\_PAD\_28FDSOI\_DSE\_33V\_4MA 1U
   Drive strength of 4mA for 3.3v.
- #define SC\_PAD\_28FDSOI\_DSE\_33V\_8MA 2U
   Drive strength of 8mA for 3.3v.
- #define SC\_PAD\_28FDSOI\_DSE\_33V\_12MA 3U
   Drive strength of 12mA for 3.3v.
- #define SC\_PAD\_28FDSOI\_DSE\_DV\_HIGH 0U
   High drive strength for dual volt.
- #define SC\_PAD\_28FDSOI\_DSE\_DV\_LOW 1U
   Low drive strength for dual volt.

### Defines for sc\_pad\_28fdsoi\_ps\_t

- #define SC\_PAD\_28FDSOI\_PS\_KEEPER 0U
   Bus-keeper (only valid for 1.8v)
- #define SC\_PAD\_28FDSOI\_PS\_PU 1U
   Pull-up.
- #define SC\_PAD\_28FDSOI\_PS\_PD 2U
   Pull-down.
- #define SC\_PAD\_28FDSOI\_PS\_NONE 3U
   No pull (disabled)

# Defines for sc\_pad\_28fdsoi\_pus\_t

```
    #define SC_PAD_28FDSOI_PUS_30K_PD 0U
30K pull-down
```

#define SC\_PAD\_28FDSOI\_PUS\_100K\_PU 1U
 100K pull-up

#define SC\_PAD\_28FDSOI\_PUS\_3K\_PU 2U

3K pull-up#define SC\_PAD\_28FDSOI\_PUS\_30K\_PU 3U30K pull-up

# Defines for sc\_pad\_wakeup\_t

#define SC\_PAD\_WAKEUP\_OFF 0U
 Off.

• #define SC\_PAD\_WAKEUP\_CLEAR 1U

Clears pending flag.

#define SC\_PAD\_WAKEUP\_LOW\_LVL 4U

Low level.

#define SC\_PAD\_WAKEUP\_FALL\_EDGE 5U

Falling edge.

• #define SC\_PAD\_WAKEUP\_RISE\_EDGE 6U

Rising edge.

• #define SC PAD WAKEUP HIGH LVL 7U

High-level.

# **Generic Functions**

- sc\_err\_t sc\_pad\_set\_mux (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t mux, sc\_pad\_config\_t config, sc\_pad\_iso\_t iso)

  This function configures the mux settings for a pad.
- sc\_err\_t sc\_pad\_get\_mux (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t \*mux, sc\_pad\_config\_t \*config, sc\_pad\_iso\_t \*iso)

This function gets the mux settings for a pad.

sc\_err\_t sc\_pad\_set\_gp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint32\_t ctrl)

This function configures the general purpose pad control.

sc\_err\_t sc\_pad\_get\_gp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint32\_t \*ctrl)

This function gets the general purpose pad control.

sc\_err\_t sc\_pad\_set\_wakeup (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_wakeup\_t wakeup)

This function configures the wakeup mode of the pad.

sc\_err\_t sc\_pad\_get\_wakeup (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_wakeup\_t \*wakeup)

This function gets the wakeup mode of a pad.

• sc\_err\_t sc\_pad\_set\_all (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t mux, sc\_pad\_config\_t config, sc\_pad\_iso\_t iso, uint32\_t ctrl, sc\_pad\_wakeup\_t wakeup)

This function configures a pad.

• sc\_err\_t sc\_pad\_get\_all (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t \*mux, sc\_pad\_config\_t \*config, sc\_pad\_iso\_t \*iso, uint32\_t \*ctrl, sc\_pad\_wakeup\_t \*wakeup)

This function gets a pad's config.

### **SoC Specific Functions**

```
    sc_err_t sc_pad_set (sc_ipc_t ipc, sc_pad_t pad, uint32_t val)
```

This function configures the settings for a pad.

sc\_err\_t sc\_pad\_get (sc\_ipc\_t ipc, sc\_pad\_t pad, uint32\_t \*val)

This function gets the settings for a pad.

# **Technology Specific Functions**

sc\_err\_t sc\_pad\_set\_gp\_28fdsoi (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t dse, sc\_pad\_28fdsoi\_ps\_t ps)

This function configures the pad control specific to 28FDSOI.

sc\_err\_t sc\_pad\_get\_gp\_28fdsoi (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t \*dse, sc\_pad\_28fdsoi\_ps\_t \*ps)

This function gets the pad control specific to 28FDSOI.

 sc\_err\_t sc\_pad\_set\_gp\_28fdsoi\_hsic (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t dse, sc\_bool\_t hys, sc\_pad\_28fdsoi\_pus\_t pus, sc\_bool\_t pke, sc\_bool\_t pue)

This function configures the pad control specific to 28FDSOI.

• sc\_err\_t sc\_pad\_get\_gp\_28fdsoi\_hsic (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t \*dse, sc\_bool\_t \*hys, sc\_pad\_28fdsoi\_pus\_t \*pus, sc\_bool\_t \*pke, sc\_bool\_t \*pue)

This function gets the pad control specific to 28FDSOI.

sc\_err\_t sc\_pad\_set\_gp\_28fdsoi\_comp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t compen, sc\_bool\_t fastfrz, uint8\_t rasrcp, uint8\_t rasrcp, uint8\_t rasrcp, sc\_bool\_t nasrc\_sel, sc\_bool\_t psw\_ovr)

This function configures the compensation control specific to 28FDSOI.

sc\_err\_t sc\_pad\_get\_gp\_28fdsoi\_comp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t \*compen, sc\_bool\_t \*fastfrz, uint8\_t \*rasrcp, uint8\_t \*rasrcp, sc\_bool\_t \*nasrc\_sel, sc\_bool\_t \*compok, uint8\_t \*nasrc, sc\_bool\_t \*psw\_ovr)

This function gets the compensation control specific to 28FDSOI.

### 9.15.1 Detailed Description

Module for the Pad Control (PAD) service.

Pad configuration is managed by SC firmware. The pad configuration features supported by the SC firmware include:

- Configuring the mux, input/output connection, and low-power isolation mode.
- Configuring the technology-specific pad setting such as drive strength, pullup/pulldown, etc.
- · Configuring compensation for pad groups with dual voltage capability.

Pad functions fall into one of three categories. Generic functions are common to all SoCs and all process technologies. SoC functions are raw low-level functions. Technology-specific functions are specific to the process technology.

The list of pads is SoC specific. Refer to the SoC Pad List for valid pad values. Note that all pads exist on a die but may or may not be brought out by the specific package. Mapping of pads to package pins/balls is documented in the associated Data Sheet. Some pads may not be brought out because the part (die+package) is defeatured and some pads may connect to the substrate in the package.

Some pads (SC\_P\_COMP\_\*) that can be specified are not individual pads but are in fact pad groups. These groups have additional configuration that can be done using the sc\_pad\_set\_gp\_28fdsoi\_comp() function. More info on these can be found in the associated Reference Manual.

Pads are managed as a resource by the Resource Manager (RM). They have assigned owners and only the owners can configure the pads. Some of the pads are reserved for use by the SCFW itself and this can be overriden with the implementation of board\_config\_sc(). Additionally, pads may be assigned to various other partitions via the implementation of board\_system\_config().

Note muxing two input pads to the same IP functional signal will result in undefined behavior.

The following SCFW pad code is an example of how to configure pads. In this example, two pads are configured for use by the i.MX8QXP I2C\_0 (ADMA.I2C0). Another dual-voltge pad is configured as SPI\_0 SCK (ADMA.SPI0.SCK).

The ipc parameter most functions take is a handle to the IPC channel opened to communicate to the SC. It is implementation defined. Most API ports include an sc\_ipc\_open() and sc\_ipc\_close() function to manage this. The sc\_ipc\_open() takes an argument to identify the communication channel (usually the MU address) and returns the IPC handle that all API calls should then use.

```
1 /* Configure I2C_0 SCL pad */
2 sc_pad_set_mux(ipc, SC_P_MIPI_CSI0_GPIO0_00, 1, SC_PAD_CONFIG_OD_IN, SC_PAD_ISO_OFF);
3 sc_pad_set_gp_28fdsoi(ipc, SC_P_MIPI_CSI0_GPIO0_00, SC_PAD_28FDSOI_DSE_18V_1MA, SC_PAD_28FDSOI_PS_PU);
4
5 /* Configure I2C_0 SDA pad */
6 sc_pad_set_mux(ipc, SC_P_MIPI_CSI0_GPIO0_01, 1, SC_PAD_CONFIG_OD_IN, SC_PAD_ISO_OFF);
7 sc_pad_set_gp_28fdsoi(ipc, SC_P_MIPI_CSI0_GPIO0_01, SC_PAD_28FDSOI_DSE_18V_1MA, SC_PAD_28FDSOI_PS_PU);
8
9 /* Configure SPI0 SCK pad (dual-voltage) */
10 sc_pad_set_mux(ipc, SC_P_SPI0_SCK, 0, SC_PAD_CONFIG_NORMAL, SC_PAD_ISO_OFF);
11 sc_pad_set_gp_28fdsoi(ipc, SC_P_SPI0_SCK, SC_PAD_28FDSOI_DSE_DV_LOW, SC_PAD_28FDSOI_PS_NONE);
```

The first pair of pads in question are MIPI\_CSI0\_GPIO0\_00 (used for SCL) and MIPI\_CSI0\_GPIO0\_01 (used for SDA). I2C 0 is mux select 1 for both pads.

The first two lines configure the SCL pad. The first configures the SCL pad for mux select 1, and as open-drain with with input. The second configures the drive strength and enables the pull-up.

The last two lines do the same for the SDA pad.

For 28FDSIO single voltage pads, SC\_PAD\_28FDSOI\_DSE\_DV\_HIGH and SC\_PAD\_28FDSOI\_DSE\_DV\_LOW are not valid drive strenths.

```
/* Configure I2C_0 SCL pad */
sc_pad_set_mux(ipc, SC_P_MIPI_CSI0_GPI00_00, 1,
sc_pad_set_gp_28fdsoi(ipc, SC_P_MIPI_CSI0_GPI00_00,
/* Configure I2C_0 SDA pad */
sc_pad_set_mux(ipc, SC_P_MIPI_CSI0_GPI00_01, 1,
sc_pad_set_mux(ipc, SC_P_MIPI_CSI0_GPI00_01, 1,
sc_pad_set_gp_28fdsoi(ipc, SC_P_MIPI_CSI0_GPI00_01, SC_PAD_28FDSOI_DSE_18V_1MA, SC_PAD_28FDSOI_PS_PU);
SC_PAD_CONFIG_OD_IN, SC_PAD_ISO_OFF);
SC_PAD_28FDSOI_DSE_18V_1MA, SC_PAD_28FDSOI_PS_PU);
```

The next pad configured is SPI0\_SCK. It is configured as mux select 0. the first line configures the mux select as 0 and normal push-pull. The second line configures the drive strength and no pull-up. Note the drive strength setting is different for this dual voltage pad.

```
/* Configure SPIO SCK pad (dual-voltage) */
sc_pad_set_mux(ipc, SC_P_SPIO_SCK, 0, SC_PAD_CONFIG_NORMAL, SC_PAD_ISO_OFF);
sc_pad_set_gp_28fdsoi(ipc, SC_P_SPIO_SCK, SC_PAD_28FDSOI_DSE_DV_LOW, SC_PAD_28FDSOI_PS_NONE);
```

For 28FDSIO dual voltage pads, only SC\_PAD\_28FDSOI\_DSE\_DV\_HIGH and SC\_PAD\_28FDSOI\_DSE\_DV\_LOW are valid drive strenths.

The voltage of the pad is determined by the supply for the pad group (the VDD SPI SAI 1P8 3P3 pad in this case).

# 9.15.2 Typedef Documentation

```
9.15.2.1 sc_pad_config_t

typedef uint8_t sc_pad_config_t
```

This type is used to declare a pad config.

It determines how the output data is driven, pull-up is controlled, and input signal is connected. Normal and OD are typical and only connect the input when the output is not driven. The IN options are less common and force an input connection even when driving the output.

```
9.15.2.2 sc_pad_iso_t

typedef uint8_t sc_pad_iso_t
```

This type is used to declare a pad low-power isolation config.

ISO\_LATE is the most common setting. ISO\_EARLY is only used when an output pad is directly determined by another input pad. The other two are only used when SW wants to directly contol isolation.

```
9.15.2.3 sc_pad_28fdsoi_dse_t
typedef uint8_t sc_pad_28fdsoi_dse_t
```

This type is used to declare a drive strength.

Note it is specific to 28FDSOI. Also note that valid values depend on the pad type.

```
9.15.2.4 sc_pad_28fdsoi_ps_t
typedef uint8_t sc_pad_28fdsoi_ps_t
```

This type is used to declare a pull select.

Note it is specific to 28FDSOI.

```
9.15.2.5 sc_pad_28fdsoi_pus_t
typedef uint8_t sc_pad_28fdsoi_pus_t
```

This type is used to declare a pull-up select.

Note it is specific to 28FDSOI HSIC pads.

### 9.15.3 Function Documentation

# 9.15.3.1 sc\_pad\_set\_mux()

This function configures the mux settings for a pad.

This includes the signal mux, pad config, and low-power isolation mode.

#### **Parameters**

| in | ipc    | IPC handle               |
|----|--------|--------------------------|
| in | pad    | pad to configure         |
| in | mux    | mux setting              |
| in | config | pad config               |
| in | iso    | low-power isolation mode |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- · SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Note muxing two input pads to the same IP functional signal will result in undefined behavior.

Refer to the SoC Pad List for valid pad values.

# 9.15.3.2 sc\_pad\_get\_mux()

This function gets the mux settings for a pad.

This includes the signal mux, pad config, and low-power isolation mode.

#### **Parameters**

| in  | ipc    | IPC handle                                 |  |
|-----|--------|--------------------------------------------|--|
| in  | pad    | pad to query                               |  |
| out | mux    | pointer to return mux setting              |  |
| out | config | pointer to return pad config               |  |
| out | iso    | pointer to return low-power isolation mode |  |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

### 9.15.3.3 sc\_pad\_set\_gp()

This function configures the general purpose pad control.

This is technology dependent and includes things like drive strength, slew rate, pull up/down, etc. Refer to the SoC Reference Manual for bit field details.

### **Parameters**

| in | ipc  | IPC handle           |
|----|------|----------------------|
| in | pad  | pad to configure     |
| in | ctrl | control value to set |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

# 9.15.3.4 sc\_pad\_get\_gp()

This function gets the general purpose pad control.

This is technology dependent and includes things like drive strength, slew rate, pull up/down, etc. Refer to the SoC Reference Manual for bit field details.

### **Parameters**

| in  | ipc  | IPC handle                      |  |
|-----|------|---------------------------------|--|
| in  | pad  | pad to query                    |  |
| out | ctrl | pointer to return control value |  |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

### 9.15.3.5 sc\_pad\_set\_wakeup()

This function configures the wakeup mode of the pad.

#### **Parameters**

| in | ipc    | IPC handle       |
|----|--------|------------------|
| in | pad    | pad to configure |
| in | wakeup | wakeup to set    |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

### 9.15.3.6 sc\_pad\_get\_wakeup()

This function gets the wakeup mode of a pad.

### **Parameters**

| in  | ipc    | IPC handle               |
|-----|--------|--------------------------|
| in  | pad    | pad to query             |
| out | wakeup | pointer to return wakeup |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

# 9.15.3.7 sc\_pad\_set\_all()

This function configures a pad.

#### **Parameters**

| in | ipc    | IPC handle               |
|----|--------|--------------------------|
| in | pad    | pad to configure         |
| in | mux    | mux setting              |
| in | config | pad config               |
| in | iso    | low-power isolation mode |
| in | ctrl   | control value            |
| in | wakeup | wakeup to set            |

#### See also

```
sc_pad_set_mux().
sc_pad_set_gp().
```

#### Return errors:

- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the pad owner

# Returns

Returns an error code (SC\_ERR\_NONE = success).

Note muxing two input pads to the same IP functional signal will result in undefined behavior.

Refer to the SoC Pad List for valid pad values.

### 9.15.3.8 sc\_pad\_get\_all()

This function gets a pad's config.

# **Parameters**

| in                | ipc              | IPC handle                                 |  |
|-------------------|------------------|--------------------------------------------|--|
| in                | pad              | pad to query                               |  |
| out               | mux              | pointer to return mux setting              |  |
| out               | config           | pointer to return pad config               |  |
| Company Pr<br>OUT | oprietary<br>ISO | pointer to return low-power isolation mode |  |
| out               | ctrl             | pointer to return control value            |  |
| out               | wakeup           | pointer to return wakeup to set            |  |

#### See also

```
sc_pad_set_mux().
sc_pad_set_gp().
```

#### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

# Returns

Returns an error code (SC\_ERR\_NONE = success).

Refer to the SoC Pad List for valid pad values.

```
9.15.3.9 sc_pad_set()
```

This function configures the settings for a pad.

This setting is SoC specific.

#### **Parameters**

| in | ipc | IPC handle       |
|----|-----|------------------|
| in | pad | pad to configure |
| in | val | value to set     |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

# 9.15.3.10 sc\_pad\_get()

This function gets the settings for a pad.

This setting is SoC specific.

#### **Parameters**

| in  | ipc | IPC handle                |
|-----|-----|---------------------------|
| in  | pad | pad to query              |
| out | val | pointer to return setting |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner

Refer to the SoC Pad List for valid pad values.

# 9.15.3.11 sc\_pad\_set\_gp\_28fdsoi()

This function configures the pad control specific to 28FDSOI.

# **Parameters**

| in | ipc | IPC handle       |
|----|-----|------------------|
| in | pad | pad to configure |
| in | dse | drive strength   |
| in | ps  | pull select      |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner,
- SC\_ERR\_UNAVAILABLE if process not applicable

Refer to the SoC Pad List for valid pad values.

```
9.15.3.12 sc_pad_get_gp_28fdsoi()
```

This function gets the pad control specific to 28FDSOI.

# **Parameters**

| in  | ipc | IPC handle                       |
|-----|-----|----------------------------------|
| in  | pad | pad to query                     |
| out | dse | pointer to return drive strength |
| out | ps  | pointer to return pull select    |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- · SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner,
- SC\_ERR\_UNAVAILABLE if process not applicable

Refer to the SoC Pad List for valid pad values.

### 9.15.3.13 sc\_pad\_set\_gp\_28fdsoi\_hsic()

This function configures the pad control specific to 28FDSOI.

#### **Parameters**

| in | ipc | IPC handle         |
|----|-----|--------------------|
| in | pad | pad to configure   |
| in | dse | drive strength     |
| in | hys | hysteresis         |
| in | pus | pull-up select     |
| in | pke | pull keeper enable |
| in | pue | pull-up enable     |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the pad owner,
- SC\_ERR\_UNAVAILABLE if process not applicable

Refer to the SoC Pad List for valid pad values.

# 9.15.3.14 sc\_pad\_get\_gp\_28fdsoi\_hsic()

This function gets the pad control specific to 28FDSOI.

#### **Parameters**

| in  | ipc | IPC handle                           |
|-----|-----|--------------------------------------|
| in  | pad | pad to query                         |
| out | dse | pointer to return drive strength     |
| out | hys | pointer to return hysteresis         |
| out | pus | pointer to return pull-up select     |
| out | pke | pointer to return pull keeper enable |
| out | pue | pointer to return pull-up enable     |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner,
- SC\_ERR\_UNAVAILABLE if process not applicable

Refer to the SoC Pad List for valid pad values.

# 9.15.3.15 sc\_pad\_set\_gp\_28fdsoi\_comp()

This function configures the compensation control specific to 28FDSOI.

# **Parameters**

| in | ipc       | IPC handle                 |
|----|-----------|----------------------------|
| in | pad       | pad to configure           |
| in | compen    | compensation/freeze mode   |
| in | fastfrz   | fast freeze                |
| in | rasrcp    | compensation code for PMOS |
| in | rasrcn    | compensation code for NMOS |
| in | nasrc_sel | NASRC read select          |
| in | psw_ovr   | 2.5v override              |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the pad owner,
- SC\_ERR\_UNAVAILABLE if process not applicable

Refer to the SoC Pad List for valid pad values.

Note *psw\_ovr* is only applicable to pads supporting 2.5 volt operation (e.g. some Ethernet pads).

### 9.15.3.16 sc\_pad\_get\_gp\_28fdsoi\_comp()

This function gets the compensation control specific to 28FDSOI.

### **Parameters**

| in  | ipc       | IPC handle                                   |
|-----|-----------|----------------------------------------------|
| in  | pad       | pad to query                                 |
| out | compen    | pointer to return compensation/freeze mode   |
| out | fastfrz   | pointer to return fast freeze                |
| out | rasrcp    | pointer to return compensation code for PMOS |
| out | rasrcn    | pointer to return compensation code for NMOS |
| out | nasrc_sel | pointer to return NASRC read select          |
| out | compok    | pointer to return compensation status        |
| out | nasrc     | pointer to return NASRCP/NASRCN              |
| out | psw_ovr   | pointer to return the 2.5v override          |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the pad owner,
- SC\_ERR\_UNAVAILABLE if process not applicable

Refer to the SoC Pad List for valid pad values.

# 9.16 (SVC) Timer Service

Module for the Timer service.

### **Typedefs**

· typedef uint8\_t sc\_timer\_wdog\_action\_t

This type is used to configure the watchdog action.

typedef uint32\_t sc\_timer\_wdog\_time\_t

This type is used to declare a watchdog time value in milliseconds.

# Defines for type widths

#define SC\_TIMER\_ACTION\_W 3U
 Width of sc\_timer\_wdog\_action\_t.

# Defines for sc\_timer\_wdog\_action\_t

 #define SC\_TIMER\_WDOG\_ACTION\_PARTITION 0U Reset partition.

#define SC\_TIMER\_WDOG\_ACTION\_WARM 1U

Warm reset system.

#define SC TIMER WDOG ACTION COLD 2U

Cold reset system.

#define SC\_TIMER\_WDOG\_ACTION\_BOARD 3U

Reset board.

#define SC TIMER WDOG ACTION IRQ 4U

Only generate IRQs.

### Wathdog Functions

sc\_err\_t sc\_timer\_set\_wdog\_timeout (sc\_ipc\_t ipc, sc\_timer\_wdog\_time\_t timeout)

This function sets the watchdog timeout in milliseconds.

sc\_err\_t sc\_timer\_set\_wdog\_pre\_timeout (sc\_ipc\_t ipc, sc\_timer\_wdog\_time\_t pre\_timeout)

This function sets the watchdog pre-timeout in milliseconds.

sc\_err\_t sc\_timer\_start\_wdog (sc\_ipc\_t ipc, sc\_bool\_t lock)

This function starts the watchdog.

sc\_err\_t sc\_timer\_stop\_wdog (sc\_ipc\_t ipc)

This function stops the watchdog if it is not locked.

sc\_err\_t sc\_timer\_ping\_wdog (sc\_ipc\_t ipc)

This function pings (services, kicks) the watchdog resetting the time before expiration back to the timeout.

• sc\_err\_t sc\_timer\_get\_wdog\_status (sc\_ipc\_t ipc, sc\_timer\_wdog\_time\_t \*timeout, sc\_timer\_wdog\_time\_t \*max\_timeout, sc\_timer\_wdog\_time\_t \*remaining\_time)

This function gets the status of the watchdog.

sc\_err\_t sc\_timer\_pt\_get\_wdog\_status (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_bool\_t \*enb, sc\_timer\_wdog\_time\_t \*timeout, sc timer wdog time t \*remaining time)

This function gets the status of the watchdog of a partition.

sc\_err\_t sc\_timer\_set\_wdog\_action (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_timer\_wdog\_action\_t action)

This function configures the action to be taken when a watchdog expires.

9.16 (SVC) Timer Service

# Real-Time Clock (RTC) Functions

sc\_err\_t sc\_timer\_set\_rtc\_time (sc\_ipc\_t ipc, uint16\_t year, uint8\_t mon, uint8\_t day, uint8\_t hour, uint8\_t min, uint8\_t sec)

This function sets the RTC time.

sc\_err\_t sc\_timer\_get\_rtc\_time (sc\_ipc\_t ipc, uint16\_t \*year, uint8\_t \*mon, uint8\_t \*day, uint8\_t \*hour, uint8\_t \*min, uint8\_t \*sec)

This function gets the RTC time.

sc\_err\_t sc\_timer\_get\_rtc\_sec1970 (sc\_ipc\_t ipc, uint32\_t \*sec)

This function gets the RTC time in seconds since 1/1/1970.

sc\_err\_t sc\_timer\_set\_rtc\_alarm (sc\_ipc\_t ipc, uint16\_t year, uint8\_t mon, uint8\_t day, uint8\_t hour, uint8\_t min, uint8\_t sec)

This function sets the RTC alarm.

• sc\_err\_t sc\_timer\_set\_rtc\_periodic\_alarm (sc\_ipc\_t ipc, uint32\_t sec)

This function sets the RTC alarm (periodic mode).

sc err t sc timer cancel rtc alarm (sc ipc t ipc)

This function cancels the RTC alarm.

sc\_err\_t sc\_timer\_set\_rtc\_calb (sc\_ipc\_t ipc, int8\_t count)

This function sets the RTC calibration value.

# System Counter (SYSCTR) Functions

• sc\_err\_t sc\_timer\_set\_sysctr\_alarm (sc\_ipc\_t ipc, uint64\_t ticks)

This function sets the SYSCTR alarm.

sc\_err\_t sc\_timer\_set\_sysctr\_periodic\_alarm (sc\_ipc\_t ipc, uint64\_t ticks)

This function sets the SYSCTR alarm (periodic mode).

sc\_err\_t sc\_timer\_cancel\_sysctr\_alarm (sc\_ipc\_t ipc)

This function cancels the SYSCTR alarm.

#### 9.16.1 Detailed Description

Module for the Timer service.

This includes support for the watchdog, RTC, and system counter. Note every resource partition has a watchdog it can use.

#### 9.16.2 Function Documentation

### 9.16.2.1 sc\_timer\_set\_wdog\_timeout()

This function sets the watchdog timeout in milliseconds.

If not set then the timeout defaults to the max. Once locked this value cannot be changed.

#### **Parameters**

| in | ipc     | IPC handle                      |
|----|---------|---------------------------------|
| in | timeout | timeout period for the watchdog |

### Returns

Returns an error code (SC\_ERR\_NONE = success, SC\_ERR\_LOCKED = locked).

#### 9.16.2.2 sc\_timer\_set\_wdog\_pre\_timeout()

This function sets the watchdog pre-timeout in milliseconds.

If not set then the pre-timeout defaults to the max. Once locked this value cannot be changed.

### **Parameters**

| in | ipc         | IPC handle                          |
|----|-------------|-------------------------------------|
| in | pre_timeout | pre-timeout period for the watchdog |

When the pre-timout expires an IRQ will be generated. Note this timeout clears when the IRQ is triggered. An IRQ is generated for the failing partition and all of its child partitions.

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.16.2.3 sc\_timer\_start\_wdog()

This function starts the watchdog.

### **Parameters**

| in | ipc  | IPC handle                         |
|----|------|------------------------------------|
| in | lock | boolean indicating the lock status |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

If *lock* is set then the watchdog cannot be stopped or the timeout period changed.

## 9.16.2.4 sc\_timer\_stop\_wdog()

This function stops the watchdog if it is not locked.

# **Parameters**

| in <i>ipc</i> | IPC handle |
|---------------|------------|
|---------------|------------|

## Returns

Returns an error code (SC\_ERR\_NONE = success, SC\_ERR\_LOCKED = locked).

# 9.16.2.5 sc\_timer\_ping\_wdog()

This function pings (services, kicks) the watchdog resetting the time before expiration back to the timeout.

## **Parameters**

| in <i>ipc</i> | IPC handle |
|---------------|------------|
|---------------|------------|

## Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.16.2.6 sc\_timer\_get\_wdog\_status()

This function gets the status of the watchdog.

All arguments are in milliseconds.

### **Parameters**

| in  | ipc            | IPC handle                                         |
|-----|----------------|----------------------------------------------------|
| out | timeout        | pointer to return the timeout                      |
| out | max_timeout    | pointer to return the max timeout                  |
| out | remaining_time | pointer to return the time remaining until trigger |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.16.2.7 sc\_timer\_pt\_get\_wdog\_status()

This function gets the status of the watchdog of a partition.

All arguments are in milliseconds.

### **Parameters**

| in  | ipc            | IPC handle                                         |
|-----|----------------|----------------------------------------------------|
| in  | pt             | partition to query                                 |
| out | enb            | pointer to return enable status                    |
| out | timeout        | pointer to return the timeout                      |
| out | remaining_time | pointer to return the time remaining until trigger |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.16.2.8 sc\_timer\_set\_wdog\_action()

This function configures the action to be taken when a watchdog expires.

### **Parameters**

| in | ipc    | IPC handle          |
|----|--------|---------------------|
| in | pt     | partition to affect |
| in | action | action to take      |

Default action is inherited from the parent.

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- · SC\_ERR\_PARM if invalid parameters,
- SC\_ERR\_NOACCESS if caller's partition is not the SYSTEM owner,
- SC\_ERR\_LOCKED if the watchdog is locked

## 9.16.2.9 sc\_timer\_set\_rtc\_time()

This function sets the RTC time.

Only the owner of the SC\_R\_SYSTEM resource can set the time.

## **Parameters**

| in | ipc  | IPC handle              |
|----|------|-------------------------|
| in | year | year (min 1970)         |
| in | mon  | month (1-12)            |
| in | day  | day of the month (1-31) |
| in | hour | hour (0-23)             |
| in | min  | minute (0-59)           |
| in | sec  | second (0-59)           |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- SC\_ERR\_PARM if invalid time/date parameters,
- SC\_ERR\_NOACCESS if caller's partition is not the SYSTEM owner

# 9.16.2.10 sc\_timer\_get\_rtc\_time()

This function gets the RTC time.

# **Parameters**

| in  | ipc  | IPC handle                                |  |
|-----|------|-------------------------------------------|--|
| out | year | pointer to return year (min 1970)         |  |
| out | mon  | pointer to return month (1-12)            |  |
| out | day  | pointer to return day of the month (1-31) |  |
| out | hour | pointer to return hour (0-23)             |  |
| out | min  | pointer to return minute (0-59)           |  |
| out | sec  | pointer to return second (0-59)           |  |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.16.2.11 sc\_timer\_get\_rtc\_sec1970()

This function gets the RTC time in seconds since 1/1/1970.

## **Parameters**

| in  | ipc | IPC handle               |
|-----|-----|--------------------------|
| out | sec | pointer to return second |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.16.2.12 sc\_timer\_set\_rtc\_alarm()

This function sets the RTC alarm.

# **Parameters**

| in | ipc  | IPC handle              |
|----|------|-------------------------|
| in | year | year (min 1970)         |
| in | mon  | month (1-12)            |
| in | day  | day of the month (1-31) |
| in | hour | hour (0-23)             |
| in | min  | minute (0-59)           |
| in | sec  | second (0-59)           |

Note this alarm setting clears when the alarm is triggered.

# Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

• SC\_ERR\_PARM if invalid time/date parameters

```
9.16.2.13 sc_timer_set_rtc_periodic_alarm()
```

This function sets the RTC alarm (periodic mode).

### **Parameters**

| in | ipc | IPC handle        |
|----|-----|-------------------|
| in | sec | period in seconds |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

• SC\_ERR\_PARM if invalid time/date parameters

# 9.16.2.14 sc\_timer\_cancel\_rtc\_alarm()

This function cancels the RTC alarm.

### **Parameters**

| in <i>ipc</i> | IPC handle |
|---------------|------------|
|---------------|------------|

Note this alarm setting clears when the alarm is triggered.

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

• SC\_ERR\_PARM if invalid time/date parameters

# 9.16.2.15 sc\_timer\_set\_rtc\_calb()

This function sets the RTC calibration value.

Only the owner of the SC\_R\_SYSTEM resource can set the calibration.

### **Parameters**

| in | ipc   | IPC handle                   |
|----|-------|------------------------------|
| in | count | calbration count (-16 to 15) |

The calibration value is a 5-bit value including the sign bit, which is implemented in 2's complement. It is added or subtracted from the RTC on a perdiodic basis, once per 32768 cycles of the RTC clock.

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## 9.16.2.16 sc\_timer\_set\_sysctr\_alarm()

This function sets the SYSCTR alarm.

### **Parameters**

| in | ipc   | IPC handle            |
|----|-------|-----------------------|
| in | ticks | number of 8MHz cycles |

Note this alarm setting clears when the alarm is triggered.

# Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

• SC\_ERR\_PARM if invalid time/date parameters

### 9.16.2.17 sc\_timer\_set\_sysctr\_periodic\_alarm()

This function sets the SYSCTR alarm (periodic mode).

## **Parameters**

| in | ipc   | IPC handle            |
|----|-------|-----------------------|
| in | ticks | number of 8MHz cycles |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

• SC\_ERR\_PARM if invalid time/date parameters

# 9.16.2.18 sc\_timer\_cancel\_sysctr\_alarm()

This function cancels the SYSCTR alarm.

# **Parameters**

| in <i>ipc</i> | IPC handle |
|---------------|------------|
|---------------|------------|

Note this alarm setting clears when the alarm is triggered.

# Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

• SC\_ERR\_PARM if invalid time/date parameters

# 9.17 (SVC) Power Management Service

Module for the Power Management (PM) service.

# **Typedefs**

• typedef uint8\_t sc\_pm\_power\_mode\_t

This type is used to declare a power mode.

typedef uint8\_t sc\_pm\_clk\_t

This type is used to declare a clock.

typedef uint8\_t sc\_pm\_clk\_mode\_t

This type is used to declare a clock mode.

• typedef uint8\_t sc\_pm\_clk\_parent\_t

This type is used to declare the clock parent.

typedef uint32\_t sc\_pm\_clock\_rate\_t

This type is used to declare clock rates.

typedef uint8\_t sc\_pm\_reset\_type\_t

This type is used to declare a desired reset type.

• typedef uint8\_t sc\_pm\_reset\_reason\_t

This type is used to declare a reason for a reset.

typedef uint8\_t sc\_pm\_sys\_if\_t

This type is used to specify a system-level interface to be power managed.

typedef uint8 t sc pm wake src t

This type is used to specify a wake source for CPU resources.

## **Defines for type widths**

```
• #define SC_PM_POWER_MODE_W 2U
```

Width of sc\_pm\_power\_mode\_t.

#define SC PM CLOCK MODE W 3U

Width of sc\_pm\_clock\_mode\_t.

#define SC\_PM\_RESET\_TYPE\_W 2U

Width of sc\_pm\_reset\_type\_t.

• #define SC\_PM\_RESET\_REASON\_W 4U

Width of sc\_pm\_reset\_reason\_t.

# **Defines for ALL parameters**

#define SC\_PM\_CLK\_ALL ((sc\_pm\_clk\_t) UINT8\_MAX)
 All clocks.

# Defines for sc\_pm\_power\_mode\_t

• #define SC\_PM\_PW\_MODE\_OFF 0U

Power off.

• #define SC\_PM\_PW\_MODE\_STBY 1U

Power in standby.

• #define SC\_PM\_PW\_MODE\_LP 2U

Power in low-power.

• #define SC\_PM\_PW\_MODE\_ON 3U

Power on.

# Defines for sc\_pm\_clk\_t

#define SC\_PM\_CLK\_SLV\_BUS 0U

Slave bus clock.

• #define SC\_PM\_CLK\_MST\_BUS 1U

Master bus clock.

• #define SC\_PM\_CLK\_PER 2U

Peripheral clock.

• #define SC\_PM\_CLK\_PHY 3U

Phy clock.

• #define SC\_PM\_CLK\_MISC 4U

Misc clock.

#define SC\_PM\_CLK\_MISC0 0U

Misc 0 clock.

• #define SC\_PM\_CLK\_MISC1 1U

Misc 1 clock.

• #define SC\_PM\_CLK\_MISC2 2U

Misc 2 clock.

#define SC\_PM\_CLK\_MISC3 3U

Misc 3 clock.

• #define SC\_PM\_CLK\_MISC4 4U

Misc 4 clock.

#define SC\_PM\_CLK\_CPU 2U

CPU clock.

#define SC\_PM\_CLK\_PLL 4U

PLL.

• #define SC\_PM\_CLK\_BYPASS 4U

Bypass clock.

# Defines for sc\_pm\_clk\_mode\_t

• #define SC\_PM\_CLK\_MODE\_ROM\_INIT 0U

Clock is initialized by ROM.

• #define SC\_PM\_CLK\_MODE\_OFF 1U

Clock is disabled.

#define SC\_PM\_CLK\_MODE\_ON 2U

Clock is enabled.

#define SC\_PM\_CLK\_MODE\_AUTOGATE\_SW 3U

Clock is in SW autogate mode.

#define SC\_PM\_CLK\_MODE\_AUTOGATE\_HW 4U

Clock is in HW autogate mode.

#define SC\_PM\_CLK\_MODE\_AUTOGATE\_SW\_HW 5U

Clock is in SW-HW autogate mode.

# Defines for sc\_pm\_clk\_parent\_t

#define SC\_PM\_PARENT\_XTAL 0U

Parent is XTAL.

• #define SC\_PM\_PARENT\_PLL0 1U

Parent is PLL0.

• #define SC\_PM\_PARENT\_PLL1 2U

Parent is PLL1 or PLL0/2.

• #define SC\_PM\_PARENT\_PLL2 3U

Parent in PLL2 or PLL0/4.

• #define SC\_PM\_PARENT\_BYPS 4U

Parent is a bypass clock.

# Defines for sc\_pm\_reset\_type\_t

• #define SC\_PM\_RESET\_TYPE\_COLD 0U

Cold reset.

• #define SC\_PM\_RESET\_TYPE\_WARM 1U

Warm reset.

#define SC\_PM\_RESET\_TYPE\_BOARD 2U

Board reset.

# Defines for sc\_pm\_reset\_reason\_t

#define SC\_PM\_RESET\_REASON\_POR 0U

Power on reset.

• #define SC\_PM\_RESET\_REASON\_JTAG 1U

JTAG reset.

#define SC\_PM\_RESET\_REASON\_SW 2U

Software reset.

#define SC\_PM\_RESET\_REASON\_WDOG 3U

Partition watchdog reset.

#define SC\_PM\_RESET\_REASON\_LOCKUP 4U

SCU lockup reset.

#define SC\_PM\_RESET\_REASON\_SNVS 5U

SNVS reset.

#define SC\_PM\_RESET\_REASON\_TEMP 6U

Temp panic reset.

• #define SC\_PM\_RESET\_REASON\_MSI 7U

MSI reset.

• #define SC\_PM\_RESET\_REASON\_UECC 8U

ECC reset.

• #define SC\_PM\_RESET\_REASON\_SCFW\_WDOG 9U

SCFW watchdog reset.

#define SC\_PM\_RESET\_REASON\_ROM\_WDOG 10U

SCU ROM watchdog reset.

#define SC\_PM\_RESET\_REASON\_SECO 11U

SECO reset.

• #define SC\_PM\_RESET\_REASON\_SCFW\_FAULT 12U

SCFW fault reset.

## Defines for sc\_pm\_sys\_if\_t

#define SC\_PM\_SYS\_IF\_INTERCONNECT 0U

System interconnect.

• #define SC\_PM\_SYS\_IF\_MU 1U

AP -> SCU message units.

#define SC\_PM\_SYS\_IF\_OCMEM 2U

On-chip memory (ROM/OCRAM)

• #define SC\_PM\_SYS\_IF\_DDR 3U

DDR memory.

# Defines for sc\_pm\_wake\_src\_t

#define SC\_PM\_WAKE\_SRC\_NONE 0U

No wake source, used for self-kill.

#define SC PM WAKE SRC SCU 1U

Wakeup from SCU to resume CPU (IRQSTEER & GIC powered down)

#define SC PM WAKE SRC IRQSTEER 2U

Wakeup from IRQSTEER to resume CPU (GIC powered down)

#define SC PM WAKE SRC IRQSTEER GIC 3U

Wakeup from IRQSTEER+GIC to wake CPU (GIC clock gated)

#define SC\_PM\_WAKE\_SRC\_GIC 4U

Wakeup from GIC to wake CPU.

### **Power Functions**

sc\_err\_t sc\_pm\_set\_sys\_power\_mode (sc\_ipc\_t ipc, sc\_pm\_power\_mode\_t mode)

This function sets the system power mode.

sc\_err\_t sc\_pm\_set\_partition\_power\_mode (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_power\_mode\_t mode)

This function sets the power mode of a partition.

sc\_err\_t sc\_pm\_get\_sys\_power\_mode (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_power\_mode\_t \*mode)

This function gets the power mode of a partition.

• sc\_err\_t sc\_pm\_set\_resource\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t mode)

This function sets the power mode of a resource.

 sc\_err\_t sc\_pm\_set\_resource\_power\_mode\_all (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_power\_mode\_t mode, sc\_rsrc\_t exclude)

This function sets the power mode for all the resources owned by a child partition.

sc\_err\_t sc\_pm\_get\_resource\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t \*mode)

This function gets the power mode of a resource.

sc\_err\_t sc\_pm\_req\_low\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t mode)

This function requests the low power mode some of the resources can enter based on their state.

 sc\_err\_t sc\_pm\_req\_cpu\_low\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t mode, sc\_pm\_wake\_src\_t wake\_src)

This function requests low-power mode entry for CPU/cluster resources.

sc\_err\_t sc\_pm\_set\_cpu\_resume\_addr (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_faddr\_t address)

This function is used to set the resume address of a CPU.

sc err t sc pm set cpu resume (sc ipc t ipc, sc rsrc t resource, sc bool t isPrimary, sc faddr t address)

This function is used to set parameters for CPU resume from low-power mode.

sc\_err\_t sc\_pm\_req\_sys\_if\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_sys\_if\_t sys\_if, sc\_pm\_power\_mode\_t hpm, sc\_pm\_power\_mode\_t lpm)

This function requests the power mode configuration for system-level interfaces including messaging units, interconnect, and memories.

## **Clock/PLL Functions**

- sc\_err\_t sc\_pm\_set\_clock\_rate (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clock\_rate\_t \*rate)

  This function sets the rate of a resource's clock/PLL.
- sc\_err\_t sc\_pm\_get\_clock\_rate (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clock\_rate\_t \*rate)

  This function gets the rate of a resource's clock/PLL.
- sc\_err\_t sc\_pm\_clock\_enable (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_bool\_t enable, sc\_bool\_t autog)

This function enables/disables a resource's clock.

- sc\_err\_t sc\_pm\_set\_clock\_parent (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clk\_parent\_t parent)

  This function sets the parent of a resource's clock.
- sc\_err\_t sc\_pm\_get\_clock\_parent (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clk\_parent\_t \*parent)

This function gets the parent of a resource's clock.

## **Reset Functions**

sc err t sc pm reset (sc ipc t ipc, sc pm reset type t type)

This function is used to reset the system.

sc\_err\_t sc\_pm\_reset\_reason (sc\_ipc\_t ipc, sc\_pm\_reset\_reason\_t \*reason)

This function gets a caller's reset reason.

• sc\_err\_t sc\_pm\_boot (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rsrc\_t resource\_cpu, sc\_faddr\_t boot\_addr, sc\_rsrc\_t resource\_mu, sc\_rsrc\_t resource\_dev)

This function is used to boot a partition.

void sc\_pm\_reboot (sc\_ipc\_t ipc, sc\_pm\_reset\_type\_t type)

This function is used to reboot the caller's partition.

• sc\_err\_t sc\_pm\_reboot\_partition (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_reset\_type\_t type)

This function is used to reboot a partition.

• sc\_err\_t sc\_pm\_cpu\_start (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_bool\_t enable, sc\_faddr\_t address)

This function is used to start/stop a CPU.

## 9.17.1 Detailed Description

Module for the Power Management (PM) service.

The following SCFW PM code is an example of how to configure the power and clocking of a UART. All resources MUST be powered on before accessing.

The ipc parameter most functions take is a handle to the IPC channel opened to communicate to the SC. It is implementation defined. Most API ports include an sc\_ipc\_open() and sc\_ipc\_close() function to manage this. The sc\_ipc\_open() takes an argument to identify the communication channel (usually the MU address) and returns the IPC handle that all API calls should then use.

Refer to the SoC-specific RESOURCES for a list of resources. Refer to the SoC-specific CLOCKS for a list of clocks.

```
1 sc_pm_clock_rate_t rate = SC_160MHZ;
```

```
2
3 /* Powerup UART 0 */
4 sc_pm_set_resource_power_mode(ipc, SC_R_UART_0, SC_PM_PW_MODE_ON);
5
6 /* Configure UART 0 baud clock */
7 sc_pm_set_clock_rate(ipc, SC_R_UART_0, SC_PM_CLK_PER, &rate);
8
9 /* Enable UART 0 clock */
10 sc_pm_clock_enable(ipc, SC_R_UART_0, SC_PM_CLK_PER, SC_TRUE, SC_FALSE);
```

First, a variable is declared to hold the rate to request and return for the UART peripheral clock. Note this is the baud clock going into the UART which is then further divided within the UART itself.

```
sc_pm_clock_rate_t rate = SC_160MHZ;
```

Then change the power state of the UART to the ON state.

```
/* Powerup UART 0 */
sc_pm_set_resource_power_mode(ipc, SC_R_UART_0, SC_PM_PW_MODE_ON);
```

Then configure the UART peripheral clock. Note that due to hardware limitation, the exact rate may not be what is requested. The rate is guarenteed to not be greater than the requested rate. The actual rate is returned in the varaible. The actual rate should be used when configuring the UART IP. Note that 160MHz is used as that can be divided by the UART to hit all the common UART rates within required error. Other frequencies may have issues and the caller needs to calculate the baud clock error rate. See the UART section of the SoC RM.

```
/* Configure UART 0 baud clock */
sc_pm_set_clock_rate(ipc, SC_R_UART_0, SC_PM_CLK_PER, &rate);
```

### Then enable the clock.

```
/* Enable UART 0 clock */
sc_pm_clock_enable(ipc, SC_R_UART_0, SC_PM_CLK_PER, SC_TRUE, SC_FALSE);
```

At this point, the UART IP can be configured and used.

## 9.17.2 Macro Definition Documentation

```
9.17.2.1 SC_PM_CLK_MODE_ROM_INIT
```

```
#define SC_PM_CLK_MODE_ROM_INIT OU
```

Clock is initialized by ROM.

### 9.17.2.2 SC\_PM\_CLK\_MODE\_ON

```
#define SC_PM_CLK_MODE_ON 2U
```

Clock is enabled.

# 9.17.2.3 SC\_PM\_PARENT\_XTAL

```
#define SC_PM_PARENT_XTAL OU
```

Parent is XTAL.

# 9.17.2.4 SC\_PM\_PARENT\_BYPS

```
#define SC_PM_PARENT_BYPS 4U
```

Parent is a bypass clock.

# 9.17.3 Typedef Documentation

```
9.17.3.1 sc_pm_power_mode_t
```

```
typedef uint8_t sc_pm_power_mode_t
```

This type is used to declare a power mode.

Note resources only use SC\_PM\_PW\_MODE\_OFF and SC\_PM\_PW\_MODE\_ON. The other modes are used only as system power modes.

### 9.17.4 Function Documentation

# 9.17.4.1 sc\_pm\_set\_sys\_power\_mode()

This function sets the system power mode.

Only the owner of the SC\_R\_SYSTEM resource can do this.

### **Parameters**

| in | ipc  | IPC handle          |
|----|------|---------------------|
| in | mode | power mode to apply |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- SC\_ERR\_PARM if invalid mode,
- SC\_ERR\_NOACCESS if caller not the owner of SC\_R\_SYSTEM

## See also

```
sc_pm_set_sys_power_mode().
```

## 9.17.4.2 sc\_pm\_set\_partition\_power\_mode()

This function sets the power mode of a partition.

## **Parameters**

| in | ipc  | IPC handle          |
|----|------|---------------------|
| in | pt   | handle of partition |
| in | mode | power mode to apply |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- SC\_ERR\_PARM if invalid partition or mode,
- SC\_ERR\_NOACCESS if caller's partition is not the owner or parent of pt

The power mode of the partitions is a max power any resource will be set to. Calling this will result in all resources owned by *pt* to have their power changed to the lower of *mode* or the individual resource mode set using sc\_pm\_set\_resource\_power\_mode().

## 9.17.4.3 sc\_pm\_get\_sys\_power\_mode()

This function gets the power mode of a partition.

## **Parameters**

| in  | ipc  | IPC handle                   |
|-----|------|------------------------------|
| in  | pt   | handle of partition          |
| out | mode | pointer to return power mode |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

• SC\_ERR\_PARM if invalid partition

# 9.17.4.4 sc\_pm\_set\_resource\_power\_mode()

This function sets the power mode of a resource.

### **Parameters**

| in | ipc      | IPC handle          |
|----|----------|---------------------|
| in | resource | ID of the resource  |
| in | mode     | power mode to apply |

### Returns

Returns an error code (SC ERR NONE = success).

### Return errors:

- · SC\_ERR\_PARM if invalid resource or mode,
- SC ERR NOACCESS if caller's partition is not the resource owner or parent of the owner

Resources must be at SC\_PM\_PW\_MODE\_LP mode or higher to access them, otherwise the master will get a bus error or hang.

This function will record the individual resource power mode and change it if the requested mode is lower than or equal to the partition power mode set with sc\_pm\_set\_partition\_power\_mode(). In other words, the power mode of the resource will be the minimum of the resource power mode and the partition power mode.

Note some resources are still not accessible even when powered up if bus transactions go through a fabric not powered up. Examples of this are resources in display and capture subsystems which require the display controller or the imaging subsystem to be powered up first.

Not that resources are grouped into power domains by the underlying hardware. If any resource in the domain is on, the entire power domain will be on. Other power domains required to access the resource will also be turned on. Clocks required to access the peripheral will be turned on. Refer to the SoC RM for more info on power domains and access infrastructure (bus fabrics, clock domains, etc.).

## 9.17.4.5 sc\_pm\_set\_resource\_power\_mode\_all()

This function sets the power mode for all the resources owned by a child partition.

## **Parameters**

| in | ipc     | IPC handle                |
|----|---------|---------------------------|
| in | pt      | handle of child partition |
| in | mode    | power mode to apply       |
| in | exclude | resource to exclude       |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- · SC\_ERR\_PARM if invalid partition or mode,
- SC ERR NOACCESS if caller's partition is not the parent of pt

This functions loops through all the resources owned by *pt* and sets the power mode to *mode*. It will skip setting *exclude* (SC\_R\_LAST to skip none).

This function can only be called by the parent. It is used to implement some aspects of virtualization.

## 9.17.4.6 sc\_pm\_get\_resource\_power\_mode()

This function gets the power mode of a resource.

#### **Parameters**

| in  | ipc      | IPC handle                   |
|-----|----------|------------------------------|
| in  | resource | ID of the resource           |
| out | mode     | pointer to return power mode |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

Note only SC\_PM\_PW\_MODE\_OFF and SC\_PM\_PW\_MODE\_ON are valid. The value returned does not reflect the power mode of the partition..

## 9.17.4.7 sc\_pm\_req\_low\_power\_mode()

This function requests the low power mode some of the resources can enter based on their state.

This API is only valid for the following resources: SC\_R\_A53, SC\_R\_A53\_0, SC\_R\_A53\_1, SC\_A53\_2, SC\_A53\_3, SC\_R\_A72, SC\_R\_A72\_0, SC\_R\_A72\_1, SC\_R\_CC1, SC\_R\_A35, SC\_R\_A35\_0, SC\_R\_A35\_1, SC\_R\_A35\_2, SC ← R\_A35\_3. For all other resources it will return SC\_ERR\_PARAM. This function will set the low power mode the cores, cluster and cluster associated resources will enter when all the cores in a given cluster execute WFI

### **Parameters**

| in             | ipc                 | IPC handle          |
|----------------|---------------------|---------------------|
| in             | resource            | ID of the resource  |
| 20mpany<br>1 N | Proprietary<br>mode | power mode to apply |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

```
9.17.4.8 sc_pm_req_cpu_low_power_mode()
```

This function requests low-power mode entry for CPU/cluster resources.

This API is only valid for the following resources: SC\_R\_A53, SC\_R\_A53\_x, SC\_R\_A72, SC\_R\_A72\_x, SC\_R\_A35, SC\_R\_A35\_x, SC\_R\_CCI. For all other resources it will return SC\_ERR\_PARAM. For individual core resources, the specified power mode and wake source will be applied after the core has entered WFI. For cluster resources, the specified power mode is applied after all cores in the cluster have entered low-power mode.

For multicluster resources, the specified power mode is applied after all clusters have reached low-power mode.

### **Parameters**

| in | ipc      | IPC handle                     |
|----|----------|--------------------------------|
| in | resource | ID of the resource             |
| in | mode     | power mode to apply            |
| in | wake_src | wake source for low-power exit |

### Returns

Returns an error code (SC ERR NONE = success).

```
9.17.4.9 sc_pm_set_cpu_resume_addr()
```

This function is used to set the resume address of a CPU.

### **Parameters**

| in | ipc      | IPC handle             |
|----|----------|------------------------|
| in | resource | ID of the CPU resource |
| in | address  | 64-bit resume address  |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- · SC\_ERR\_PARM if invalid resource or address,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of the resource (CPU) owner

## 9.17.4.10 sc\_pm\_set\_cpu\_resume()

This function is used to set parameters for CPU resume from low-power mode.

### **Parameters**

|   | in | ipc IPC handle |                                 |
|---|----|----------------|---------------------------------|
| ſ | in | resource       | ID of the CPU resource          |
| ſ | in | isPrimary      | set SC_TRUE if primary wake CPU |
| ſ | in | address        | 64-bit resume address           |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_ERR\_PARM if invalid resource or address,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of the resource (CPU) owner

# 9.17.4.11 sc\_pm\_req\_sys\_if\_power\_mode()

```
sc_pm_sys_if_t sys_if,
sc_pm_power_mode_t hpm,
sc_pm_power_mode_t lpm )
```

This function requests the power mode configuration for system-level interfaces including messaging units, interconnect, and memories.

This API is only valid for the following resources: SC\_R\_A53, SC\_R\_A72, and SC\_R\_M4\_x\_PID\_y. For all other resources, it will return SC\_ERR\_PARAM. The requested power mode will be captured and applied to system-level resources as system conditions allow.

### **Parameters**

| in | ipc      | IPC handle                               |  |
|----|----------|------------------------------------------|--|
| in | resource | ID of the resource                       |  |
| in | sys_if   | system-level interface to be configured  |  |
| in | hpm      | high-power mode for the system interface |  |
| in | lpm      | low-power mode for the system interface  |  |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.17.4.12 sc\_pm\_set\_clock\_rate()

This function sets the rate of a resource's clock/PLL.

### **Parameters**

| in     | ipc      | IPC handle                                 |
|--------|----------|--------------------------------------------|
| in     | resource | ID of the resource                         |
| in     | clk      | clock/PLL to affect                        |
| in,out | rate     | pointer to rate to set, return actual rate |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC ERR\_PARM if invalid resource or clock/PLL,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_UNAVAILABLE if clock/PLL not applicable to this resource,
- SC\_ERR\_LOCKED if rate locked (usually because shared clock/PLL)

Refer to the Clock List for valid clock/PLL values.

### 9.17.4.13 sc\_pm\_get\_clock\_rate()

This function gets the rate of a resource's clock/PLL.

### **Parameters**

| in  | ipc      | IPC handle             |
|-----|----------|------------------------|
| in  | resource | ID of the resource     |
| in  | clk      | clock/PLL to affect    |
| out | rate     | pointer to return rate |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- · SC\_ERR\_PARM if invalid resource or clock/PLL,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_UNAVAILABLE if clock/PLL not applicable to this resource

Refer to the Clock List for valid clock/PLL values.

## 9.17.4.14 sc\_pm\_clock\_enable()

This function enables/disables a resource's clock.

### **Parameters**

| in | ipc      | IPC handle                            |  |
|----|----------|---------------------------------------|--|
| in | resource | ID of the resource                    |  |
| in | clk      | clock to affect                       |  |
| in | enable   | enable if SC_TRUE; otherwise disabled |  |
| in | autog    | HW auto clock gating                  |  |

If resource is SC\_R\_ALL then all resources owned will be affected. No error will be returned.

If clk is SC\_PM\_CLK\_ALL, then an error will be returned if any of the available clocks returns an error.

## Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_ERR\_PARM if invalid resource or clock,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_UNAVAILABLE if clock not applicable to this resource

Refer to the Clock List for valid clock values.

## 9.17.4.15 sc\_pm\_set\_clock\_parent()

This function sets the parent of a resource's clock.

This function should only be called when the clock is disabled.

## **Parameters**

| in | ipc      | IPC handle               |
|----|----------|--------------------------|
| in | resource | ID of the resource       |
| in | clk      | clock to affect          |
| in | parent   | New parent of the clock. |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_ERR\_PARM if invalid resource or clock,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_UNAVAILABLE if clock not applicable to this resource
- SC\_ERR\_BUSY if clock is currently enabled.
- SC\_ERR\_NOPOWER if resource not powered

Refer to the Clock List for valid clock values.

# 9.17.4.16 sc\_pm\_get\_clock\_parent()

This function gets the parent of a resource's clock.

### **Parameters**

| in  | ipc      | IPC handle                         |  |
|-----|----------|------------------------------------|--|
| in  | resource | ID of the resource                 |  |
| in  | clk      | clock to affect                    |  |
| out | parent   | pointer to return parent of clock. |  |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_ERR\_PARM if invalid resource or clock,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_UNAVAILABLE if clock not applicable to this resource

Refer to the Clock List for valid clock values.

# 9.17.4.17 sc\_pm\_reset()

This function is used to reset the system.

Only the owner of the SC\_R\_SYSTEM resource can do this.

### **Parameters**

| in | ipc  | IPC handle |
|----|------|------------|
| in | type | reset type |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- SC\_ERR\_PARM if invalid type,
- SC\_ERR\_NOACCESS if caller not the owner of SC\_R\_SYSTEM

If this function returns, then the reset did not occur due to an invalid parameter.

```
9.17.4.18 sc_pm_reset_reason()
```

This function gets a caller's reset reason.

### **Parameters**

| in  | ipc    | IPC handle                     |
|-----|--------|--------------------------------|
| out | reason | pointer to return reset reason |

This function returns the reason a partition was reset. If the reason is POR, then the system reset reason will be returned.

Note depending on the connection of the WDOG\_OUT signal and the OTP programming of the PMIC, some reset reasons my trigger a system POR and the original reason will be lost.

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.17.4.19 sc\_pm\_boot()

This function is used to boot a partition.

## **Parameters**

| in | ipc          | IPC handle                                 |  |
|----|--------------|--------------------------------------------|--|
| in | pt           | handle of partition to boot                |  |
| in | resource_cpu | ID of the CPU resource to start            |  |
| in | boot_addr    | 64-bit boot address                        |  |
| in | resource_mu  | ID of the MU that must be powered          |  |
| in | resource_dev | ID of the boot device that must be powered |  |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- SC\_ERR\_PARM if invalid partition, resource, or addr,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of the partition to boot

## 9.17.4.20 sc\_pm\_reboot()

This function is used to reboot the caller's partition.

### **Parameters**

| in | ipc  | IPC handle |
|----|------|------------|
| in | type | reset type |

If *type* is SC\_PM\_RESET\_TYPE\_COLD, then most peripherals owned by the calling partition will be reset if possible. SC state (partitions, power, clocks, etc.) is reset. The boot SW of the booting CPU must be able to handle peripherals that that are not reset.

If type is SC\_PM\_RESET\_TYPE\_WARM, then only the boot CPU is reset. SC state (partitions, power, clocks, etc.) are NOT reset. The boot SW of the booting CPU must be able to handle peripherals and SC state that that are not reset.

If *type* is SC\_PM\_RESET\_TYPE\_BOARD, then return with no action.

If this function returns, then the reset did not occur due to an invalid parameter.

## 9.17.4.21 sc\_pm\_reboot\_partition()

This function is used to reboot a partition.

### **Parameters**

| in | ipc  | IPC handle                    |
|----|------|-------------------------------|
| in | pt   | handle of partition to reboot |
| in | type | reset type                    |

If *type* is SC\_PM\_RESET\_TYPE\_COLD, then most peripherals owned by the calling partition will be reset if possible. SC state (partitions, power, clocks, etc.) is reset. The boot SW of the booting CPU must be able to handle peripherals that that are not reset.

If *type* is SC\_PM\_RESET\_TYPE\_WARM, then only the boot CPU is reset. SC state (partitions, power, clocks, etc.) are NOT reset. The boot SW of the booting CPU must be able to handle peripherals and SC state that that are not reset.

If type is SC\_PM\_RESET\_TYPE\_BOARD, then return with no action.

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- · SC\_ERR\_PARM if invalid partition or type
- SC ERR NOACCESS if caller's partition is not the parent of pt,

Most peripherals owned by the partition will be reset if possible. SC state (partitions, power, clocks, etc.) is reset. The boot SW of the booting CPU must be able to handle peripherals that that are not reset.

# 9.17.4.22 sc\_pm\_cpu\_start()

This function is used to start/stop a CPU.

## **Parameters**

| in | ipc      | IPC handle                       |
|----|----------|----------------------------------|
| in | resource | ID of the CPU resource           |
| in | enable   | start if SC_TRUE; otherwise stop |
| in | address  | 64-bit boot address              |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_ERR\_PARM if invalid resource or address,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of the resource (CPU) owner

# 9.18 (SVC) Interrupt Service

Module for the Interrupt (IRQ) service.

## **Macros**

 #define SC\_IRQ\_NUM\_GROUP 5U Number of groups.

# **Typedefs**

typedef uint8\_t sc\_irq\_group\_t

This type is used to declare an interrupt group.

typedef uint8\_t sc\_irq\_temp\_t

This type is used to declare a bit mask of temp interrupts.

typedef uint8\_t sc\_irq\_wdog\_t

This type is used to declare a bit mask of watchdog interrupts.

typedef uint8\_t sc\_irq\_rtc\_t

This type is used to declare a bit mask of RTC interrupts.

typedef uint8\_t sc\_irq\_wake\_t

This type is used to declare a bit mask of wakeup interrupts.

## **Functions**

- sc\_err\_t sc\_irq\_enable (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_irq\_group\_t group, uint32\_t mask, sc\_bool\_t enable)

  This function enables/disables interrupts.
- sc\_err\_t sc\_irq\_status (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_irq\_group\_t group, uint32\_t \*status)

This function returns the current interrupt status (regardless if masked).

# Defines for sc\_irq\_group\_t

```
    #define SC_IRQ_GROUP_TEMP 0U
```

Temp interrupts.

· #define SC IRQ GROUP WDOG 1U

Watchdog interrupts.

• #define SC\_IRQ\_GROUP\_RTC 2U

RTC interrupts.

#define SC\_IRQ\_GROUP\_WAKE 3U

Wakeup interrupts.

#define SC\_IRQ\_GROUP\_SYSCTR 4U

System counter interrupts.

# Defines for sc\_irq\_temp\_t

```
    #define SC_IRQ_TEMP_HIGH (1UL << 0U)</li>
```

Temp alarm interrupt.

#define SC\_IRQ\_TEMP\_CPU0\_HIGH (1UL << 1U)</li>

CPU0 temp alarm interrupt.

- #define SC\_IRQ\_TEMP\_CPU1\_HIGH (1UL << 2U)

CPU1 temp alarm interrupt.

- #define SC\_IRQ\_TEMP\_GPU0\_HIGH (1UL << 3U)</li>
   GPU0 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_GPU1\_HIGH (1UL << 4U)</li>
   GPU1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_DRC0\_HIGH (1UL << 5U)</li>
   DRC0 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_DRC1\_HIGH (1UL << 6U)</li>
   DRC1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_VPU\_HIGH (1UL << 7U)</li>
   DRC1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_PMICO\_HIGH (1UL << 8U)</li>
   PMIC0 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_PMIC1\_HIGH (1UL << 9U)</li>
   PMIC1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_LOW (1UL << 10U)</li>
   Temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_CPU0\_LOW (1UL << 11U)</li>
   CPU0 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_CPU1\_LOW (1UL << 12U)</li>
   CPU1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_GPU0\_LOW (1UL << 13U)</li>
   GPU0 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_GPU1\_LOW (1UL << 14U)</li>
   GPU1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_DRC0\_LOW (1UL << 15U)</li>
   DRC0 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_DRC1\_LOW (1UL << 16U)</li>
   DRC1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_VPU\_LOW (1UL << 17U)</li>
   DRC1 temp alarm interrupt.
- #define SC\_IRQ\_TEMP\_PMIC0\_LOW (1UL << 18U)
- PMIC0 temp alarm interrupt.#define SC\_IRQ\_TEMP\_PMIC1\_LOW (1UL << 19U)</li>

PMIC1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_PMIC2\_HIGH (1UL << 20U)</li>

PMIC2 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_PMIC2\_LOW (1UL << 21U)</li>

PMIC2 temp alarm interrupt.

# Defines for sc\_irq\_wdog\_t

```
    #define SC_IRQ_WDOG (1U << 0U)</li>
    Watchdog interrupt.
```

# Defines for sc\_irq\_rtc\_t

```
    #define SC_IRQ_RTC (1U << 0U)</li>
    RTC interrupt.
```

# Defines for sc\_irq\_wake\_t

```
    #define SC_IRQ_BUTTON (1U << 0U)
        Button interrupt.</li>
    #define SC_IRQ_PAD (1U << 1U)
        Pad wakeup.</li>
```

# Defines for sc\_irq\_sysctr\_t

```
    #define SC_IRQ_SYSCTR (1U << 0U)</li>
    SYSCTR interrupt.
```

# 9.18.1 Detailed Description

Module for the Interrupt (IRQ) service.

# 9.18.2 Function Documentation

# 9.18.2.1 sc\_irq\_enable()

This function enables/disables interrupts.

If pending interrupts are unmasked, an interrupt will be triggered.

### **Parameters**

| in | ipc      | IPC handle                    |
|----|----------|-------------------------------|
| in | resource | MU channel                    |
| in | group    | group the interrupts are in   |
| in | mask     | mask of interrupts to affect  |
| in | enable   | state to change interrupts to |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

• SC\_PARM if group invalid

# 9.18.2.2 sc\_irq\_status()

This function returns the current interrupt status (regardless if masked).

Automatically clears pending interrupts.

# **Parameters**

| in | ipc      | IPC handle                   |
|----|----------|------------------------------|
| in | resource | MU channel                   |
| in | group    | groups the interrupts are in |
| in | status   | status of interrupts         |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

• SC\_PARM if group invalid

The returned status may show interrupts pending that are currently masked.

# 9.19 (SVC) Miscellaneous Service

Module for the Miscellaneous (MISC) service.

## **Macros**

#define SC\_MISC\_DMA\_GRP\_MAX 31U
 Max DMA channel priority group.

# **Typedefs**

typedef uint8\_t sc\_misc\_dma\_group\_t

This type is used to store a DMA channel priority group.

typedef uint8\_t sc\_misc\_boot\_status\_t

This type is used report boot status.

typedef uint8\_t sc\_misc\_seco\_auth\_cmd\_t

This type is used to issue SECO authenticate commands.

• typedef uint8\_t sc\_misc\_temp\_t

This type is used report boot status.

typedef uint8\_t sc\_misc\_bt\_t

This type is used report the boot type.

# **Defines for type widths**

#define SC\_MISC\_DMA\_GRP\_W 5U
 Width of sc\_misc\_dma\_group\_t.

# Defines for sc\_misc\_boot\_status\_t

- #define SC\_MISC\_BOOT\_STATUS\_SUCCESS 0U Success.
- #define SC\_MISC\_BOOT\_STATUS\_SECURITY 1U Security violation.

# Defines for sc\_misc\_temp\_t

#define SC\_MISC\_TEMP 0U

Temp sensor.

• #define SC\_MISC\_TEMP\_HIGH 1U

Temp high alarm.

#define SC\_MISC\_TEMP\_LOW 2U

Temp low alarm.

Defines for sc\_misc\_seco\_auth\_cmd\_t

#define SC\_MISC\_AUTH\_CONTAINER 0U

Authenticate container.

• #define SC\_MISC\_VERIFY\_IMAGE 1U

Verify image.

#define SC\_MISC\_REL\_CONTAINER 2U

Release container.

#define SC\_MISC\_SECO\_AUTH\_SECO\_FW 3U

SECO Firmware.

#define SC\_MISC\_SECO\_AUTH\_HDMI\_TX\_FW 4U

HDMI TX Firmware.

• #define SC\_MISC\_SECO\_AUTH\_HDMI\_RX\_FW 5U

HDMI RX Firmware.

## Defines for sc\_misc\_bt\_t

- #define SC\_MISC\_BT\_PRIMARY 0U
- #define SC\_MISC\_BT\_SECONDARY 1U
- #define SC\_MISC\_BT\_RECOVERY 2U
- #define SC\_MISC\_BT\_MANUFACTURE 3U
- #define SC\_MISC\_BT\_SERIAL 4U

# **Control Functions**

sc\_err\_t sc\_misc\_set\_control (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_ctrl\_t ctrl, uint32\_t val)

This function sets a miscellaneous control value.

sc\_err\_t sc\_misc\_get\_control (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_ctrl\_t ctrl, uint32\_t \*val)

This function gets a miscellaneous control value.

## **DMA Functions**

• sc\_err\_t sc\_misc\_set\_max\_dma\_group (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_misc\_dma\_group\_t max)

• sc\_err\_t sc\_misc\_set\_dma\_group (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_misc\_dma\_group\_t group)

This function configures the priority group for a DMA channel.

This function configures the max DMA channel priority group for a partition.

# **Security Functions**

 sc\_err\_t sc\_misc\_seco\_image\_load (sc\_ipc\_t ipc, sc\_faddr\_t addr\_src, sc\_faddr\_t addr\_dst, uint32\_t len, sc bool t fw)

This function loads a SECO image.

sc err t sc misc seco authenticate (sc ipc t ipc, sc misc seco auth cmd t cmd, sc faddr t addr)

This function is used to authenticate a SECO image or command.

sc\_err\_t sc\_misc\_seco\_fuse\_write (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function securely writes a group of fuse words.

sc\_err\_t sc\_misc\_seco\_enable\_debug (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function securely enables debug.

• sc\_err\_t sc\_misc\_seco\_forward\_lifecycle (sc\_ipc\_t ipc, uint32\_t change)

This function updates the lifecycle of the device.

• sc err t sc misc seco return lifecycle (sc ipc t ipc, sc faddr t addr)

This function updates the lifecycle to one of the return lifecycles.

• void sc\_misc\_seco\_build\_info (sc\_ipc\_t ipc, uint32\_t \*version, uint32\_t \*commit)

This function is used to return the SECO FW build info.

sc\_err\_t sc\_misc\_seco\_chip\_info (sc\_ipc\_t ipc, uint16\_t \*lc, uint16\_t \*monotonic, uint32\_t \*uid\_l, uint32\_t \*uid\_
 —h)

This function is used to return SECO chip info.

sc\_err\_t sc\_misc\_seco\_attest\_mode (sc\_ipc\_t ipc, uint32\_t mode)

This function is used to set the attestation mode.

• sc\_err\_t sc\_misc\_seco\_attest (sc\_ipc\_t ipc, uint64\_t nonce)

This function is used to request atestation.

sc\_err\_t sc\_misc\_seco\_get\_attest\_pkey (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function is used to retrieve the attestation public key.

· sc err t sc misc seco get attest sign (sc ipc t ipc, sc faddr t addr)

This function is used to retrieve attestation signature and parameters.

sc\_err\_t sc\_misc\_seco\_attest\_verify (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function is used to verify attestation.

sc\_err\_t sc\_misc\_seco\_commit (sc\_ipc\_t ipc, uint32\_t \*info)

This function is used to commit into the fuses any new SRK revocation and FW version information that have been found in the primary and secondary containers.

### **Debug Functions**

void sc\_misc\_debug\_out (sc\_ipc\_t ipc, uint8\_t ch)

This function is used output a debug character from the SCU UART.

sc\_err\_t sc\_misc\_waveform\_capture (sc\_ipc\_t ipc, sc\_bool\_t enable)

This function starts/stops emulation waveform capture.

void sc\_misc\_build\_info (sc\_ipc\_t ipc, uint32\_t \*build, uint32\_t \*commit)

This function is used to return the SCFW build info.

void sc\_misc\_unique\_id (sc\_ipc\_t ipc, uint32\_t \*id\_l, uint32\_t \*id\_h)

This function is used to return the device's unique ID.

## **Other Functions**

sc\_err\_t sc\_misc\_set\_ari (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rsrc\_t resource\_mst, uint16\_t ari, sc\_bool\_t enable)

This function configures the ARI match value for PCIe/SATA resources.

void sc\_misc\_boot\_status (sc\_ipc\_t ipc, sc\_misc\_boot\_status\_t status)

This function reports boot status.

• sc\_err\_t sc\_misc\_boot\_done (sc\_ipc\_t ipc, sc\_rsrc\_t cpu)

This function tells the SCFW that a CPU is done booting.

sc\_err\_t sc\_misc\_otp\_fuse\_read (sc\_ipc\_t ipc, uint32\_t word, uint32\_t \*val)

This function reads a given fuse word index.

• sc\_err\_t sc\_misc\_otp\_fuse\_write (sc\_ipc\_t ipc, uint32\_t word, uint32\_t val)

This function writes a given fuse word index.

- sc\_err\_t sc\_misc\_set\_temp (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_misc\_temp\_t temp, int16\_t celsius, int8\_t tenths)

  This function sets a temp sensor alarm.
- sc\_err\_t sc\_misc\_get\_temp (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_misc\_temp\_t temp, int16\_t \*celsius, int8\_t \*tenths)

This function gets a temp sensor value.

void sc\_misc\_get\_boot\_dev (sc\_ipc\_t ipc, sc\_rsrc\_t \*dev)

This function returns the boot device.

sc err t sc misc get boot type (sc ipc t ipc, sc misc bt t \*type)

This function returns the boot type.

void sc\_misc\_get\_button\_status (sc\_ipc\_t ipc, sc\_bool\_t \*status)

This function returns the current status of the ON/OFF button.

• sc\_err\_t sc\_misc\_rompatch\_checksum (sc\_ipc\_t ipc, uint32\_t \*checksum)

This function returns the ROM patch checksum.

## 9.19.1 Detailed Description

Module for the Miscellaneous (MISC) service.

## 9.19.2 Function Documentation

### 9.19.2.1 sc\_misc\_set\_control()

This function sets a miscellaneous control value.

### **Parameters**

| in | ipc      | IPC handle                              |
|----|----------|-----------------------------------------|
| in | resource | resource the control is associated with |
| in | ctrl     | control to change                       |
| in | val      | value to apply to the control           |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner

Refer to the Control List for valid control values.

# 9.19.2.2 sc\_misc\_get\_control()

This function gets a miscellaneous control value.

### **Parameters**

| in  | ipc      | IPC handle                              |
|-----|----------|-----------------------------------------|
| in  | resource | resource the control is associated with |
| in  | ctrl     | control to get                          |
| out | val      | pointer to return the control value     |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner

Refer to the Control List for valid control values.

## 9.19.2.3 sc\_misc\_set\_max\_dma\_group()

This function configures the max DMA channel priority group for a partition.

### **Parameters**

|   | in | ipc | IPC handle                        |
|---|----|-----|-----------------------------------|
|   | in | pt  | handle of partition to assign max |
| Ī | in | max | max priority group (0-31)         |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of the affected partition

Valid *max* range is 0-31 with 0 being the lowest and 31 the highest. Default is the max priority group for the parent partition of *pt*.

# 9.19.2.4 sc\_misc\_set\_dma\_group()

This function configures the priority group for a DMA channel.

# **Parameters**

| in | ipc      | IPC handle            |
|----|----------|-----------------------|
| in | resource | DMA channel resource  |
| in | group    | priority group (0-31) |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the owner or parent of the owner of the DMA channel

Valid *group* range is 0-31 with 0 being the lowest and 31 the highest. The max value of *group* is limited by the partition max set using sc\_misc\_set\_max\_dma\_group().

9.19.2.5 sc\_misc\_seco\_image\_load()

This function loads a SECO image.

#### **Parameters**

| in | ipc      | IPC handle                   |
|----|----------|------------------------------|
| in | addr_src | address of image source      |
| in | addr_dst | address of image destination |
| in | len      | lenth of image to load       |
| in | fw       | SC_TRUE = firmware load      |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

Return errors codes:

- SC\_ERR\_PARM if word fuse index param out of range or invalid
- SC\_ERR\_UNAVAILABLE if SECO not available

This is used to load images via the SECO. Examples include SECO Firmware and IVT/CSF data used for authentication. These are usually loaded into SECO TCM. *addr\_src* is in secure memory.

See the Security Reference Manual (SRM) for more info.

# 9.19.2.6 sc\_misc\_seco\_authenticate()

This function is used to authenticate a SECO image or command.

### **Parameters**

| in | ipc  | IPC handle             |
|----|------|------------------------|
| in | cmd  | authenticate command   |
| in | addr | address of/or metadata |

## Returns

Returns an error code (SC ERR NONE = success).

Return errors codes:

- SC\_ERR\_PARM if word fuse index param out of range or invalid
- SC\_ERR\_UNAVAILABLE if SECO not available

This is used to authenticate a SECO image or issue a security command. *addr* often points to an container. It is also just data (or even unused) for some commands.

See the Security Reference Manual (SRM) for more info.

## 9.19.2.7 sc\_misc\_seco\_fuse\_write()

This function securely writes a group of fuse words.

# **Parameters**

| in | ipc  | IPC handle               |
|----|------|--------------------------|
| in | addr | address of message block |

#### Returns

Returns and error code (SC\_ERR\_NONE = success).

Return errors codes:

• SC\_ERR\_UNAVAILABLE if SECO not available

Note addr must be a pointer to a signed message block.

See the Security Reference Manual (SRM) for more info.

9.19.2.8 sc\_misc\_seco\_enable\_debug()

This function securely enables debug.

#### **Parameters**

| in | ipc  | IPC handle               |
|----|------|--------------------------|
| in | addr | address of message block |

## Returns

Returns and error code (SC ERR NONE = success).

Return errors codes:

• SC ERR UNAVAILABLE if SECO not available

Note addr must be a pointer to a signed message block.

See the Security Reference Manual (SRM) for more info.

9.19.2.9 sc\_misc\_seco\_forward\_lifecycle()

This function updates the lifecycle of the device.

### **Parameters**

| in | ipc    | IPC handle                    |
|----|--------|-------------------------------|
| in | change | desired lifecycle transistion |

#### Returns

Returns and error code (SC\_ERR\_NONE = success).

Return errors codes:

· SC ERR UNAVAILABLE if SECO not available

This message is used for going from Open to NXP Closed to OEM Closed. Note *change* is NOT the new desired lifecycle. It is a lifecycle transition as documented in the Security Reference Manual (SRM).

If any SECO request fails or only succeeds because the part is in an "OEM open" lifecycle, then a request to transition from "NXP closed" to "OEM closed" will also fail. For example, booting a signed container when the OEM SRK is not fused will succeed, but as it is an abnormal situation, a subsequent request to transition the lifecycle will return an error.

9.19.2.10 sc\_misc\_seco\_return\_lifecycle()

This function updates the lifecycle to one of the return lifecycles.

# **Parameters**

| in | ipc  | IPC handle               |
|----|------|--------------------------|
| in | addr | address of message block |

### Returns

Returns and error code (SC\_ERR\_NONE = success).

Return errors codes:

• SC\_ERR\_UNAVAILABLE if SECO not available

Note addr must be a pointer to a signed message block.

To switch back to NXP states (Full Field Return), message must be signed by NXP SRK. For OEM States (Partial Field Return), must be signed by OEM SRK.

See the Security Reference Manual (SRM) for more info.

# 9.19.2.11 sc\_misc\_seco\_build\_info()

This function is used to return the SECO FW build info.

## **Parameters**

| in  | ipc     | IPC handle                              |
|-----|---------|-----------------------------------------|
| out | version | pointer to return build number          |
| out | commit  | pointer to return commit ID (git SHA-1) |

### 9.19.2.12 sc\_misc\_seco\_chip\_info()

This function is used to return SECO chip info.

# **Parameters**

| in  | ipc       | IPC handle                            |
|-----|-----------|---------------------------------------|
| out | lc        | pointer to return lifecycle           |
| out | monotonic | pointer to return monotonic counter   |
| out | uid_I     | pointer to return UID (lower 32 bits) |
| out | uid_h     | pointer to return UID (upper 32 bits) |

# 9.19.2.13 sc\_misc\_seco\_attest\_mode()

This function is used to set the attestation mode.

Only the owner of the SC\_R\_ATTESTATION resource may make this call.

### **Parameters**

| in | ipc  | IPC handle |
|----|------|------------|
| in | mode | mode       |
|    |      |            |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors codes:

- SC\_ERR\_PARM if mode is invalid
- SC\_ERR\_NOACCESS if SC\_R\_ATTESTATON not owned by caller
- · SC ERR UNAVAILABLE if SECO not available

This is used to set the SECO attestation mode. This can be prover or verfier. See the Security Reference Manual (SRM) for more on the suported modes, mode values, and mode behavior.

9.19.2.14 sc\_misc\_seco\_attest()

This function is used to request atestation.

Only the owner of the SC\_R\_ATTESTATION resource may make this call.

### **Parameters**

| in | ipc   | IPC handle   |
|----|-------|--------------|
| in | nonce | unique value |

## Returns

Returns an error code (SC ERR NONE = success).

Return errors codes:

- SC\_ERR\_NOACCESS if SC\_R\_ATTESTATON not owned by caller
- SC\_ERR\_UNAVAILABLE if SECO not available

This is used to ask SECO to perform an attestation. The result depends on the attestation mode. After this call, the signature can be requested or a verify can be requested.

See the Security Reference Manual (SRM) for more info.

## 9.19.2.15 sc\_misc\_seco\_get\_attest\_pkey()

This function is used to retrieve the attestation public key.

Mode must be verifier. Only the owner of the SC\_R\_ATTESTATION resource may make this call.

#### **Parameters**

| in | ipc  | IPC handle                |
|----|------|---------------------------|
| in | addr | address to write response |

Result will be written to *addr*. The *addr* parmater must point to an address SECO can access. It must be 64-bit aligned. There should be 96 bytes of space.

### Returns

Returns an error code (SC ERR NONE = success).

Return errors codes:

- SC\_ERR\_PARM if addr bad or attestation has not been requested
- SC\_ERR\_NOACCESS if SC\_R\_ATTESTATON not owned by caller
- SC\_ERR\_UNAVAILABLE if SECO not available

See the Security Reference Manual (SRM) for more info.

```
9.19.2.16 sc_misc_seco_get_attest_sign()
```

This function is used to retrieve attestation signature and parameters.

Mode must be provider. Only the owner of the SC\_R\_ATTESTATION resource may make this call.

### **Parameters**

| in | ipc  | IPC handle                |
|----|------|---------------------------|
| in | addr | address to write response |

Result will be written to *addr*. The *addr* parmater must point to an address SECO can access. It must be 64-bit aligned. There should be 120 bytes of space.

### Returns

Returns an error code (SC ERR NONE = success).

Return errors codes:

- SC\_ERR\_PARM if addr bad or attestation has not been requested
- SC\_ERR\_NOACCESS if SC\_R\_ATTESTATON not owned by caller
- · SC\_ERR\_UNAVAILABLE if SECO not available

See the Security Reference Manual (SRM) for more info.

9.19.2.17 sc\_misc\_seco\_attest\_verify()

This function is used to verify attestation.

Mode must be verifier. Only the owner of the SC\_R\_ATTESTATION resource may make this call.

#### **Parameters**

| in | ipc  | IPC handle           |
|----|------|----------------------|
| in | addr | address of signature |

The addr parmater must point to an address SECO can access. It must be 64-bit aligned.

# Returns

Returns an error code (SC\_ERR\_NONE = success).

Return errors codes:

- SC\_ERR\_PARM if addr bad or attestation has not been requested
- · SC ERR NOACCESS if SC R ATTESTATON not owned by caller
- · SC\_ERR\_UNAVAILABLE if SECO not available
- · SC\_ERR\_FAIL if signature doesn't match

See the Security Reference Manual (SRM) for more info.

# 9.19.2.18 sc\_misc\_seco\_commit()

This function is used to commit into the fuses any new SRK revocation and FW version information that have been found in the primary and secondary containers.

### **Parameters**

| in     | ipc  | IPC handle                                                       |  |
|--------|------|------------------------------------------------------------------|--|
| in,out | info | pointer to information type to be committed                      |  |
|        |      | The return <i>info</i> will contain what was actually committed. |  |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

Return errors codes:

- SC\_ERR\_PARM if info is invalid
- SC\_ERR\_UNAVAILABLE if SECO not available

# 9.19.2.19 sc\_misc\_debug\_out()

This function is used output a debug character from the SCU UART.

## **Parameters**

| in | ipc | IPC handle          |
|----|-----|---------------------|
| in | ch  | character to output |
|    |     |                     |

# 9.19.2.20 sc\_misc\_waveform\_capture()

```
sc_err_t sc_misc_waveform_capture (
```

```
sc_ipc_t ipc,
sc_bool_t enable )
```

This function starts/stops emulation waveform capture.

### **Parameters**

| in | ipc    | IPC handle                     |
|----|--------|--------------------------------|
| in | enable | flag to enable/disable capture |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

• SC\_ERR\_UNAVAILABLE if not running on emulation

### 9.19.2.21 sc\_misc\_build\_info()

This function is used to return the SCFW build info.

## **Parameters**

| in  | ipc    | IPC handle                              |  |
|-----|--------|-----------------------------------------|--|
| out | build  | pointer to return build number          |  |
| out | commit | pointer to return commit ID (git SHA-1) |  |

# 9.19.2.22 sc\_misc\_unique\_id()

This function is used to return the device's unique ID.

### **Parameters**

| in  | ipc | IPC handle                                    |  |
|-----|-----|-----------------------------------------------|--|
| out | id⊷ | pointer to return lower 32-bit of ID [31:0]   |  |
|     | _/  |                                               |  |
| out | id⊷ | pointer to return upper 32-bits of ID [63:32] |  |
|     | _h  |                                               |  |

### 9.19.2.23 sc\_misc\_set\_ari()

This function configures the ARI match value for PCIe/SATA resources.

## **Parameters**

| in | ipc          | IPC handle                |
|----|--------------|---------------------------|
| in | resource     | match resource            |
| in | resource_mst | PCIe/SATA master to match |
| in | ari          | ARI to match              |
| in | enable       | enable match or not       |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the owner or parent of the owner of the resource and translation

For PCIe, the ARI is the 16-bit value that includes the bus number, device number, and function number. For SATA, this value includes the FISType and PM\_Port.

# 9.19.2.24 sc\_misc\_boot\_status()

This function reports boot status.

### **Parameters**

| in | ipc    | IPC handle                                                                                              |
|----|--------|---------------------------------------------------------------------------------------------------------|
| in | status | boot status                                                                                             |
|    |        | This is used by SW partitions to report status of boot. This is normally used to report a boot failure. |

# 9.19.2.25 sc\_misc\_boot\_done()

This function tells the SCFW that a CPU is done booting.

### **Parameters**

| in | ipc | IPC handle               |
|----|-----|--------------------------|
| in | сри | CPU that is done booting |

This is called by early booting CPUs to report they are done with initialization. After starting early CPUs, the SCFW halts the booting process until they are done. During this time, early CPUs can call the SCFW with lower latency as the SCFW is idle.

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- · SC\_PARM if arguments out of range or invalid,
- · SC\_ERR\_NOACCESS if caller's partition is not the CPU owner

# 9.19.2.26 sc\_misc\_otp\_fuse\_read()

This function reads a given fuse word index.

### **Parameters**

| in  | ipc  | IPC handle      |
|-----|------|-----------------|
| in  | word | fuse word index |
| out | val  | fuse read value |

### Returns

Returns and error code (SC\_ERR\_NONE = success).

### Return errors codes:

- · SC\_ERR\_PARM if word fuse index param out of range or invalid
- · SC\_ERR\_NOACCESS if read operation failed
- SC\_ERR\_LOCKED if read operation is locked

# 9.19.2.27 sc\_misc\_otp\_fuse\_write()

This function writes a given fuse word index.

# **Parameters**

| in | ipc  | IPC handle       |
|----|------|------------------|
| in | word | fuse word index  |
| in | val  | fuse write value |

The command is passed as is to SECO. SECO uses part of the *word* parameter to indicate if the fuse should be locked after programming. See the "Write common fuse" section of the Security Reference Manual (SRM) for more info.

### Returns

Returns and error code (SC\_ERR\_NONE = success).

### Return errors codes:

- · SC\_ERR\_PARM if word fuse index param out of range or invalid
- SC\_ERR\_NOACCESS if write operation failed
- · SC\_ERR\_LOCKED if write operation is locked

# 9.19.2.28 sc\_misc\_set\_temp()

This function sets a temp sensor alarm.

#### **Parameters**

| in | ipc      | IPC handle                     |
|----|----------|--------------------------------|
| in | resource | resource with sensor           |
| in | temp     | alarm to set                   |
| in | celsius  | whole part of temp to set      |
| in | tenths   | fractional part of temp to set |

## Returns

Returns and error code (SC\_ERR\_NONE = success).

This function will enable the alarm interrupt if the temp requested is not the min/max temp. This enable automatically clears when the alarm occurs and this function has to be called again to re-enable.

Return errors codes:

· SC\_ERR\_PARM if parameters invalid

# 9.19.2.29 sc\_misc\_get\_temp()

This function gets a temp sensor value.

# **Parameters**

| in         | ipc        | IPC handle                     |
|------------|------------|--------------------------------|
| in         | resource   | resource with sensor           |
| in         | temp       | value to get (sensor or alarm) |
| Company Pr | oprietarys | whole part of temp to get      |
| out        | tenths     | fractional part of temp to get |

#### Returns

Returns and error code (SC\_ERR\_NONE = success).

Return errors codes:

- SC\_ERR\_PARM if parameters invalid
- SC\_ERR\_BUSY if temp not ready yet (time delay after power on)

## 9.19.2.30 sc\_misc\_get\_boot\_dev()

This function returns the boot device.

### **Parameters**

| in  | ipc | IPC handle                    |
|-----|-----|-------------------------------|
| out | dev | pointer to return boot device |

# 9.19.2.31 sc\_misc\_get\_boot\_type()

This function returns the boot type.

## **Parameters**

| in  | ipc  | IPC handle                  |
|-----|------|-----------------------------|
| out | type | pointer to return boot type |

# Returns

Returns and error code (SC\_ERR\_NONE = success).

#### Return errors code:

• SC\_ERR\_UNAVAILABLE if type not passed by ROM

## 9.19.2.32 sc\_misc\_get\_button\_status()

This function returns the current status of the ON/OFF button.

# **Parameters**

| in  | ipc    | IPC handle                      |
|-----|--------|---------------------------------|
| out | status | pointer to return button status |

# 9.19.2.33 sc\_misc\_rompatch\_checksum()

This function returns the ROM patch checksum.

# **Parameters**

| in  | ipc      | IPC handle                 |
|-----|----------|----------------------------|
| out | checksum | pointer to return checksum |

# Returns

Returns and error code (SC\_ERR\_NONE = success).

# 9.20 (SVC) Resource Management Service

Module for the Resource Management (RM) service.

# **Typedefs**

```
typedef uint8_t sc_rm_pt_t
```

This type is used to declare a resource partition.

typedef uint8\_t sc\_rm\_mr\_t

This type is used to declare a memory region.

typedef uint8\_t sc\_rm\_did\_t

This type is used to declare a resource domain ID used by the isolation HW.

typedef uint16\_t sc\_rm\_sid\_t

This type is used to declare an SMMU StreamID.

typedef uint8\_t sc\_rm\_spa\_t

This type is a used to declare master transaction attributes.

typedef uint8\_t sc\_rm\_perm\_t

This type is used to declare a resource/memory region access permission.

# Defines for type widths

```
    #define SC_RM_PARTITION_W 5U
```

Width of sc\_rm\_pt\_t.

• #define SC\_RM\_MEMREG\_W 6U

Width of sc\_rm\_mr\_t.

• #define SC\_RM\_DID\_W 4U

Width of sc\_rm\_did\_t.

• #define SC\_RM\_SID\_W 6U

Width of sc\_rm\_sid\_t.

• #define SC RM SPA W 2U

Width of sc\_rm\_spa\_t.

#define SC\_RM\_PERM\_W 3U

Width of sc\_rm\_perm\_t.

# **Defines for ALL parameters**

```
    #define SC_RM_PT_ALL ((sc_rm_pt_t) UINT8_MAX)
```

All partitions.

#define SC\_RM\_MR\_ALL ((sc\_rm\_mr\_t) UINT8\_MAX)

All memory regions.

# Defines for sc\_rm\_spa\_t

#define SC RM SPA PASSTHRU 0U

Pass through (attribute driven by master)

• #define SC\_RM\_SPA\_PASSSID 1U

Pass through and output on SID.

#define SC\_RM\_SPA\_ASSERT 2U

Assert (force to be secure/privileged)

#define SC\_RM\_SPA\_NEGATE 3U

Negate (force to be non-secure/user)

# Defines for sc\_rm\_perm\_t

• #define SC RM PERM NONE 0U

No access.

#define SC\_RM\_PERM\_SEC\_R 1U

Secure RO.

#define SC\_RM\_PERM\_SECPRIV\_RW 2U

Secure privilege R/W.

#define SC RM PERM SEC RW 3U

Secure R/W.

#define SC RM PERM NSPRIV R 4U

Secure R/W, non-secure privilege RO.

#define SC\_RM\_PERM\_NS\_R 5U

Secure R/W, non-secure RO.

• #define SC RM PERM NSPRIV RW 6U

Secure R/W, non-secure privilege R/W.

• #define SC RM PERM FULL 7U

Full access.

### **Partition Functions**

• sc\_err\_t sc\_rm\_partition\_alloc (sc\_ipc\_t ipc, sc\_rm\_pt\_t \*pt, sc\_bool\_t secure, sc\_bool\_t isolated, sc\_bool\_t restricted, sc\_bool\_t grant, sc\_bool\_t coherent)

This function requests that the SC create a new resource partition.

• sc\_err\_t sc\_rm\_set\_confidential (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_bool\_t retro)

This function makes a partition confidential.

• sc\_err\_t sc\_rm\_partition\_free (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt)

This function frees a partition and assigns all resources to the caller.

sc\_rm\_did\_t sc\_rm\_get\_did (sc\_ipc\_t ipc)

This function returns the DID of a partition.

• sc\_err\_t sc\_rm\_partition\_static (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rm\_did\_t did)

This function forces a partition to use a specific static DID.

sc\_err\_t sc\_rm\_partition\_lock (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt)

This function locks a partition.

sc\_err\_t sc\_rm\_get\_partition (sc\_ipc\_t ipc, sc\_rm\_pt\_t \*pt)

This function gets the partition handle of the caller.

sc\_err\_t sc\_rm\_set\_parent (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rm\_pt\_t pt\_parent)

This function sets a new parent for a partition.

sc\_err\_t sc\_rm\_move\_all (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt\_src, sc\_rm\_pt\_t pt\_dst, sc\_bool\_t move\_rsrc, sc\_bool\_t move\_pads)

This function moves all movable resources/pads owned by a source partition to a destination partition.

## **Resource Functions**

• sc\_err\_t sc\_rm\_assign\_resource (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rsrc\_t resource)

This function assigns ownership of a resource to a partition.

sc\_err\_t sc\_rm\_set\_resource\_movable (sc\_ipc\_t ipc, sc\_rsrc\_t resource\_fst, sc\_rsrc\_t resource\_lst, sc\_bool\_t movable)

This function flags resources as movable or not.

sc\_err\_t sc\_rm\_set\_subsys\_rsrc\_movable (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_bool\_t movable)

This function flags all of a subsystem's resources as movable or not.

sc\_err\_t sc\_rm\_set\_master\_attributes (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_spa\_t sa, sc\_rm\_spa\_t pa, sc\_bool\_t smmu\_bypass)

This function sets attributes for a resource which is a bus master (i.e.

• sc\_err\_t sc\_rm\_set\_master\_sid (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_sid\_t sid)

This function sets the StreamID for a resource which is a bus master (i.e.

sc\_err\_t sc\_rm\_set\_peripheral\_permissions (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_pt\_t pt, sc\_rm\_perm\_t perm)

This function sets access permissions for a peripheral resource.

sc\_bool\_t sc\_rm\_is\_resource\_owned (sc\_ipc\_t ipc, sc\_rsrc\_t resource)

This function gets ownership status of a resource.

sc\_bool\_t sc\_rm\_is\_resource\_master (sc\_ipc\_t ipc, sc\_rsrc\_t resource)

This function is used to test if a resource is a bus master.

sc\_bool\_t sc\_rm\_is\_resource\_peripheral (sc\_ipc\_t ipc, sc\_rsrc\_t resource)

This function is used to test if a resource is a peripheral.

sc\_err\_t sc\_rm\_get\_resource\_info (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_sid\_t \*sid)

This function is used to obtain info about a resource.

## **Memory Region Functions**

```
    sc_err_t sc_rm_memreg_alloc (sc_ipc_t ipc, sc_rm_mr_t *mr, sc_faddr_t addr_start, sc_faddr_t addr_end)
```

This function requests that the SC create a new memory region.

sc\_err\_t sc\_rm\_memreg\_split (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr, sc\_rm\_mr\_t \*mr\_ret, sc\_faddr\_t addr\_start, sc\_faddr\_t addr\_end)

This function requests that the SC split a memory region.

sc\_err\_t sc\_rm\_memreg\_free (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr)

This function frees a memory region.

sc\_err\_t sc\_rm\_find\_memreg (sc\_ipc\_t ipc, sc\_rm\_mr\_t \*mr, sc\_faddr\_t addr\_start, sc\_faddr\_t addr\_end)

Internal SC function to find a memory region.

sc\_err\_t sc\_rm\_assign\_memreg (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rm\_mr\_t mr)

This function assigns ownership of a memory region.

- sc\_err\_t sc\_rm\_set\_memreg\_permissions (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr, sc\_rm\_pt\_t pt, sc\_rm\_perm\_t perm)

  This function sets access permissions for a memory region.
- sc bool tsc rm is memreg owned (sc ipc tipc, sc rm mr t mr)

This function gets ownership status of a memory region.

• sc\_err\_t sc\_rm\_get\_memreg\_info (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr, sc\_faddr\_t \*addr\_start, sc\_faddr\_t \*addr\_end)

This function is used to obtain info about a memory region.

### **Pad Functions**

sc\_err\_t sc\_rm\_assign\_pad (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pad\_t pad)

This function assigns ownership of a pad to a partition.

• sc\_err\_t sc\_rm\_set\_pad\_movable (sc\_ipc\_t ipc, sc\_pad\_t pad\_fst, sc\_pad\_t pad\_lst, sc\_bool\_t movable)

This function flags pads as movable or not.

sc\_bool\_t sc\_rm\_is\_pad\_owned (sc\_ipc\_t ipc, sc\_pad\_t pad)

This function gets ownership status of a pad.

# **Debug Functions**

void sc rm dump (sc ipc t ipc)

This function dumps the RM state for debug.

### 9.20.1 Detailed Description

Module for the Resource Management (RM) service.

The following SCFW resource manager (RM) code is an example of how to create a partition for an M4 core and its resources. This could be run from another core, an SCD, or be embedded into board.c.

The ipc parameter most functions take is a handle to the IPC channel opened to communicate to the SC. It is implementation defined. Most API ports include an sc\_ipc\_open() and sc\_ipc\_close() function to manage this. The sc\_ipc\_open() takes an argument to identify the communication channel (usually the MU address) and returns the IPC handle that all API calls should then use.

Note all this configuration can be done with the M4 subsystem powered off. It will be loaded when the M4 is powered on.

```
1 sc_rm_pt_t pt_m4_0;
2 sc_rm_mr_t mr_ddr1, mr_ddr2, mr_m4_0;
4 //sc_rm_dump(ipc);
6 /\star Mark all resources as not movable \star/
7 sc rm set resource movable (ipc, SC R ALL,
                                                   SC_R_ALL, SC_FALSE);
8 sc_rm_set_pad_movable(ipc, SC_P_ALL, SC_P_ALL,
                                                        SC FALSE);
10 /* Allocate M4_0 partition */
11 sc_rm_partition_alloc(ipc, &pt_m4_0, SC_FALSE,
                                                       SC TRUE, SC FALSE, SC TRUE,
       SC FALSE);
13
14 /\star Mark all M4_0 subsystem resources as movable \star/
15 sc_rm_set_subsys_rsrc_movable(ipc, SC_R_M4_0_PID0,
                                                             SC TRUE);
16 sc_rm_set_pad_movable(ipc,SC_P_ADC_IN3,SC_P_ADC_IN2,
                                                               SC TRUE);
```

```
18 /\star Keep some resources in the parent partition \star/
19 sc_rm_set_resource_movable(ipc, SC_R_M4_0_PID1, SC_R_M4_0_PID4,
2.0
      SC FALSE);
21 sc_rm_set_resource_movable(ipc, SC_R_M4_0_MU_0A0, SC_R_M4_0_MU_0A3,
22
      SC FALSE);
23
24 /* Move some resource not in the M4_0 subsystem */
25 sc_rm_set_resource_movable(ipc, SC_R_IRQSTR_M4_0, SC_R_IRQSTR_M4_0,
      SC TRUE);
27 sc_rm_set_resource_movable(ipc, SC_R_M4_1_MU_0A0, SC_R_M4_1_MU_0A0,
      SC_TRUE);
30 /* Move everything flagged as movable */
31 sc_rm_move_all(ipc, ipc, pt_m4_0, SC_TRUE, SC_TRUE);
33 /* Allow all to access the SEMA42 */
34 sc_rm_set_peripheral_permissions(pt_m4_0, SC_R_M4_0_SEMA42,
      SC_RM_PT_ALL, SC_RM_PERM_FULL);
36
37 /* Move M4 0 TCM */
38 sc_rm_find_memreg(ipc, &mr_m4_0, 0x034FE0000, 0x034FE0000);
39 sc_rm_assign_memreg(ipc, pt_m4_0, mr_m4_0);
40
41 /* Split DDR space, assign 0x88000000-0x8FFFFFFF to CM4 */
42 sc_rm_find_memreg(ipc, &mr_ddr1, 0x080000000, 0x080000000);
43 sc_rm_memreg_split(ipc, mr_ddr1, &mr_ddr2, 0x090000000, 0x0FFFFFFFF);
44
45 /* Reserve DDR for M4_0 */
46 sc_rm_memreg_split(ipc, mr_ddr1, &mr_m4_0, 0x088000000, 0x08FFFFFFF);
47 sc_rm_assign_memreg(ipc, pt_m4_0, mr_m4_0);
48
49 //sc_rm_dump(ipc);
```

First, variables are declared to hold return partition and memory region handles.

```
sc_rm_pt_t pt_m4_0;
sc_rm_mr_t mr_ddr1, mr_ddr2, mr_m4_0;
```

Optionally, call sc\_rm\_dump() to dump the state of the RM to the SCFW debug UART. //sc\_rm\_dump(ipc);

Mark resources and pins as movable or not movable to the new partition. By default, all resources are marked as movable. Marking all as movable or not movable first depends on how many resources are to be moved and which is the most efficient. Marking does not move the resource yet. Note, that it is also possible to assign resources individually using sc\_rm\_assign\_resource().

```
/* Mark all resources as not movable */
sc_rm_set_resource_movable(ipc, SC_R_ALL, SC_FALSE);
sc_rm_set_pad_movable(ipc, SC_P_ALL, SC_P_ALL, SC_FALSE);
```

The sc\_rm\_partition\_alloc() function call requests that the SC create a new partition to contain the M4 system. This function does not access the hardware at all. It allocates a new partition and returns a partition handle (pt\_m4\_0). The partition is marked non-secure as secure=SC\_FALSE. Marking as non-secure prevents subsequent functions from configuring masters in this partition to assert the TZPROT signal.

```
/* Allocate M4_0 partition */
sc_rm_partition_alloc(ipc, &pt_m4_0, SC_FALSE, SC_TRUE, SC_FALSE);
```

Now mark some resources as movable. sc\_rm\_set\_subsys\_rsrc\_movable() can be used to mark all resources in a HW subsystem. sc\_rm\_set\_pad\_movable() is used to mark some pads (i.e. pins) as movable.

```
/* Mark all M4_0 subsystem resources as movable */
sc_rm_set_subsys_rsrc_movable(ipc, SC_R_M4_0_PID0, SC_TRUE);
sc_rm_set_pad_movable(ipc, SC_P_ADC_IN3, SC_P_ADC_IN2, SC_TRUE);
```

Then mark some resources in the M4 0 subsystem (all marked movable above) as not movable using

sc\_rm\_set\_resource\_movable() In this case the process IDs used to access memory owned by other partitions as well as the MUs used for others to communicate with the M4 need to be left with the parent partition.

```
/* Keep some resources in the parent partition */
sc_rm_set_resource_movable(ipc, SC_R_M4_0_PID1, SC_R_M4_0_PID4,
SC_FALSE);
sc_rm_set_resource_movable(ipc, SC_R_M4_0_MU_0A0, SC_R_M4_0_MU_0A3,
SC_FALSE);
```

Move some resources in other subsystems. The new partition will require access to the IRQ Steer module which routes interrupts to this M4's NVIC. In this example, it also needs access to one of the M4 1 MUs.

```
/* Move some resource not in the M4_0 subsystem */
sc_rm_set_resource_movable(ipc, SC_R_IRQSTR_M4_0, SC_R_IRQSTR_M4_0,
```

Now assign (i.e. move) everything marked as movable. At this point, all these resources are in the new partition and HW will enforce isolation.

```
/* Move everything flagged as movable */
sc_rm_move_all(ipc, ipc, pt_m4_0, SC_TRUE, SC_TRUE);
```

Allow others to access some of the new partitions resources. In this case, the SEMA42 IP works by allowing multiple CPUs to access and acquire the semaphore.

Now assign the M4\_0 TCM to the M4 partition. Note the M4 can always access its TCM. This action prevents the parent (current owner of the M4 TCM) from accessing. This should only be done after code for the M4 has been loaded into the TCM. Code loading will require the M4 subsystem already be powered on.

```
/* Move M4 0 TCM */
sc_rm_find_memreg(ipc, &mr_m4_0, 0x034FE0000, 0x034FE0000);
sc_rm_assign_memreg(ipc, pt_m4_0, mr_m4_0);
```

Next is to carve out some DDR for the M4. In this case, the memory is in the middle of the DDR so the DDR has to be split into three regions. First is to split off the end portion and keep this with the parent. Next is then to split off the end of the remaining part and assign this to the M4.

```
/* Split DDR space, assign 0x88000000-0x8FFFFFFF to CM4 */
sc_rm_find_memreg(ipc, &mr_ddr1, 0x080000000, 0x080000000);
sc_rm_memreg_split(ipc, mr_ddr1, &mr_ddr2, 0x090000000, 0x0FFFFFFFF);
/* Reserve DDR for M4_0 */
sc_rm_memreg_split(ipc, mr_ddr1, &mr_m4_0, 0x088000000, 0x08FFFFFFF);
sc_rm_assign_memreg(ipc, pt_m4_0, mr_m4_0);
```

Optionally, call sc\_rm\_dump() to dump the state of the RM to the SCFW debug UART.  $//sc_rm_dump(ipc)$ ;

At this point, the M4 can be powered on (if not already) and the M4 can be started using sc\_pm\_boot(). Do NOT start the CPU using sc\_pm\_cpu\_start() as that function is for starting a secondary CPU in the calling core's partition. In this case, the core is in another partition that needs to be booted.

Refer to the SoC-specific RESOURCES for a list of resources.

## 9.20.2 Typedef Documentation

```
9.20.2.1 sc_rm_perm_t
```

```
typedef uint8_t sc_rm_perm_t
```

This type is used to declare a resource/memory region access permission.

Refer to the XRDC2 Block Guide for more information.

## 9.20.3 Function Documentation

# 9.20.3.1 sc\_rm\_partition\_alloc()

This function requests that the SC create a new resource partition.

## **Parameters**

| in  | ipc        | IPC handle                                                                                                                                               |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| out | pt         | return handle for partition; used for subsequent function calls associated with this partition                                                           |
| in  | secure     | boolean indicating if this partition should be secure; only valid if caller is secure                                                                    |
| in  | isolated   | boolean indicating if this partition should be HW isolated via XRDC; set SC_TRUE if new DID is desired                                                   |
| in  | restricted | boolean indicating if this partition should be restricted; set SC_TRUE if masters in this partition cannot create new partitions                         |
| in  | grant      | boolean indicating if this partition should always grant access and control to the parent                                                                |
| in  | coherent   | boolean indicating if this partition is coherent; set SC_TRUE if only this partition will contain both AP clusters and they will be coherent via the CCI |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

· SC\_ERR\_NOACCESS if caller's partition is restricted,

- SC\_ERR\_PARM if caller's partition is not secure but a new secure partition is requested,
- · SC ERR LOCKED if caller's partition is locked,
- SC\_ERR\_UNAVAILABLE if partition table is full (no more allocation space)

Marking as non-secure prevents subsequent functions from configuring masters in this partition to assert the secure signal. If restricted then the new partition is limited in what functions it can call, especially those associated with managing partitions.

The grant option is usually used to isolate a bus master's traffic to specific memory without isolating the peripheral interface of the master or the API controls of that master.

### 9.20.3.2 sc\_rm\_set\_confidential()

This function makes a partition confidential.

#### **Parameters**

| in | ipc   | IPC handle                           |
|----|-------|--------------------------------------|
| in | pt    | handle of partition that is granting |
| in | retro | retroactive                          |

### Returns

Returns an error code (SC ERR NONE = success).

# Return errors:

- SC\_PARM if pt out of range,
- SC ERR NOACCESS if caller's not allowed to change pt
- SC ERR LOCKED if partition pt is locked

Call to make a partition confidential. Confidential means only this partition should be able to grant access permissions to this partition.

If retroactive, then all resources owned by other partitions will have access rights for this partition removed, even if locked.

# 9.20.3.3 sc\_rm\_partition\_free()

This function frees a partition and assigns all resources to the caller.

### **Parameters**

| in | ipc | IPC handle                  |
|----|-----|-----------------------------|
| in | pt  | handle of partition to free |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- · SC ERR NOACCESS if caller's partition is restricted,
- SC\_PARM if pt out of range or invalid,
- SC\_ERR\_NOACCESS if pt is the SC partition,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of pt,
- SC\_ERR\_LOCKED if pt or caller's partition is locked

All resources, memory regions, and pads are assigned to the caller/parent. The partition watchdog is disabled (even if locked). DID is freed.

# 9.20.3.4 sc\_rm\_get\_did()

This function returns the DID of a partition.

### **Parameters**

| in | ipc | IPC handle |
|----|-----|------------|
|----|-----|------------|

### Returns

Returns the domain ID (DID) of the caller's partition.

The DID is a SoC-specific internal ID used by the HW resource protection mechanism. It is only required by clients when using the SEMA42 module as the DID is sometimes connected to the master ID.

## 9.20.3.5 sc\_rm\_partition\_static()

```
sc_rm_pt_t pt,
sc_rm_did_t did )
```

This function forces a partition to use a specific static DID.

### **Parameters**

| in | ipc | IPC handle                        |
|----|-----|-----------------------------------|
| in | pt  | handle of partition to assign did |
| in | did | static DID to assign              |

### Returns

Returns an error code (SC ERR NONE = success).

## Return errors:

- · SC\_ERR\_NOACCESS if caller's partition is restricted,
- SC\_PARM if pt or did out of range,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of pt,
- SC\_ERR\_LOCKED if pt is locked

Assumes no assigned resources or memory regions yet! The number of static DID is fixed by the SC at boot.

9.20.3.6 sc\_rm\_partition\_lock()

This function locks a partition.

#### **Parameters**

| in | ipc | IPC handle                  |
|----|-----|-----------------------------|
| in | pt  | handle of partition to lock |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

### Return errors:

- SC\_PARM if pt out of range,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of pt

If a partition is locked it cannot be freed, have resources/pads assigned to/from it, memory regions created/assigned, DID changed, or parent changed.

# 9.20.3.7 sc\_rm\_get\_partition()

This function gets the partition handle of the caller.

# **Parameters**

| in  | ipc | IPC handle                           |
|-----|-----|--------------------------------------|
| out | pt  | return handle for caller's partition |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

# 9.20.3.8 sc\_rm\_set\_parent()

This function sets a new parent for a partition.

# **Parameters**

| in | ipc       | IPC handle                                            |
|----|-----------|-------------------------------------------------------|
| in | pt        | handle of partition for which parent is to be changed |
| in | pt_parent | handle of partition to set as parent                  |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_ERR\_NOACCESS if caller's partition is restricted,
- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the parent of pt,
- SC\_ERR\_LOCKED if either partition is locked

## 9.20.3.9 sc\_rm\_move\_all()

This function moves all movable resources/pads owned by a source partition to a destination partition.

It can be used to more quickly set up a new partition if a majority of the caller's resources are to be moved to a new partition.

### **Parameters**

| in | ipc       | IPC handle                                                    |
|----|-----------|---------------------------------------------------------------|
| in | pt_src    | handle of partition from which resources should be moved from |
| in | pt_dst    | handle of partition to which resources should be moved to     |
| in | move_rsrc | boolean to indicate if resources should be moved              |
| in | move_pads | boolean to indicate if pads should be moved                   |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

By default, all resources are movable. This can be changed using the sc\_rm\_set\_resource\_movable() function. Note all masters defaulted to SMMU bypass.

### Return errors:

- · SC\_ERR\_NOACCESS if caller's partition is restricted,
- · SC\_PARM if arguments out of range or invalid,
- SC ERR NOACCESS if caller's partition is not pt src or the parent of pt src,
- · SC\_ERR\_LOCKED if either partition is locked

### 9.20.3.10 sc\_rm\_assign\_resource()

This function assigns ownership of a resource to a partition.

### **Parameters**

| in | ipc      | IPC handle                                               |
|----|----------|----------------------------------------------------------|
| in | pt       | handle of partition to which resource should be assigned |
| in | resource | resource to assign                                       |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

This action resets the resource's master and peripheral attributes. Privilege attribute will be PASSTHRU, security attribute will be ASSERT if the partition si secure and NEGATE if it is not, and masters will defaulted to SMMU bypass. Access permissions will reset to SEC\_RW for the owning partition only for secure partitions, FULL for non-secure. DEfault is no access by other partitions.

### Return errors:

- · SC\_ERR\_NOACCESS if caller's partition is restricted,
- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_LOCKED if the owning partition or pt is locked

## 9.20.3.11 sc\_rm\_set\_resource\_movable()

This function flags resources as movable or not.

## **Parameters**

| in | ipc          | IPC handle                                  |
|----|--------------|---------------------------------------------|
| in | resource_fst | first resource for which flag should be set |
| in | resource_lst | last resource for which flag should be set  |
| in | movable      | movable flag (SC_TRUE is movable)           |

### Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- · SC\_PARM if resources are out of range,
- · SC\_ERR\_NOACCESS if caller's partition is not a parent of a resource owner,
- · SC ERR LOCKED if the owning partition is locked

This function is used to determine the set of resources that will be moved using the sc\_rm\_move\_all() function. All resources are movable by default so this function is normally used to prevent a set of resources from moving.

## 9.20.3.12 sc\_rm\_set\_subsys\_rsrc\_movable()

This function flags all of a subsystem's resources as movable or not.

### **Parameters**

| in | ipc      | IPC handle                            |
|----|----------|---------------------------------------|
| in | resource | resource to use to identify subsystem |
| in | movable  | movable flag (SC_TRUE is movable)     |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

SC\_ERR\_PARM if a function argument is out of range

Note resource is used to find the associated subsystem. Only resources owned by the caller are set.

# 9.20.3.13 sc\_rm\_set\_master\_attributes()

This function sets attributes for a resource which is a bus master (i.e.

capable of DMA).

#### **Parameters**

| in | ipc         | IPC handle                                        |
|----|-------------|---------------------------------------------------|
| in | resource    | master resource for which attributes should apply |
| in | sa          | security attribute                                |
| in | ра          | privilege attribute                               |
| in | smmu_bypass | SMMU bypass mode                                  |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_ERR\_NOACCESS if caller's partition is restricted,
- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not a parent of the resource owner,
- SC\_ERR\_LOCKED if the owning partition is locked

This function configures how the HW isolation will see bus transactions from the specified master. Note the security attribute will only be changed if the caller's partition is secure.

```
9.20.3.14 sc_rm_set_master_sid()
```

This function sets the StreamID for a resource which is a bus master (i.e.

capable of DMA).

## **Parameters**

| in | ipc      | IPC handle                                        |
|----|----------|---------------------------------------------------|
| in | resource | master resource for which attributes should apply |
| in | sid      | StreamID                                          |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- · SC\_ERR\_NOACCESS if caller's partition is restricted,
- · SC PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_LOCKED if the owning partition is locked

This function configures the SID attribute associated with all bus transactions from this master. Note 0 is not a valid SID as it is reserved to indicate bypass.

## 9.20.3.15 sc\_rm\_set\_peripheral\_permissions()

This function sets access permissions for a peripheral resource.

#### **Parameters**

| in | ipc      | IPC handle                                             |
|----|----------|--------------------------------------------------------|
| in | resource | peripheral resource for which permissions should apply |
| in | pt       | handle of partition perm should by applied for         |
| in | perm     | permissions to apply to resource for pt                |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- · SC\_PARM if arguments out of range or invalid,
- SC ERR NOACCESS if caller's partition is not the resource owner or parent of the owner,
- SC\_ERR\_LOCKED if the owning partition is locked
- SC\_ERR\_LOCKED if the pt is confidential and the caller isn't pt

This function configures how the HW isolation will restrict access to a peripheral based on the attributes of a transaction from bus master.

# 9.20.3.16 sc\_rm\_is\_resource\_owned()

This function gets ownership status of a resource.

#### **Parameters**

| in | ipc      | IPC handle        |
|----|----------|-------------------|
| in | resource | resource to check |

#### Returns

Returns a boolean (SC\_TRUE if caller's partition owns the resource).

If resource is out of range then SC\_FALSE is returned.

9.20.3.17 sc\_rm\_is\_resource\_master()

This function is used to test if a resource is a bus master.

#### **Parameters**

| in | ipc      | IPC handle        |
|----|----------|-------------------|
| in | resource | resource to check |

## Returns

Returns a boolean (SC\_TRUE if the resource is a bus master).

If resource is out of range then SC\_FALSE is returned.

9.20.3.18 sc\_rm\_is\_resource\_peripheral()

This function is used to test if a resource is a peripheral.

# **Parameters**

| in | ipc      | IPC handle        |
|----|----------|-------------------|
| in | resource | resource to check |

#### Returns

Returns a boolean (SC\_TRUE if the resource is a peripheral).

If resource is out of range then SC\_FALSE is returned.

```
9.20.3.19 sc_rm_get_resource_info()
```

This function is used to obtain info about a resource.

## **Parameters**

| in  | ipc      | IPC handle                 |
|-----|----------|----------------------------|
| in  | resource | resource to inquire about  |
| out | sid      | pointer to return StreamID |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

• SC\_PARM if resource is out of range

```
9.20.3.20 sc_rm_memreg_alloc()
```

This function requests that the SC create a new memory region.

# **Parameters**

| in  | ipc        | IPC handle                                                                               |
|-----|------------|------------------------------------------------------------------------------------------|
| out | mr         | return handle for region; used for subsequent function calls associated with this region |
| in  | addr_start | start address of region (physical)                                                       |
| in  | addr_end   | end address of region (physical)                                                         |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_ERR\_PARM if the new memory region is misaligned,
- · SC\_ERR\_LOCKED if caller's partition is locked,
- SC\_ERR\_PARM if the new memory region spans multiple existing regions,
- SC\_ERR\_NOACCESS if caller's partition does not own the memory containing the new region,
- SC\_ERR\_UNAVAILABLE if memory region table is full (no more allocation space)

The area covered by the memory region must currently be owned by the caller. By default, the new region will have access permission set to allow the caller to access.

## 9.20.3.21 sc\_rm\_memreg\_split()

This function requests that the SC split a memory region.

#### **Parameters**

| in  | ipc        | IPC handle                                                                                   |
|-----|------------|----------------------------------------------------------------------------------------------|
| in  | mr         | handle of memory region to split                                                             |
| out | mr_ret     | return handle for new region; used for subsequent function calls associated with this region |
| in  | addr_start | start address of region (physical)                                                           |
| in  | addr_end   | end address of region (physical)                                                             |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC ERR PARM if the new memory region is not start/end part of mr,
- SC\_ERR\_LOCKED if caller's partition is locked,
- SC ERR PARM if the new memory region spans multiple existing regions,

- SC\_ERR\_NOACCESS if caller's partition does not own the memory containing the new region,
- SC\_ERR\_UNAVAILABLE if memory region table is full (no more allocation space)

Note the new region must start or end on the split region.

```
9.20.3.22 sc_rm_memreg_free()
```

This function frees a memory region.

#### **Parameters**

| in | ipc | IPC handle                      |
|----|-----|---------------------------------|
| in | mr  | handle of memory region to free |

#### Returns

Returns an error code (SC ERR NONE = success).

# Return errors:

- SC\_PARM if mr out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not a parent of mr,
- SC\_ERR\_LOCKED if the owning partition of mr is locked

## 9.20.3.23 sc\_rm\_find\_memreg()

Internal SC function to find a memory region.

#### See also

```
sc_rm_find_memreg().
```

This function finds a memory region.

#### **Parameters**

| in  | ipc        | IPC handle                                                                               |
|-----|------------|------------------------------------------------------------------------------------------|
| out | mr         | return handle for region; used for subsequent function calls associated with this region |
| in  | addr_start | start address of region to search for                                                    |
| in  | addr_end   | end address of region to search for                                                      |

## Returns

Returns an error code (SC ERR NONE = success).

#### Return errors:

• SC\_ERR\_NOTFOUND if region not found,

Searches only for regions owned by the caller. Finds first region containing the range specified.

# 9.20.3.24 sc\_rm\_assign\_memreg()

This function assigns ownership of a memory region.

# **Parameters**

|   | in | ipc | IPC handle                                                    |
|---|----|-----|---------------------------------------------------------------|
| Ī | in | pt  | handle of partition to which memory region should be assigned |
| Ī | in | mr  | handle of memory region to assign                             |

## Returns

Returns an error code (SC\_ERR\_NONE = success).

# Return errors:

- SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the *mr* owner or parent of the owner,
- SC\_ERR\_LOCKED if the owning partition or pt is locked

## 9.20.3.25 sc\_rm\_set\_memreg\_permissions()

This function sets access permissions for a memory region.

#### **Parameters**

| in | ipc  | IPC handle                                                 |
|----|------|------------------------------------------------------------|
| in | mr   | handle of memory region for which permissions should apply |
| in | pt   | handle of partition perm should by applied for             |
| in | perm | permissions to apply to mr for pt                          |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

## Return errors:

- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the region owner or parent of the owner,
- · SC\_ERR\_LOCKED if the owning partition is locked
- SC\_ERR\_LOCKED if the pt is confidential and the caller isn't pt

This function configures how the HW isolation will restrict access to a memory region based on the attributes of a transaction from bus master.

#### 9.20.3.26 sc\_rm\_is\_memreg\_owned()

This function gets ownership status of a memory region.

# **Parameters**

| in | ipc | IPC handle                       |
|----|-----|----------------------------------|
| in | mr  | handle of memory region to check |

#### Returns

Returns a boolean (SC\_TRUE if caller's partition owns the memory region).

If mr is out of range then SC\_FALSE is returned.

```
9.20.3.27 sc_rm_get_memreg_info()
```

This function is used to obtain info about a memory region.

#### **Parameters**

| in  | ipc        | IPC handle                               |
|-----|------------|------------------------------------------|
| in  | mr         | handle of memory region to inquire about |
| out | addr_start | pointer to return start address          |
| out | addr_end   | pointer to return end address            |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

• SC\_PARM if mr is out of range

```
9.20.3.28 sc_rm_assign_pad()
```

This function assigns ownership of a pad to a partition.

#### **Parameters**

| in | ipc | IPC handle                                          |
|----|-----|-----------------------------------------------------|
| in | pt  | handle of partition to which pad should be assigned |
| in | pad | pad to assign                                       |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

- SC\_ERR\_NOACCESS if caller's partition is restricted,
- · SC\_PARM if arguments out of range or invalid,
- SC\_ERR\_NOACCESS if caller's partition is not the pad owner or parent of the owner,
- SC\_ERR\_LOCKED if the owning partition or pt is locked

# 9.20.3.29 sc\_rm\_set\_pad\_movable()

This function flags pads as movable or not.

#### **Parameters**

| in | ipc     | IPC handle                             |
|----|---------|----------------------------------------|
| in | pad_fst | first pad for which flag should be set |
| in | pad_lst | last pad for which flag should be set  |
| in | movable | movable flag (SC_TRUE is movable)      |

#### Returns

Returns an error code (SC ERR NONE = success).

#### Return errors:

- · SC\_PARM if pads are out of range,
- SC\_ERR\_NOACCESS if caller's partition is not a parent of a pad owner,
- · SC\_ERR\_LOCKED if the owning partition is locked

This function is used to determine the set of pads that will be moved using the sc\_rm\_move\_all() function. All pads are movable by default so this function is normally used to prevent a set of pads from moving.

9.20.3.30 sc\_rm\_is\_pad\_owned()

This function gets ownership status of a pad.

# **Parameters**

| in | ipc | IPC handle   |
|----|-----|--------------|
| in | pad | pad to check |

## Returns

Returns a boolean (SC\_TRUE if caller's partition owns the pad).

If pad is out of range then SC\_FALSE is returned.

9.20.3.31 sc\_rm\_dump()

```
void sc_rm_dump (
          sc_ipc_t ipc )
```

This function dumps the RM state for debug.

# Parameters

| in | ipc | IPC handle |
|----|-----|------------|

# 9.21 (BRD) Board Interface

Module for the Board interface.

#### **Macros**

- #define BOARD PARM RTN NOT USED 0U
- #define BOARD PARM RTN USED 1U
- #define BOARD PARM RTN EXTERNAL 2U
- #define BOARD PARM RTN INTERNAL 3U
- #define BOARD PARM KS1 RETENTION DISABLE 0U

Disable retention during KS1.

#define BOARD PARM KS1 RETENTION ENABLE 1U

Enable retention during KS1.

#define BOARD\_PARM\_KS1\_ONOFF\_WAKE\_DISABLE 0U

Disable ONOFF wakeup during KS1.

#define BOARD\_PARM\_KS1\_ONOFF\_WAKE\_ENABLE 1U

Enable ONOFF wakeup during KS1.

# **Typedefs**

typedef uint32\_t board\_parm\_rtn\_t
 Board config parameter returns.

## **Enumerations**

```
• enum board_parm_t { BOARD_PARM_PCIE_PLL = 0, BOARD_PARM_KS1_RESUME_USEC = 1, BOARD_PARM_KS1_RETENTION = 2, BOARD_PARM_KS1_ONOFF_WAKE = 3 }
```

Board config parameter types.

enum board\_cpu\_rst\_ev\_t { BOARD\_CPU\_RESET\_SELF = 0, BOARD\_CPU\_RESET\_WDOG = 1, BOARD\_←
 CPU\_RESET\_LOCKUP = 2, BOARD\_CPU\_RESET\_MEM\_ERR = 3 }

Board reset event types for CPUs.

```
enum board_ddr_action_t {
```

```
BOARD_DDR_COLD_INIT = 0, BOARD_DDR_PERIODIC = 1, BOARD_DDR_SR_DRC_ON_ENTER = 2, BOARD_DDR_SR_DRC_ON_EXIT = 3, BOARD_DDR_SR_DRC_OFF_ENTER = 4, BOARD_DDR_SR_DRC_OFF_EXIT = 5 }
```

DDR actions (power state transitions, etc.)

#### **Variables**

const sc\_rm\_idx\_t board\_num\_rsrc

External variable for accessing the number of board resources.

const sc\_rsrc\_map\_t board\_rsrc\_map [BRD\_NUM\_RSRC\_BRD]

External variable for accessing the board resource map.

• const uint32\_t board\_ddr\_period\_ms

External variable for specing DDR periodic training.

# Macros for DCD processing

```
    #define DATA4(A, V) *((volatile uint32 t*)(A)) = U32(V)
```

- #define SET\_BIT4(A, V) \*((volatile uint32 t\*)(A)) |= U32(V)
- #define CLR\_BIT4(A, V) \*((volatile uint32\_t\*)(A)) &= ~(U32(V))
- #define CHECK BITS SET4(A, M)
- #define CHECK BITS CLR4(A, M)
- #define CHECK ANY BIT SET4(A, M)
- #define CHECK\_ANY\_BIT\_CLR4(A, M)

# Macro for debug of board calls

#define BRD\_ERR(X)

#### Initialization Functions

· void board init (uint8 t phase)

This function initalizes the board.

LPUART\_Type \* board\_get\_debug\_uart (uint8\_t \*inst, uint32\_t \*baud)

This function returns the debug UART info.

void board config debug uart (sc bool t early phase)

This function initalizes the debug UART.

void board\_config\_sc (sc\_rm\_pt\_t pt\_sc)

This function configures SCU resources.

board\_parm\_rtn\_t board\_parameter (board\_parm\_t parm)

This function returns board configuration info.

sc\_bool\_t board\_rsrc\_avail (sc\_rsrc\_t rsrc)

This function returns resource availability info.

sc\_err\_t board\_init\_ddr (sc\_bool\_t early, sc\_bool\_t ddr\_initialized)

This function initalizes DDR.

sc\_err\_t board\_ddr\_config (bool rom\_caller, board\_ddr\_action\_t action)

This function cinfigures the DDR.

sc\_err\_t board\_system\_config (sc\_bool\_t early, sc\_rm\_pt\_t pt\_boot)

This function allows the board file to do SCFW configuration.

sc\_bool\_t board\_early\_cpu (sc\_rsrc\_t cpu)

This function returns SC\_TRUE for early CPUs.

#### **Power Functions**

void board\_set\_power\_mode (sc\_sub\_t ss, uint8\_t pd, sc\_pm\_power\_mode\_t from\_mode, sc\_pm\_power\_mode\_t to\_mode)

This function transitions the power state for an external board-level supply which goes to the i.MX8.

sc\_err\_t board\_set\_voltage (sc\_sub\_t ss, uint32\_t new\_volt, sc\_bool\_t wait)

This function sets the voltage for a PMIC controlled SS.

sc\_err\_t board\_trans\_resource\_power (sc\_rm\_idx\_t idx, sc\_rm\_idx\_t rsrc\_idx, sc\_pm\_power\_mode\_t from\_
 mode, sc\_pm\_power\_mode\_t to\_mode)

This function transitions the power state for an external board- level supply which goes to a board component.

#### **Misc Functions**

sc\_err\_t board\_power (sc\_pm\_power\_mode\_t mode)

This function is used to set the board power.

sc\_err\_t board\_reset (sc\_pm\_reset\_type\_t type, sc\_pm\_reset\_reason\_t reason)

This function is used to reset the system.

void board\_cpu\_reset (sc\_rsrc\_t resource, board\_cpu\_rst\_ev\_t reset\_event)

This function is called when a CPU encounters a reset event.

void board\_panic (sc\_dsc\_t dsc)

This function is called when a DSC reports a panic temp alarm.

void board fault (sc bool t restarted)

This function is called when a fault is detected or the SCFW returns from main().

void board security violation (void)

This function is called when a security violation is reported by the SECO or SNVS.

sc\_bool\_t board\_get\_button\_status (void)

This function is used to return the current status of the ON/OFF button.

- sc\_err\_t board\_set\_control (sc\_rsrc\_t resource, sc\_rm\_idx\_t idx, sc\_rm\_idx\_t rsrc\_idx, uint32\_t ctrl, uint32\_t val)

  This function sets a miscellaneous control value.
- sc\_err\_t board\_get\_control (sc\_rsrc\_t resource, sc\_rm\_idx\_t idx, sc\_rm\_idx\_t rsrc\_idx, uint32\_t ctrl, uint32\_t \*val)

  This function gets a miscellaneous control value.
- void PMIC\_IRQHandler (void)

Interrupt handler for the PMIC.

void SNVS Button IRQHandler (void)

Interrupt handler for the SNVS button.

# 9.21.1 Detailed Description

Module for the Board interface.

#### 9.21.2 Macro Definition Documentation

#### 9.21.2.1 CHECK BITS SET4

#### Value:

# 9.21.2.2 CHECK\_BITS\_CLR4

## 9.21.2.3 CHECK\_ANY\_BIT\_SET4

## 9.21.2.4 CHECK\_ANY\_BIT\_CLR4

# 9.21.2.5 BRD\_ERR

#define BRD\_ERR(

# 9.21.3 Enumeration Type Documentation

# 9.21.3.1 board\_parm\_t

```
enum board_parm_t
```

Board config parameter types.

#### Enumerator

| BOARD_PARM_KS1_RESUME_USEC | Supply ramp delay in usec for KS1 exit.      |
|----------------------------|----------------------------------------------|
| BOARD_PARM_KS1_RETENTION   | Controls if retention is applied during KS1. |
| BOARD_PARM_KS1_ONOFF_WAKE  | Controls if ONOFF button can wake from KS1.  |

9.21.3.2 board ddr action t

```
enum board_ddr_action_t
```

DDR actions (power state transitions, etc.)

#### Enumerator

| BOARD_DDR_COLD_INIT        | Init DDR from POR.                |
|----------------------------|-----------------------------------|
| BOARD_DDR_PERIODIC         | Run periodic training.            |
| BOARD_DDR_SR_DRC_ON_ENTER  | Enter self-refresh (leave DRC on) |
| BOARD_DDR_SR_DRC_ON_EXIT   | Exit self-refresh (DRC was on)    |
| BOARD_DDR_SR_DRC_OFF_ENTER | Enter self-refresh (turn off DRC) |
| BOARD_DDR_SR_DRC_OFF_EXIT  | Exit self-refresh (DRC was off)   |

# 9.21.4 Function Documentation

# 9.21.4.1 board\_init()

```
void board_init (
          uint8_t phase )
```

This function initalizes the board.

# **Parameters**

| in | phase | boot phase |
|----|-------|------------|

There are four phases to board intialization. The fist phase is the API phase (phase = 0) and initializes all of the board interface data structures. The second phase (phase = 1) is the HW phase and this initializes the board hardware. The third phase (phase = 2) is the final boot phase and is used to wrap up any needed init. A test phase (phase = 3) is called only when an SCFW image is built with unit tests and is called just before any tests are run. All are called from main\_init() only.

# 9.21.4.2 board\_get\_debug\_uart()

This function returns the debug UART info.

## **Parameters**

| in | inst | UART instance  |
|----|------|----------------|
| in | baud | UART baud rate |

## Returns

Pointer to the debug UART type.

# 9.21.4.3 board\_config\_debug\_uart()

This function initalizes the debug UART.

#### **Parameters**

| in early_phase flag indicating p |
|----------------------------------|
|----------------------------------|

# 9.21.4.4 board\_config\_sc()

This function configures SCU resources.

#### **Parameters**

| in <i>pt_sc</i> | SCU partition |
|-----------------|---------------|
|-----------------|---------------|

By default, the SCFW keeps most of the resources found in the SCU subsystem. It also keeps the SCU/PMIC pads

required for the main code to function. Any additional resources or pads required for the board code to run should be kept here. This is done by marking them as not movable.

## 9.21.4.5 board\_parameter()

This function returns board configuration info.

#### **Parameters**

| in | parm | parameter to return |
|----|------|---------------------|
|----|------|---------------------|

This function is used to return board configuration info. Parameters define if various how various SoC connections are made at the board-level. For example, the external PCle clock input.

See example code (board.c) for parameter/returns options.

#### **Returns**

Returns the paramter value.

#### 9.21.4.6 board\_rsrc\_avail()

This function returns resource availability info.

# **Parameters**

| in | rsrc | resource to check |
|----|------|-------------------|

This function is used to return board configuration info. It reports if resources are functional on this board. For example, which DDR controllers are used.

See example code (board.c) for more details.

#### Returns

Returns SC\_TRUE if available.

# 9.21.4.7 board\_init\_ddr()

This function initalizes DDR.

#### **Parameters**

|   | in | early           | phase of init                   |
|---|----|-----------------|---------------------------------|
| I | in | ddr_initialized | True if ROM initialized the DDR |

This function may be called twice. The early parameter is SC\_TRUE when called prior to M4 start and SC\_FALSE when called after. This allows the implementation to decide when DDR init needs to be done.

Note the first call will not occur unless SC\_BD\_FLAGS\_EARLY\_CPU\_START is set in bd\_flags of the boot container.

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

## 9.21.4.8 board\_ddr\_config()

This function cinfigures the DDR.

Because this may be called by the ROM before the SCFW init is run, this code cannot make any calls to any other SCFW APIs unless properly conditioned with rom\_caller.

## **Parameters**

| in | rom_caller | is ROM the caller?         |
|----|------------|----------------------------|
| in | action     | perform this action on DDR |

#### Returns

Returns SC\_ERR\_NONE if successful.

## 9.21.4.9 board\_system\_config()

This function allows the board file to do SCFW configuration.

#### **Parameters**

| in | early   | phase of init  |
|----|---------|----------------|
| in | pt_boot | boot partition |

This function may be called twice. The early parameter is SC\_TRUE when called prior to M4 start and SC\_FALSE when called after. This allows the implementation to decide when to do configuration processing.

Note the first call will not occur unless SC\_BD\_FLAGS\_EARLY\_CPU\_START is set in bd\_flags of the boot container.

Typical actions here include creating a resource partition for an M4, powering up a board component, or configuring a shared clock.

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### 9.21.4.10 board\_early\_cpu()

This function returns SC\_TRUE for early CPUs.

## **Parameters**



This function should return SC\_TRUE if the CPU in question may be started early. This early start is before power on of later CPU subsystems. It would normally return SC\_TRUE for CM4 cores that need to run early. Only SC\_R\_M4\_0 $_{\leftarrow}$  PID0 and SC\_R\_M4\_1\_PID0 can return SC\_TRUE.

Note CPUs will only get started early if SC\_BD\_FLAGS\_EARLY\_CPU\_START is set in bd\_flags of the boot container.

## Returns

Returns SC\_TRUE if CPU should start early.

## 9.21.4.11 board\_set\_power\_mode()

```
void board_set_power_mode (
    sc_sub_t ss,
    uint8_t pd,
    sc_pm_power_mode_t from_mode,
    sc_pm_power_mode_t to_mode )
```

This function transitions the power state for an external board- level supply which goes to the i.MX8.

#### **Parameters**

| in | in subsystem using supply |                               |
|----|---------------------------|-------------------------------|
| in | pd                        | power domain                  |
| in | from_mode                 | power mode transitioning from |
| in | to_mode                   | power mode transitioning to   |

This function is used to transition a board power supply that is used by the SoC. It allows mapping of subsystem power domains to board supplies.

Note that the base code will enable/disable isolators after changing the state of internal power domains. External supplies sometimes supply a domain connected via an isolator to a domain passed here. In this case, this function needs to also control the connected domain's supply. For example, when LVDS SS PD (PD1) is powered toggled, the external supply for the LVDS PHY must be toggled here. MIPI and CSI SS PD are similar.

## 9.21.4.12 board\_set\_voltage()

This function sets the voltage for a PMIC controlled SS.

#### **Parameters**

| in | ss       | subsystem                                            |  |
|----|----------|------------------------------------------------------|--|
| in | new_volt | voltage value to be set                              |  |
| in | wait     | if SC_TRUE, wait for the PMIC to change the voltage. |  |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

## 9.21.4.13 board\_trans\_resource\_power()

This function transitions the power state for an external board-level supply which goes to a board component.

#### **Parameters**

| in | idx       | board-relative resource index |  |
|----|-----------|-------------------------------|--|
| in | rsrc_idx  | unified resource index        |  |
| in | from_mode | power mode transitioning from |  |
| in | to_mode   | power mode transitioning to   |  |

This function is used to transition a board power supply that is used by a board component. It allows mapping of board resources (e.g. SC\_R\_BOARD\_R0) to board supplies.

idx should be used to identify the resource. It is 0-n and is associated with the board reosurces PMIC\_0 through BOARD\_R7.

rsrc\_idx is only useful for debug output of a resource name.

## Returns

Returns an error code (SC\_ERR\_NONE = success).

## 9.21.4.14 board\_power()

This function is used to set the board power.

## **Parameters**

| in | mode | power mode to apply |
|----|------|---------------------|
|----|------|---------------------|

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

#### Return errors:

• SC\_ERR\_PARM if invalid mode

#### 9.21.4.15 board\_reset()

This function is used to reset the system.

## **Parameters**

| in | type   | reset type     |
|----|--------|----------------|
| in | reason | cause of reset |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

Return errors:

• SC\_ERR\_PARM if invalid type

If this function returns, then the reset did not occur due to an invalid parameter.

# 9.21.4.16 board\_cpu\_reset()

This function is called when a CPU encounters a reset event.

## **Parameters**

|   | in | resource    | CPU resource    |
|---|----|-------------|-----------------|
| ſ | in | reset_event | CPU reset event |

# 9.21.4.17 board\_panic()

This function is called when a DSC reports a panic temp alarm.

#### **Parameters**

```
in dsc dsc reporting alarm
```

Note this function would normally request a board reset.

## 9.21.4.18 board\_fault()

This function is called when a fault is detected or the SCFW returns from main().

#### **Parameters**

```
in restarted SC_TRUE if called on restart
```

Note this function would normally request a board reset. For debug builds it is common to disable the watchdog and loop.

The *restarted* paramter is SC\_TRUE if this error is pending from the last restart.

# 9.21.4.19 board\_security\_violation()

This function is called when a security violation is reported by the SECO or SNVS.

Note this function would normally request a board reset. For debug builds it is common to do nothing.

## 9.21.4.20 board\_get\_button\_status()

This function is used to return the current status of the ON/OFF button.

#### Returns

Returns the status

# 9.21.4.21 board\_set\_control()

This function sets a miscellaneous control value.

## **Parameters**

| in | resource | resource               |
|----|----------|------------------------|
| in | idx      | board resource index   |
| in | rsrc_idx | unified resource index |
| in | ctrl     | control to write       |
| in | val      | value to write         |

#### Returns

Returns an error code (SC\_ERR\_NONE = success).

Note this function can be used to set voltages for both SoC resources and board resources (e.g. SC\_R\_BOARD\_R0).

# 9.21.4.22 board\_get\_control()

This function gets a miscellaneous control value.

# **Parameters**

| in  | resource | resource                |
|-----|----------|-------------------------|
| in  | idx      | board resource index    |
| in  | rsrc_idx | unified resource index  |
| in  | ctrl     | control to read         |
| out | val      | pointer to return value |

# Returns

Returns an error code (SC\_ERR\_NONE = success).

# **Chapter 10**

# **Data Structure Documentation**

# 10.1 gpio\_pin\_config\_t Struct Reference

The GPIO pin configuration structure.

#### **Data Fields**

- gpio\_pin\_direction\_t pinDirection
   GPIO direction, input or output.
- uint8\_t outputLogic

Set default output logic, no use in input.

# 10.1.1 Detailed Description

The GPIO pin configuration structure.

Every pin can only be configured as either output pin or input pin at a time. If configured as a input pin, then leave the outputConfig unused Note: In some use cases, the corresponding port property should be configured in advance with the PORT\_SetPinConfig()

# 10.2 lpi2c\_data\_match\_config\_t Struct Reference

LPI2C master data match configuration structure.

# **Data Fields**

lpi2c\_data\_match\_config\_mode\_t matchMode

Data match configuration setting.

· bool rxDataMatchOnly

When set to true, received data is ignored until a successful match.

• uint32\_t match0

Match value 0.

· uint32\_t match1

Match value 1.

# 10.2.1 Detailed Description

LPI2C master data match configuration structure.

# 10.2.2 Field Documentation

## 10.2.2.1 matchMode

```
lpi2c_data_match_config_mode_t lpi2c_data_match_config_t::matchMode
```

Data match configuration setting.

# 10.2.2.2 rxDataMatchOnly

```
\verb|boollpi2c_data_match_config_t::rxDataMatchOnly|\\
```

When set to true, received data is ignored until a successful match.

## 10.2.2.3 match0

```
uint32_t lpi2c_data_match_config_t::match0
```

Match value 0.

10.2.2.4 match1

```
uint32_t lpi2c_data_match_config_t::match1
```

Match value 1.

# 10.3 lpi2c\_master\_config\_t Struct Reference

Structure with settings to initialize the LPI2C master module.

# **Data Fields**

· bool enableMaster

Whether to enable master mode.

· bool enableDoze

Whether master is enabled in doze mode.

· bool debugEnable

Enable transfers to continue when halted in debug mode.

bool ignoreAck

Whether to ignore ACK/NACK.

lpi2c\_master\_pin\_config\_t pinConfig

The pin configuration option.

• uint32 t baudRate Hz

Desired baud rate in Hertz.

· uint32\_t busIdleTimeout\_ns

Bus idle timeout in nanoseconds.

• uint32\_t pinLowTimeout\_ns

Pin low timeout in nanoseconds.

uint8\_t sdaGlitchFilterWidth\_ns

Width in nanoseconds of glitch filter on SDA pin.

• uint8\_t sclGlitchFilterWidth\_ns

Width in nanoseconds of glitch filter on SCL pin.

• struct {

bool enable

Enable host request.

lpi2c\_host\_request\_source\_t source

Host request source.

lpi2c\_host\_request\_polarity\_t polarity

Host request pin polarity.

} hostRequest

Host request options.

# 10.3.1 Detailed Description

Structure with settings to initialize the LPI2C master module.

This structure holds configuration settings for the LPI2C peripheral. To initialize this structure to reasonable defaults, call the LPI2C\_MasterGetDefaultConfig() function and pass a pointer to your configuration structure instance.

The configuration structure can be made constant so it resides in flash.

# 10.3.2 Field Documentation

## 10.3.2.1 enableMaster

```
bool lpi2c_master_config_t::enableMaster
```

Whether to enable master mode.

#### 10.3.2.2 enableDoze

```
bool lpi2c_master_config_t::enableDoze
```

Whether master is enabled in doze mode.

#### 10.3.2.3 debugEnable

```
bool lpi2c_master_config_t::debugEnable
```

Enable transfers to continue when halted in debug mode.

## 10.3.2.4 ignoreAck

```
bool lpi2c_master_config_t::ignoreAck
```

Whether to ignore ACK/NACK.

```
10.3.2.5 pinConfig
```

```
lpi2c_master_pin_config_t lpi2c_master_config_t::pinConfig
```

The pin configuration option.

#### 10.3.2.6 baudRate\_Hz

```
uint32_t lpi2c_master_config_t::baudRate_Hz
```

Desired baud rate in Hertz.

#### 10.3.2.7 busldleTimeout\_ns

```
uint32_t lpi2c_master_config_t::busIdleTimeout_ns
```

Bus idle timeout in nanoseconds.

Set to 0 to disable.

# 10.3.2.8 pinLowTimeout\_ns

```
uint32_t lpi2c_master_config_t::pinLowTimeout_ns
```

Pin low timeout in nanoseconds.

Set to 0 to disable.

## 10.3.2.9 sdaGlitchFilterWidth\_ns

```
uint8_t lpi2c_master_config_t::sdaGlitchFilterWidth_ns
```

Width in nanoseconds of glitch filter on SDA pin.

Set to 0 to disable.

# 10.3.2.10 sclGlitchFilterWidth\_ns

```
uint8_t lpi2c_master_config_t::sclGlitchFilterWidth_ns
```

Width in nanoseconds of glitch filter on SCL pin.

Set to 0 to disable.

```
10.3.2.11 enable
```

```
bool lpi2c_master_config_t::enable
```

Enable host request.

## 10.3.2.12 source

```
lpi2c_host_request_source_t lpi2c_master_config_t::source
```

Host request source.

## 10.3.2.13 polarity

```
lpi2c_host_request_polarity_t lpi2c_master_config_t::polarity
```

Host request pin polarity.

# 10.3.2.14 hostRequest

```
struct { ... } lpi2c_master_config_t::hostRequest
```

Host request options.

# 10.4 lpi2c\_master\_handle\_t Struct Reference

Driver handle for master non-blocking APIs.

# **Data Fields**

· uint8 t state

Transfer state machine current state.

• uint16\_t remainingBytes

Remaining byte count in current state.

uint16\_t \* buf

Buffer pointer for current state.

uint16\_t commandBuffer [7]

LPI2C command sequence.

• lpi2c\_master\_transfer\_t transfer

Copy of the current transfer info.

lpi2c\_master\_transfer\_callback\_t completionCallback

Callback function pointer.

void \* userData

Application data passed to callback.

# 10.4.1 Detailed Description

Driver handle for master non-blocking APIs.

Note

The contents of this structure are private and subject to change.

## 10.4.2 Field Documentation

```
10.4.2.1 state
```

```
uint8_t lpi2c_master_handle_t::state
```

Transfer state machine current state.

# 10.4.2.2 remainingBytes

```
uint16_t lpi2c_master_handle_t::remainingBytes
```

Remaining byte count in current state.

10.4.2.3 buf

```
uint16_t* lpi2c_master_handle_t::buf
```

Buffer pointer for current state.

# 10.4.2.4 commandBuffer

```
uint16_t lpi2c_master_handle_t::commandBuffer[7]
```

LPI2C command sequence.

## 10.4.2.5 transfer

```
lpi2c_master_transfer_t lpi2c_master_handle_t::transfer
```

Copy of the current transfer info.

# 10.4.2.6 completionCallback

```
lpi2c_master_transfer_callback_t lpi2c_master_handle_t::completionCallback
```

Callback function pointer.

#### 10.4.2.7 userData

```
void* lpi2c_master_handle_t::userData
```

Application data passed to callback.

# 10.5 lpi2c\_master\_transfer\_t Struct Reference

Non-blocking transfer descriptor structure.

## **Data Fields**

· uint32\_t flags

Bit mask of options for the transfer.

uint16\_t slaveAddress

The 7-bit slave address.

lpi2c\_direction\_t direction

Either kLPI2C\_Read or kLPI2C\_Write.

• uint32\_t subaddress

Sub address.

size\_t subaddressSize

Length of sub address to send in bytes.

void \* data

Pointer to data to transfer.

• size\_t dataSize

Number of bytes to transfer.

# 10.5.1 Detailed Description

Non-blocking transfer descriptor structure.

This structure is used to pass transaction parameters to the LPI2C\_MasterTransferNonBlocking() API.

## 10.5.2 Field Documentation

# 10.5.2.1 flags

```
uint32_t lpi2c_master_transfer_t::flags
```

Bit mask of options for the transfer.

See enumeration \_lpi2c\_master\_transfer\_flags for available options. Set to 0 or kLPI2C\_TransferDefaultFlag for normal transfers.

#### 10.5.2.2 slaveAddress

```
uint16_t lpi2c_master_transfer_t::slaveAddress
```

The 7-bit slave address.

# 10.5.2.3 direction

```
lpi2c_direction_t lpi2c_master_transfer_t::direction
```

Either kLPI2C\_Read or kLPI2C\_Write.

## 10.5.2.4 subaddress

```
uint32_t lpi2c_master_transfer_t::subaddress
```

Sub address.

Transferred MSB first.

## 10.5.2.5 subaddressSize

```
size_t lpi2c_master_transfer_t::subaddressSize
```

Length of sub address to send in bytes.

Maximum size is 4 bytes.

#### 10.5.2.6 data

```
void* lpi2c_master_transfer_t::data
```

Pointer to data to transfer.

## 10.5.2.7 dataSize

```
size_t lpi2c_master_transfer_t::dataSize
```

Number of bytes to transfer.

# 10.6 lpi2c\_slave\_config\_t Struct Reference

Structure with settings to initialize the LPI2C slave module.

# **Data Fields**

· bool enableSlave

Enable slave mode.

· uint8 t address0

Slave's 7-bit address.

· uint8 t address1

Alternate slave 7-bit address.

lpi2c\_slave\_address\_match\_t addressMatchMode

Address matching options.

• bool filterDozeEnable

Enable digital glitch filter in doze mode.

• bool filterEnable

Enable digital glitch filter.

• bool enableGeneralCall

Enable general call address matching.

struct {

bool enableAck

Enables SCL clock stretching during slave-transmit address byte(s) and slave-receiver address and data byte(s) to allow softwool enableTx

Enables SCL clock stretching when the transmit data flag is set during a slave-transmit transfer.

bool enableRx

Enables SCL clock stretching when receive data flag is set during a slave-receive transfer.

bool enableAddress

Enables SCL clock stretching when the address valid flag is asserted.

} sclStall

· bool ignoreAck

Continue transfers after a NACK is detected.

bool enableReceivedAddressRead

Enable reading the address received address as the first byte of data.

uint32\_t sdaGlitchFilterWidth\_ns

Width in nanoseconds of the digital filter on the SDA signal.

• uint32\_t sclGlitchFilterWidth\_ns

Width in nanoseconds of the digital filter on the SCL signal.

uint32\_t dataValidDelay\_ns

Width in nanoseconds of the data valid delay.

· uint32 t clockHoldTime ns

Width in nanoseconds of the clock hold time.

## 10.6.1 Detailed Description

Structure with settings to initialize the LPI2C slave module.

This structure holds configuration settings for the LPI2C slave peripheral. To initialize this structure to reasonable defaults, call the LPI2C\_SlaveGetDefaultConfig() function and pass a pointer to your configuration structure instance.

The configuration structure can be made constant so it resides in flash.

## 10.6.2 Field Documentation

#### 10.6.2.1 enableSlave

bool lpi2c\_slave\_config\_t::enableSlave

Enable slave mode.

## 10.6.2.2 address0

```
uint8_t lpi2c_slave_config_t::address0
```

Slave's 7-bit address.

#### 10.6.2.3 address1

```
uint8_t lpi2c_slave_config_t::address1
```

Alternate slave 7-bit address.

## 10.6.2.4 addressMatchMode

```
lpi2c_slave_address_match_t lpi2c_slave_config_t::addressMatchMode
```

Address matching options.

## 10.6.2.5 filterDozeEnable

```
bool lpi2c_slave_config_t::filterDozeEnable
```

Enable digital glitch filter in doze mode.

#### 10.6.2.6 filterEnable

```
bool lpi2c_slave_config_t::filterEnable
```

Enable digital glitch filter.

## 10.6.2.7 enableGeneralCall

```
bool lpi2c_slave_config_t::enableGeneralCall
```

Enable general call address matching.

## 10.6.2.8 enableAck

```
bool lpi2c_slave_config_t::enableAck
```

Enables SCL clock stretching during slave-transmit address byte(s) and slave-receiver address and data byte(s) to allow software to write the Transmit ACK Register before the ACK or NACK is transmitted.

Clock stretching occurs when transmitting the 9th bit. When enableAckSCLStall is enabled, there is no need to set either enableRxDataSCLStall or enableAddressSCLStall.

#### 10.6.2.9 enableTx

```
bool lpi2c_slave_config_t::enableTx
```

Enables SCL clock stretching when the transmit data flag is set during a slave-transmit transfer.

#### 10.6.2.10 enableRx

```
bool lpi2c_slave_config_t::enableRx
```

Enables SCL clock stretching when receive data flag is set during a slave-receive transfer.

### 10.6.2.11 enableAddress

```
bool lpi2c_slave_config_t::enableAddress
```

Enables SCL clock stretching when the address valid flag is asserted.

## 10.6.2.12 ignoreAck

```
bool lpi2c_slave_config_t::ignoreAck
```

Continue transfers after a NACK is detected.

## 10.6.2.13 enableReceivedAddressRead

```
bool lpi2c_slave_config_t::enableReceivedAddressRead
```

Enable reading the address received address as the first byte of data.

## 10.6.2.14 sdaGlitchFilterWidth\_ns

```
uint32_t lpi2c_slave_config_t::sdaGlitchFilterWidth_ns
```

Width in nanoseconds of the digital filter on the SDA signal.

#### 10.6.2.15 sclGlitchFilterWidth\_ns

```
uint32_t lpi2c_slave_config_t::sclGlitchFilterWidth_ns
```

Width in nanoseconds of the digital filter on the SCL signal.

## 10.6.2.16 dataValidDelay\_ns

```
uint32_t lpi2c_slave_config_t::dataValidDelay_ns
```

Width in nanoseconds of the data valid delay.

#### 10.6.2.17 clockHoldTime\_ns

```
uint32_t lpi2c_slave_config_t::clockHoldTime_ns
```

Width in nanoseconds of the clock hold time.

## 10.7 lpi2c\_slave\_handle\_t Struct Reference

LPI2C slave handle structure.

## **Data Fields**

• lpi2c\_slave\_transfer\_t transfer

LPI2C slave transfer copy.

bool isBusy

Whether transfer is busy.

bool wasTransmit

Whether the last transfer was a transmit.

uint32\_t eventMask

Mask of enabled events.

• uint32\_t transferredCount

Count of bytes transferred.

• lpi2c\_slave\_transfer\_callback\_t callback

Callback function called at transfer event.

void \* userData

Callback parameter passed to callback.

## 10.7.1 Detailed Description

LPI2C slave handle structure.

Note

The contents of this structure are private and subject to change.

## 10.7.2 Field Documentation

```
10.7.2.1 transfer
```

```
lpi2c_slave_transfer_t lpi2c_slave_handle_t::transfer
```

LPI2C slave transfer copy.

## 10.7.2.2 isBusy

```
bool lpi2c_slave_handle_t::isBusy
```

Whether transfer is busy.

## 10.7.2.3 wasTransmit

```
bool lpi2c_slave_handle_t::wasTransmit
```

Whether the last transfer was a transmit.

## 10.7.2.4 eventMask

```
uint32_t lpi2c_slave_handle_t::eventMask
```

Mask of enabled events.

## 10.7.2.5 transferredCount

```
uint32_t lpi2c_slave_handle_t::transferredCount
```

Count of bytes transferred.

## 10.7.2.6 callback

```
lpi2c_slave_transfer_callback_t lpi2c_slave_handle_t::callback
```

Callback function called at transfer event.

## 10.7.2.7 userData

```
void* lpi2c_slave_handle_t::userData
```

Callback parameter passed to callback.

## 10.8 lpi2c\_slave\_transfer\_t Struct Reference

LPI2C slave transfer structure.

## **Data Fields**

• lpi2c\_slave\_transfer\_event\_t event

Reason the callback is being invoked.

• uint8\_t receivedAddress

Matching address send by master.

• uint8\_t \* data

Transfer buffer.

· size t dataSize

Transfer size.

• status\_t completionStatus

Success or error code describing how the transfer completed.

· size\_t transferredCount

Number of bytes actually transferred since start or last repeated start.

## 10.8.1 Detailed Description

LPI2C slave transfer structure.

## 10.8.2 Field Documentation

```
10.8.2.1 event
```

```
lpi2c_slave_transfer_event_t lpi2c_slave_transfer_t::event
```

Reason the callback is being invoked.

## 10.8.2.2 receivedAddress

```
uint8_t lpi2c_slave_transfer_t::receivedAddress
```

Matching address send by master.

## 10.8.2.3 completionStatus

```
\verb|status_t lpi2c_slave_transfer_t::completionStatus|\\
```

Success or error code describing how the transfer completed.

Only applies for kLPI2C\_SlaveCompletionEvent.

## 10.8.2.4 transferredCount

```
size_t lpi2c_slave_transfer_t::transferredCount
```

Number of bytes actually transferred since start or last repeated start.

## 10.9 pmic\_version\_t Struct Reference

Structure for ID and Revision of PMIC.

## **Data Fields**

• uint8\_t device\_id

dev ID value (reg location may differ per device)

uint8\_t si\_rev

silicon revision value read from device

## 10.9.1 Detailed Description

Structure for ID and Revision of PMIC.

# **Chapter 11**

# File Documentation

## 11.1 platform/board/pmic.h File Reference

PMIC include for PMIC interface layer.

#### **Macros**

- #define PMIC\_SET\_VOLTAGE dynamic\_pmic\_set\_voltage
- #define PMIC\_GET\_VOLTAGE dynamic\_pmic\_get\_voltage
- #define PMIC\_SET\_MODE dynamic\_pmic\_set\_mode
- #define PMIC\_GET\_MODE dynamic\_pmic\_get\_mode
- #define PMIC\_IRQ\_SERVICE dynamic\_pmic\_irq\_service
- #define PMIC\_REGISTER\_ACCESS dynamic\_pmic\_register\_access
- #define GET\_PMIC\_VERSION dynamic get pmic version
- #define GET\_PMIC\_TEMP dynamic\_get\_pmic\_temp
- #define SET\_PMIC\_TEMP\_ALARM dynamic\_set\_pmic\_temp\_alarm

#### **Defines for supported PMIC devices**

- #define PMIC\_NONE 0U
- #define **PF100** 1U
- #define **PF8100** 2U
- #define PF8200 3U

## **Defines for PMIC configuration**

- #define PF100 DEV ID 0x10U
- #define **PF8100 DEV ID** 0x40U
- #define PF8200\_DEV\_ID 0x48U
- #define PF8X00\_FAM\_ID 0x40U
- #define PF8100 A0 REV 0x10U
- #define FAM\_ID\_MASK 0xF0U

#### **Functions**

• sc\_err\_t dynamic\_pmic\_set\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t vol\_mv, uint32\_t mode\_to\_set)

This function sets the voltage of a corresponding voltage regulator for the supported PMIC types.

• sc\_err\_t dynamic\_pmic\_get\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*vol\_mv, uint32\_t mode\_to\_get)

This function gets the voltage on a corresponding voltage regulator of the PMIC.

sc\_err\_t dynamic\_pmic\_set\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t mode)

This function sets the mode of the specified regulator.

sc\_err\_t dynamic\_pmic\_get\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*mode)

This function gets the mode of the specified regulator.

sc\_bool\_t dynamic\_pmic\_irq\_service (pmic\_id\_t id)

This function services the interrupt for the temp alarm.

• sc\_err\_t dynamic\_pmic\_register\_access (pmic\_id\_t id, uint32\_t address, sc\_bool\_t read\_write, uint8\_t \*value)

This function allows access to individual registers of the PMIC.

pmic\_version\_t dynamic\_get\_pmic\_version (pmic\_id\_t id)

This function returns the device ID and revision for the PMIC.

uint32\_t dynamic\_get\_pmic\_temp (pmic\_id\_t id)

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

uint32\_t dynamic\_set\_pmic\_temp\_alarm (pmic\_id\_t id, uint32\_t temp)

This function sets the temp alarm for the PMIC in Celsius.

#### **Variables**

• uint8 t PMIC TYPE

Global PMIC type identifier.

## 11.1.1 Detailed Description

PMIC include for PMIC interface layer.

This API is used to abstract the PMIC driver. It also supports dynamic PMIC identification and function binding (normally only used for dev boards).

## 11.2 platform/drivers/gpio/fsl\_gpio.h File Reference

## **Data Structures**

· struct gpio pin config t

The GPIO pin configuration structure.

## Macros

#### **Driver version**

#define FSL\_GPIO\_DRIVER\_VERSION (MAKE\_VERSION(2, 1, 0))
 GPIO driver version 2.1.0.

## **Enumerations**

enum gpio\_pin\_direction\_t { kGPIO\_DigitalInput = 0U, kGPIO\_DigitalOutput = 1U }
 GPIO direction definition.

#### **Functions**

## **GPIO Configuration**

void GPIO\_PinInit (GPIO\_Type \*base, uint32\_t pin, const gpio\_pin\_config\_t \*config)
 Initializes a GPIO pin used by the board.

#### **GPIO Output Operations**

- static void GPIO\_WritePinOutput (GPIO\_Type \*base, uint32\_t pin, uint8\_t output)
   Sets the output level of the multiple GPIO pins to the logic 1 or 0.
- static void GPIO\_SetPinsOutput (GPIO\_Type \*base, uint32\_t mask)
   Sets the output level of the multiple GPIO pins to the logic 1.
- static void GPIO\_ClearPinsOutput (GPIO\_Type \*base, uint32\_t mask)

Sets the output level of the multiple GPIO pins to the logic 0.

static void GPIO\_TogglePinsOutput (GPIO\_Type \*base, uint32\_t mask)
 Reverses current output logic of the multiple GPIO pins.

#### **GPIO Input Operations**

static uint32\_t GPIO\_ReadPinInput (GPIO\_Type \*base, uint32\_t pin)
 Reads the current input value of the whole GPIO port.

## **GPIO Interrupt**

- uint32\_t GPIO\_GetPinsInterruptFlags (GPIO\_Type \*base)
  - Reads whole GPIO port interrupt status flag.
- void GPIO\_ClearPinsInterruptFlags (GPIO\_Type \*base, uint32\_t mask)
   Clears multiple GPIO pin interrupt status flag.

## **FGPIO Configuration**

void FGPIO\_PinInit (FGPIO\_Type \*base, uint32\_t pin, const gpio\_pin\_config\_t \*config)
 Initializes a FGPIO pin used by the board.

#### **FGPIO Output Operations**

- static void FGPIO\_WritePinOutput (FGPIO\_Type \*base, uint32\_t pin, uint8\_t output)

  Sets the output level of the multiple FGPIO pins to the logic 1 or 0.
- static void FGPIO\_SetPinsOutput (FGPIO\_Type \*base, uint32\_t mask)

Sets the output level of the multiple FGPIO pins to the logic 1.

- static void FGPIO\_ClearPinsOutput (FGPIO\_Type \*base, uint32\_t mask)
  - Sets the output level of the multiple FGPIO pins to the logic 0.
- static void FGPIO TogglePinsOutput (FGPIO Type \*base, uint32 t mask)

Reverses current output logic of the multiple FGPIO pins.

## **FGPIO Input Operations**

static uint32\_t FGPIO\_ReadPinInput (FGPIO\_Type \*base, uint32\_t pin)
 Reads the current input value of the whole FGPIO port.

#### **FGPIO Interrupt**

• uint32 t FGPIO GetPinsInterruptFlags (FGPIO Type \*base)

Reads the whole FGPIO port interrupt status flag.

• void FGPIO ClearPinsInterruptFlags (FGPIO Type \*base, uint32 t mask)

Clears the multiple FGPIO pin interrupt status flag.

## 11.3 platform/drivers/lpi2c/fsl\_lpi2c.h File Reference

#### **Data Structures**

· struct lpi2c\_master\_config\_t

Structure with settings to initialize the LPI2C master module.

· struct lpi2c data match config t

LPI2C master data match configuration structure.

· struct lpi2c\_master\_transfer\_t

Non-blocking transfer descriptor structure.

• struct lpi2c\_master\_handle\_t

Driver handle for master non-blocking APIs.

struct lpi2c\_slave\_config\_t

Structure with settings to initialize the LPI2C slave module.

• struct lpi2c\_slave\_transfer\_t

LPI2C slave transfer structure.

struct lpi2c\_slave\_handle\_t

LPI2C slave handle structure.

## **Macros**

## **Driver version**

#define FSL\_LPI2C\_DRIVER\_VERSION (MAKE\_VERSION(2, 1, 0))
 LPI2C driver version 2.1.0.

## **Typedefs**

• typedef void(\* lpi2c\_master\_transfer\_callback\_t) (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, status\_t completionStatus, void \*userData)

Master completion callback function pointer type.

typedef void(\* lpi2c\_slave\_transfer\_callback\_t) (LPI2C\_Type \*base, lpi2c\_slave\_transfer\_t \*transfer, void \*user←
 Data)

Slave event callback function pointer type.

#### **Enumerations**

```
enum lpi2c status {
  kStatus LPI2C Busy = MAKE STATUS(kStatusGroup LPI2C, 0), kStatus LPI2C Idle = MAKE STATUS(k↔
  StatusGroup LPI2C, 1), kStatus_LPI2C_Nak = MAKE_STATUS(kStatusGroup_LPI2C, 2), kStatus_LPI2C_FifoError
  = MAKE STATUS(kStatusGroup LPI2C, 3),
 kStatus LPI2C BitError = MAKE STATUS(kStatusGroup LPI2C, 4), kStatus LPI2C ArbitrationLost = MAKE ←
  STATUS(kStatusGroup LPI2C, 5), kStatus LPI2C PinLowTimeout, kStatus LPI2C NoTransferInProgress,
 kStatus LPI2C DmaRequestFail = MAKE STATUS(kStatusGroup LPI2C, 7) }
     LPI2C status return codes.
enum lpi2c master flags {
  kLPI2C_MasterTxReadyFlag = LPI2C_MSR_TDF_MASK, kLPI2C_MasterRxReadyFlag = LPI2C_MSR_RDF↔
  MASK, kLPI2C MasterEndOfPacketFlag = LPI2C MSR EPF MASK, kLPI2C MasterStopDetectFlag = LPI2↔
 C MSR SDF MASK,
 kLPI2C MasterNackDetectFlag = LPI2C MSR NDF MASK, kLPI2C MasterArbitrationLostFlag = LPI2C M↔
  SR ALF MASK, kLPI2C MasterFifoErrFlag = LPI2C MSR FEF MASK, kLPI2C MasterPinLowTimeoutFlag =
 LPI2C_MSR_PLTF_MASK,
 kLPI2C MasterDataMatchFlag = LPI2C MSR DMF MASK, kLPI2C MasterBusyFlag = LPI2C MSR MBF M↔
  ASK, kLPI2C MasterBusBusyFlag = LPI2C MSR BBF MASK }
     LPI2C master peripheral flags.

    enum lpi2c direction t { kLPI2C Write = 0U, kLPI2C Read = 1U }

     Direction of master and slave transfers.

    enum lpi2c master pin config t {

  kLPI2C 2PinOpenDrain = 0x0U, kLPI2C 2PinOutputOnly = 0x1U, kLPI2C 2PinPushPull = 0x2U, kLPI2C 4PinPushPull
 = 0x3U.
 kLPI2C_2PinOpenDrainWithSeparateSlave, kLPI2C_2PinOutputOnlyWithSeparateSlave, kLPI2C_2PinPushPullWithSeparateSlave
 kLPI2C_4PinPushPullWithInvertedOutput = 0x7U }
     LPI2C pin configuration.
• enum lpi2c_host_request_source_t { kLPI2C_HostRequestExternalPin = 0x0U, kLPI2C_HostRequestInputTrigger
  = 0x1U 
     LPI2C master host request selection.

    enum lpi2c_host_request_polarity_t { kLPI2C_HostRequestPinActiveLow = 0x0U, kLPI2C_HostRequestPinActiveHigh

  = 0x1U 
     LPI2C master host request pin polarity configuration.
enum lpi2c_data_match_config_mode_t {
  kLPI2C MatchDisabled = 0x0U, kLPI2C 1stWordEqualsM0OrM1 = 0x2U, kLPI2C AnyWordEqualsM0OrM1 =
 0x3U, kLPI2C_1stWordEqualsM0And2ndWordEqualsM1,
 kLPI2C AnyWordEqualsM0AndNextWordEqualsM1, kLPI2C 1stWordAndM1EqualsM0AndM1, kLPI2C AnyWordAndM1EqualsM0
 }
     LPI2C master data match configuration modes.

    enum lpi2c master transfer flags { kLPI2C TransferDefaultFlag = 0x00U, kLPI2C TransferNoStartFlag =

  0x01U, kLPI2C_TransferRepeatedStartFlag = 0x02U, kLPI2C_TransferNoStopFlag = 0x04U }
     Transfer option flags.

    enum lpi2c slave flags {

 kLPI2C_SlaveTxReadyFlag = LPI2C_SSR_TDF_MASK, kLPI2C_SlaveRxReadyFlag = LPI2C_SSR_RDF_MA↔
  SK, kLPI2C_SlaveAddressValidFlag = LPI2C_SSR_AVF_MASK, kLPI2C_SlaveTransmitAckFlag = LPI2C_SS ←
  R_TAF_MASK,
 kLPI2C SlaveRepeatedStartDetectFlag = LPI2C SSR RSF MASK, kLPI2C SlaveStopDetectFlag = LPI2C ←
  SSR SDF MASK, kLPI2C SlaveBitErrFlag = LPI2C SSR BEF MASK, kLPI2C SlaveFifoErrFlag = LPI2C S↔
  SR FEF MASK,
```

```
kLPI2C_SlaveAddressMatch0Flag = LPI2C_SSR_AM0F_MASK, kLPI2C_SlaveAddressMatch1Flag = LPI2C_← SSR_AM1F_MASK, kLPI2C_SlaveGeneralCallFlag = LPI2C_SSR_GCF_MASK, kLPI2C_SlaveBusyFlag = LP← I2C_SSR_SBF_MASK,
```

kLPI2C SlaveBusBusyFlag = LPI2C SSR BBF MASK }

LPI2C slave peripheral flags.

enum lpi2c\_slave\_address\_match\_t { kLPI2C\_MatchAddress0 = 0U, kLPI2C\_MatchAddress0OrAddress1 = 2U, kLPI2C MatchAddress0ThroughAddress1 = 6U }

LPI2C slave address match options.

enum lpi2c\_slave\_transfer\_event\_t {

kLPI2C\_SlaveAddressMatchEvent = 0x01U, kLPI2C\_SlaveTransmitEvent = 0x02U, kLPI2C\_SlaveReceiveEvent = 0x04U, kLPI2C SlaveTransmitAckEvent = 0x08U,

kLPI2C SlaveRepeatedStartEvent = 0x10U, kLPI2C SlaveCompletionEvent = 0x20U, kLPI2C SlaveAllEvents }

Set of events sent to the callback for non blocking slave transfers.

#### **Functions**

#### Initialization and deinitialization

void LPI2C\_MasterGetDefaultConfig (lpi2c\_master\_config\_t \*masterConfig)

Provides a default configuration for the LPI2C master peripheral.

void LPI2C\_MasterInit (LPI2C\_Type \*base, const lpi2c\_master\_config\_t \*masterConfig, uint32\_t source
 Clock\_Hz)

Initializes the LPI2C master peripheral.

void LPI2C MasterDeinit (LPI2C Type \*base)

Deinitializes the LPI2C master peripheral.

• void LPI2C\_MasterConfigureDataMatch (LPI2C\_Type \*base, const lpi2c\_data\_match\_config\_t \*config)

Configures LPI2C master data match feature.

static void LPI2C\_MasterReset (LPI2C\_Type \*base)

Performs a software reset.

• static void LPI2C\_MasterEnable (LPI2C\_Type \*base, bool enable)

Enables or disables the LPI2C module as master.

#### **Status**

static uint32 t LPI2C MasterGetStatusFlags (LPI2C Type \*base)

Gets the LPI2C master status flags.

• static void LPI2C MasterClearStatusFlags (LPI2C Type \*base, uint32 t statusMask)

Clears the LPI2C master status flag state.

#### Interrupts

static void LPI2C MasterEnableInterrupts (LPI2C Type \*base, uint32 t interruptMask)

Enables the LPI2C master interrupt requests.

static void LPI2C\_MasterDisableInterrupts (LPI2C\_Type \*base, uint32\_t interruptMask)

Disables the LPI2C master interrupt requests.

• static uint32 t LPI2C MasterGetEnabledInterrupts (LPI2C Type \*base)

Returns the set of currently enabled LPI2C master interrupt requests.

#### **DMA** control

static void LPI2C MasterEnableDMA (LPI2C Type \*base, bool enableTx, bool enableRx)

Enables or disables LPI2C master DMA requests.

static uint32\_t LPI2C\_MasterGetTxFifoAddress (LPI2C\_Type \*base)

Gets LPI2C master transmit data register address for DMA transfer.

static uint32 t LPI2C MasterGetRxFifoAddress (LPI2C Type \*base)

Gets LPI2C master receive data register address for DMA transfer.

#### **FIFO** control

- static void LPI2C\_MasterSetWatermarks (LPI2C\_Type \*base, size\_t txWords, size\_t rxWords)
   Sets the watermarks for LPI2C master FIFOs.
- static void LPI2C\_MasterGetFifoCounts (LPI2C\_Type \*base, size\_t \*rxCount, size\_t \*txCount)
   Gets the current number of words in the LPI2C master FIFOs.

#### **Bus operations**

void LPI2C\_MasterSetBaudRate (LPI2C\_Type \*base, uint32\_t sourceClock\_Hz, uint32\_t baudRate\_Hz)

Sets the I2C bus frequency for master transactions.

static bool LPI2C MasterGetBusIdleState (LPI2C Type \*base)

Returns whether the bus is idle.

status t LPI2C MasterStart (LPI2C Type \*base, uint8 t address, lpi2c direction t dir)

Sends a START signal and slave address on the I2C bus.

static status\_t LPI2C\_MasterRepeatedStart (LPI2C\_Type \*base, uint8\_t address, lpi2c\_direction\_t dir)

Sends a repeated START signal and slave address on the I2C bus.

status\_t LPI2C\_MasterSend (LPI2C\_Type \*base, const void \*txBuff, size\_t txSize)

Performs a polling send transfer on the I2C bus.

status t LPI2C MasterReceive (LPI2C Type \*base, void \*rxBuff, size t rxSize)

Performs a polling receive transfer on the I2C bus.

status\_t LPI2C\_MasterStop (LPI2C\_Type \*base)

Sends a STOP signal on the I2C bus.

## Non-blocking

void LPI2C\_MasterTransferCreateHandle (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, lpi2c\_master\_transfer\_callback\_total callback, void \*userData)

Creates a new handle for the LPI2C master non-blocking APIs.

status\_t LPI2C\_MasterTransferNonBlocking (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, lpi2c\_
 master\_transfer\_t \*transfer)

Performs a non-blocking transaction on the I2C bus.

- status\_t LPI2C\_MasterTransferGetCount (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle, size\_t \*count)

  Returns number of bytes transferred so far.
- void LPI2C\_MasterTransferAbort (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle)

Terminates a non-blocking LPI2C master transmission early.

## **IRQ** handler

void LPI2C\_MasterTransferHandleIRQ (LPI2C\_Type \*base, lpi2c\_master\_handle\_t \*handle)
 Reusable routine to handle master interrupts.

#### Slave initialization and deinitialization

void LPI2C SlaveGetDefaultConfig (lpi2c slave config t \*slaveConfig)

Provides a default configuration for the LPI2C slave peripheral.

• void LPI2C\_SlaveInit (LPI2C\_Type \*base, const lpi2c\_slave\_config\_t \*slaveConfig, uint32\_t sourceClock\_Hz)

Initializes the LPI2C slave peripheral.

void LPI2C\_SlaveDeinit (LPI2C\_Type \*base)

Deinitializes the LPI2C slave peripheral.

static void LPI2C\_SlaveReset (LPI2C\_Type \*base)

Performs a software reset of the LPI2C slave peripheral.

static void LPI2C\_SlaveEnable (LPI2C\_Type \*base, bool enable)

Enables or disables the LPI2C module as slave.

#### Slave status

static uint32 t LPI2C SlaveGetStatusFlags (LPI2C Type \*base)

Gets the LPI2C slave status flags.

static void LPI2C\_SlaveClearStatusFlags (LPI2C\_Type \*base, uint32\_t statusMask)

Clears the LPI2C status flag state.

#### Slave interrupts

• static void LPI2C SlaveEnableInterrupts (LPI2C Type \*base, uint32 t interruptMask)

Enables the LPI2C slave interrupt requests.

static void LPI2C\_SlaveDisableInterrupts (LPI2C\_Type \*base, uint32\_t interruptMask)

Disables the LPI2C slave interrupt requests.

static uint32\_t LPI2C\_SlaveGetEnabledInterrupts (LPI2C\_Type \*base)

Returns the set of currently enabled LPI2C slave interrupt requests.

#### Slave DMA control

• static void LPI2C\_SlaveEnableDMA (LPI2C\_Type \*base, bool enableAddressValid, bool enableRx, bool enableTx)

Enables or disables the LPI2C slave peripheral DMA requests.

## Slave bus operations

static bool LPI2C\_SlaveGetBusIdleState (LPI2C\_Type \*base)

Returns whether the bus is idle.

• static void LPI2C SlaveTransmitAck (LPI2C Type \*base, bool ackOrNack)

Transmits either an ACK or NAK on the I2C bus in response to a byte from the master.

static uint32 t LPI2C SlaveGetReceivedAddress (LPI2C Type \*base)

Returns the slave address sent by the I2C master.

status\_t LPI2C\_SlaveSend (LPI2C\_Type \*base, const void \*txBuff, size\_t txSize, size\_t \*actualTxSize)
 Performs a polling send transfer on the I2C bus.

status\_t LPI2C\_SlaveReceive (LPI2C\_Type \*base, void \*rxBuff, size\_t rxSize, size\_t \*actualRxSize)
 Performs a polling receive transfer on the I2C bus.

## Slave non-blocking

void LPI2C\_SlaveTransferCreateHandle (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle, lpi2c\_slave\_transfer\_callback\_t callback, void \*userData)

Creates a new handle for the LPI2C slave non-blocking APIs.

status\_t LPI2C\_SlaveTransferNonBlocking (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle, uint32\_t eventMask)

Starts accepting slave transfers.

- status\_t LPI2C\_SlaveTransferGetCount (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle, size\_t \*count)

  Gets the slave transfer status during a non-blocking transfer.
- void LPI2C\_SlaveTransferAbort (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle)
   Aborts the slave non-blocking transfers.

#### Slave IRQ handler

void LPI2C\_SlaveTransferHandleIRQ (LPI2C\_Type \*base, lpi2c\_slave\_handle\_t \*handle)
 Reusable routine to handle slave interrupts.

## 11.4 platform/drivers/pmic/fsl\_pmic.h File Reference

#### **Data Structures**

struct pmic\_version\_t
 Structure for ID and Revision of PMIC.

## Macros

#define i2c\_error\_flags

## **Typedefs**

· typedef uint8 t pmic id t

This type is used to declare which PMIC to address.

#### **Functions**

- status\_t i2c\_write\_sub (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)

  This function is a simple write to an i2c register on the PMIC.
- status\_t i2c\_write (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)

This function writes an i2c register on the PMIC device with clock management.

- status\_t i2c\_read\_sub (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)
   This function is a simple read of an i2c register on the PMIC.
- status\_t i2c\_read (uint8\_t device\_addr, uint8\_t reg, void \*data, uint32\_t dataLength)

This function reads an i2c register on the PMIC device with clock management.

- status\_t i2c\_j1850\_write (uint8\_t device\_addr, uint8\_t reg, void \*data, uint8\_t dataLength)
- status\_t i2c\_j1850\_read (uint8\_t device\_addr, uint8\_t reg, void \*data, uint8\_t dataLength)
- uint8\_t pmic\_get\_device\_id (uint8\_t address)

This function reads the register at address 0x0 for the Device ID.

## 11.5 platform/drivers/pmic/pf100/fsl\_pf100.h File Reference

#### **Macros**

## Defines for pf100\_vol\_regs\_t

• #define SW1AB 0x20U

Base register for SW1AB control.

#define SW1C 0x2EU

Base register for SW1C control.

#define SW2 0x35U

Base register for SW2 control.

#define SW3A 0x3cU

Base register for SW3A control.

#define SW3B 0x43U

Base register for SW3B control.

#define SW4 0x4AU

Base register for SW4 control.

#define VGEN1 0x6CU

Base register for VGEN1 control.

• #define VGEN2 0x6DU

Base register for VGEN2 control.

#define VGEN3 0x6EU

Base register for VGEN3 control.

#define VGEN4 0x6FU

Base register for VGEN4 control.

#define VGEN5 0x70U

Base register for VGEN5 control.

#define VGEN6 0x71U

Base register for VGEN6 control.

## Defines for sw\_pmic\_mode\_t

#define SW\_MODE\_OFF\_STBY\_OFF 0x0U

Normal Mode: OFF, Standby Mode: OFF.

#define SW MODE PWM STBY OFF 0x1U

Normal Mode: PWM, Standby Mode: OFF.

#define SW\_MODE\_PFM\_STBY\_OFF 0x3U

Normal Mode: PFM, Standby Mode: OFF.

#define SW\_MODE\_APS\_STBY\_OFF 0x4U

Normal Mode: APS, Standby Mode: OFF.

#define SW\_MODE\_PWM\_STBY\_PWM 0x5U

Normal Mode: PWM, Standby Mode: PWM.

• #define SW\_MODE\_PWM\_STBY\_APS 0x6U

Normal Mode: PWM, Standby Mode: APS.

#define SW\_MODE\_APS\_STBY\_APS 0x8U

Normal Mode: APS, Standby Mode: APS.

#define SW\_MODE\_APS\_STBY\_PFM 0xCU

Normal Mode: APS, Standby Mode: PFM.

• #define SW MODE PWM STBY PFM 0xDU

Normal Mode: PWM, Standby Mode: PFM.

#### Defines for vgen pmic mode t

## Defines for sw vmode reg t

• #define SW RUN MODE 0U

VGEN Run: LPWR STBY: LPWR.

SW run mode voltage.

#define SW STBY MODE 1U

SW standby mode voltage.

• #define SW\_OFF\_MODE 2U

SW off/sleep mode voltage.

## **Typedefs**

• typedef uint8\_t pf100\_vol\_regs\_t

This type is used to indicate which register to address.

typedef uint8\_t sw\_pmic\_mode\_t

This type is used to indicate a switching regulator mode.

· typedef uint8\_t vgen\_pmic\_mode\_t

This type is used to indicate a VGEN (LDO) regulator mode.

typedef uint8\_t sw\_vmode\_reg\_t

This type encodes which voltage mode register to set when calling pf100\_pmic\_set\_voltage().

## **Functions**

```
    pmic_version_t pf100_get_pmic_version (pmic_id_t id)
```

This function returns the device ID and revision for the PF100 PMIC.

sc\_err\_t pf100\_pmic\_set\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t vol\_mv, uint32\_t mode\_to\_set)

This function sets the voltage of a corresponding voltage regulator for the PF100 PMIC.

sc\_err\_t pf100\_pmic\_get\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*vol\_mv, uint32\_t mode\_to\_get)

This function gets the voltage on a corresponding voltage regulator for the PF100 PMIC.

sc\_err\_t pf100\_pmic\_set\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t mode)

This function sets the mode of the specified regulator.

• uint32\_t pf100\_get\_pmic\_temp (pmic\_id\_t id)

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

uint32\_t pf100\_set\_pmic\_temp\_alarm (pmic\_id\_t id, uint32\_t temp)

This function sets the temp alarm for the PMIC in Celsius.

- sc err t pf100 pmic register access (pmic id tid, uint32 t address, sc bool t read write, uint8 t \*value)
- sc\_bool\_t pf100\_pmic\_irq\_service (pmic\_id\_t id)

This function services the interrupt for the temp alarm.

## 11.6 platform/drivers/pmic/pf8100/fsl\_pf8100.h File Reference

#### **Macros**

- #define I2C\_WRITE i2c\_write
- #define I2C READ i2c read

## Defines for pf8100\_vregs\_t

• #define PF8100 SW1 0x4DU

Base register for SW1 regulator control.

#define PF8100\_SW2 0x55U

Base register for SW2 regulator control.

#define PF8100\_SW3 0x5DU

Base register for SW3 regulator control.

• #define PF8100\_SW4 0x65U

Base register for SW4 regulator control.

• #define PF8100\_SW5 0x6DU

Base register for SW5 regulator control.

#define PF8100 SW6 0x75U

Base register for SW6 regulator control.

• #define PF8100 SW7 0x7DU

Base register for SW7 regulator control.

#define PF8100 LDO1 0x85U

Base register for LDO1 regulator control.

#define PF8100 LDO2 0x8BU

Base register for LDO2 regulator control.

#define PF8100\_LDO3 0x91U

Base register for LDO3 regulator control.

#define PF8100\_LDO4 0x97U

Base register for LDO4 regulator control.

#### Defines for sw mode t

• #define SW RUN OFF 0x0U

Run mode: OFF.

#define SW\_RUN\_PWM 0x1U

Run mode: PWM.

#define SW\_RUN\_PFM 0x2U

Run mode: PFM.

#define SW\_RUN\_ASM 0x3U

Run mode: ASM.

#define SW\_STBY\_OFF (0x0U << 2U)</li>

Standby mode: OFF.

#define SW\_STBY\_PWM (0x1U << 2U)</li>

Standby mode: PWM.

#define SW\_STBY\_PFM (0x2U << 2U)</li>

Standby mode: PFM.

#define SW STBY ASM (0x3U << 2U)</li>

Standby mode: ASM.

#### Defines for Ido mode t

```
    #define RUN_OFF_STBY_OFF 0x0U
        Run mode: OFF, Standby mode: OFF.
    #define RUN_OFF_STBY_EN 0x1U
        Run mode: OFF, Standby mode: ON.
    #define RUN_EN_STBY_OFF 0x2U
        Run mode: ON, Standby mode: OFF.
    #define RUN_EN_STBY_EN 0x3U
```

Run mode: ON, Standby mode: ON.

## Defines for vmode\_reg\_t

- #define REG\_STBY\_MODE 0U
- #define REG\_RUN\_MODE 1U

## **Typedefs**

• typedef uint8 t pf8100 vregs t

This type is used to indicate which register to address.

typedef uint8\_t sw\_mode\_t

This type is used to indicate a switching regulator mode.

typedef uint8\_t ldo\_mode\_t

This type is used to indicate an LDO regulator mode.

typedef uint8\_t vmode\_reg\_t

This type is used to indicate a Switching regulator voltage setpoint.

## **Functions**

• pmic version t pf8100 get pmic version (pmic id t id)

This function returns the device ID and revision for the PF8100 PMIC.

• sc\_err\_t pf8100\_pmic\_set\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t vol\_mv, uint32\_t mode\_to\_set)

This function sets the voltage of a corresponding voltage regulator for the PF8100 PMIC.

sc\_err\_t pf8100\_pmic\_get\_voltage (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t \*vol\_mv, uint32\_t mode\_to\_get)

This function gets the voltage on a corresponding voltage regulator for the PF8100 PMIC.

sc\_err\_t pf8100\_pmic\_set\_mode (pmic\_id\_t id, uint32\_t pmic\_reg, uint32\_t mode)

This function sets the mode of the specified regulator.

• sc err t pf8100 pmic get mode (pmic id t id, uint32 t pmic reg, uint32 t \*mode)

This function gets the mode of the specified regulator.

uint32\_t pf8100\_get\_pmic\_temp (pmic\_id\_t id)

This function gets the current PMIC temperature as sensed by the PMIC temperature sensor.

uint32\_t pf8100\_set\_pmic\_temp\_alarm (pmic\_id\_t id, uint32\_t temp)

This function sets the temp alarm for the PMIC in Celsius.

- sc err t pf8100 pmic register access (pmic id tid, uint32 t address, sc bool t read write, uint8 t \*value)
- sc\_bool\_t pf8100\_pmic\_irq\_service (pmic\_id\_t id)

This function services the interrupt for the temp alarm.

## 11.7 platform/main/board.h File Reference

Header file containing the board API.

#### **Macros**

```
    #define BOARD_PARM_RTN_NOT_USED 0U
```

- #define BOARD PARM RTN USED 1U
- #define BOARD PARM RTN EXTERNAL 2U
- #define BOARD PARM RTN INTERNAL 3U
- #define BOARD PARM KS1 RETENTION DISABLE 0U

Disable retention during KS1.

#define BOARD PARM KS1 RETENTION ENABLE 1U

Enable retention during KS1.

#define BOARD\_PARM\_KS1\_ONOFF\_WAKE\_DISABLE 0U

Disable ONOFF wakeup during KS1.

#define BOARD\_PARM\_KS1\_ONOFF\_WAKE\_ENABLE 1U

Enable ONOFF wakeup during KS1.

#### Macros for DCD processing

```
• #define DATA4(A, V) *((volatile uint32 t*)(A)) = U32(V)
```

- #define **SET\_BIT4**(A, V) \*((volatile uint32\_t\*)(A)) |= U32(V)
- #define CLR\_BIT4(A, V) \*((volatile uint32\_t\*)(A)) &= ~(U32(V))
- #define CHECK\_BITS\_SET4(A, M)
- #define CHECK\_BITS\_CLR4(A, M)
- #define CHECK\_ANY\_BIT\_SET4(A, M)
- #define CHECK\_ANY\_BIT\_CLR4(A, M)

### Macro for debug of board calls

#define BRD ERR(X)

## **Typedefs**

typedef uint32 t board parm rtn t

Board config parameter returns.

#### **Enumerations**

```
    enum board_parm_t { BOARD_PARM_PCIE_PLL = 0, BOARD_PARM_KS1_RESUME_USEC = 1, BOARD_PARM_KS1_RETENTION = 2, BOARD_PARM_KS1_ONOFF_WAKE = 3 }
```

Board config parameter types.

enum board\_cpu\_rst\_ev\_t { BOARD\_CPU\_RESET\_SELF = 0, BOARD\_CPU\_RESET\_WDOG = 1, BOARD\_←
 CPU RESET LOCKUP = 2, BOARD CPU RESET MEM ERR = 3 }

Board reset event types for CPUs.

```
enum board_ddr_action_t {
```

```
BOARD_DDR_COLD_INIT = 0, BOARD_DDR_PERIODIC = 1, BOARD_DDR_SR_DRC_ON_ENTER = 2, BOARD_DDR_SR_DRC_ON_EXIT = 3, BOARD_DDR_SR_DRC_OFF_ENTER = 4, BOARD_DDR_SR_DRC_OFF_EXIT = 5 }
```

DDR actions (power state transitions, etc.)

#### **Functions**

#### **Initialization Functions**

void board init (uint8 t phase)

This function initalizes the board.

LPUART\_Type \* board\_get\_debug\_uart (uint8\_t \*inst, uint32\_t \*baud)

This function returns the debug UART info.

void board\_config\_debug\_uart (sc\_bool\_t early\_phase)

This function initalizes the debug UART.

void board\_config\_sc (sc\_rm\_pt\_t pt\_sc)

This function configures SCU resources.

board\_parm\_rtn\_t board\_parameter (board\_parm\_t parm)

This function returns board configuration info.

sc\_bool\_t board\_rsrc\_avail (sc\_rsrc\_t rsrc)

This function returns resource availability info.

• sc\_err\_t board\_init\_ddr (sc\_bool\_t early, sc\_bool\_t ddr\_initialized)

This function initalizes DDR.

• sc\_err\_t board\_ddr\_config (bool rom\_caller, board\_ddr\_action\_t action)

This function cinfigures the DDR.

sc\_err\_t board\_system\_config (sc\_bool\_t early, sc\_rm\_pt\_t pt\_boot)

This function allows the board file to do SCFW configuration.

sc\_bool\_t board\_early\_cpu (sc\_rsrc\_t cpu)

This function returns SC\_TRUE for early CPUs.

#### **Power Functions**

void board\_set\_power\_mode (sc\_sub\_t ss, uint8\_t pd, sc\_pm\_power\_mode\_t from\_mode, sc\_pm\_power\_mode\_t to mode)

This function transitions the power state for an external board- level supply which goes to the i.MX8.

sc\_err\_t board\_set\_voltage (sc\_sub\_t ss, uint32\_t new\_volt, sc\_bool\_t wait)

This function sets the voltage for a PMIC controlled SS.

sc\_err\_t board\_trans\_resource\_power (sc\_rm\_idx\_t idx, sc\_rm\_idx\_t rsrc\_idx, sc\_pm\_power\_mode\_t from
 —mode, sc\_pm\_power\_mode\_t to\_mode)

This function transitions the power state for an external board-level supply which goes to a board component.

#### **Misc Functions**

sc\_err\_t board\_power (sc\_pm\_power\_mode\_t mode)

This function is used to set the board power.

sc\_err\_t board\_reset (sc\_pm\_reset\_type\_t type, sc\_pm\_reset\_reason\_t reason)

This function is used to reset the system.

void board\_cpu\_reset (sc\_rsrc\_t resource, board\_cpu\_rst\_ev\_t reset\_event)

This function is called when a CPU encounters a reset event.

void board\_panic (sc\_dsc\_t dsc)

This function is called when a DSC reports a panic temp alarm.

void board\_fault (sc\_bool\_t restarted)

This function is called when a fault is detected or the SCFW returns from main().

void board\_security\_violation (void)

This function is called when a security violation is reported by the SECO or SNVS.

sc\_bool\_t board\_get\_button\_status (void)

This function is used to return the current status of the ON/OFF button.

sc\_err\_t board\_set\_control (sc\_rsrc\_t resource, sc\_rm\_idx\_t idx, sc\_rm\_idx\_t rsrc\_idx, uint32\_t ctrl, uint32\_t val)

This function sets a miscellaneous control value.

sc\_err\_t board\_get\_control (sc\_rsrc\_t resource, sc\_rm\_idx\_t idx, sc\_rm\_idx\_t rsrc\_idx, uint32\_t ctrl, uint32\_t \*val)

This function gets a miscellaneous control value.

void PMIC\_IRQHandler (void)

Interrupt handler for the PMIC.

• void SNVS\_Button\_IRQHandler (void)

Interrupt handler for the SNVS button.

#### **Variables**

• const sc\_rm\_idx\_t board\_num\_rsrc

External variable for accessing the number of board resources.

const sc\_rsrc\_map\_t board\_rsrc\_map [BRD\_NUM\_RSRC\_BRD]

External variable for accessing the board resource map.

const uint32\_t board\_ddr\_period\_ms

External variable for specing DDR periodic training.

## 11.7.1 Detailed Description

Header file containing the board API.

## 11.8 platform/main/ipc.h File Reference

Header file for the IPC implementation.

## **Functions**

sc\_err\_t sc\_ipc\_open (sc\_ipc\_t \*ipc, sc\_ipc\_id\_t id)

This function opens an IPC channel.

void sc\_ipc\_close (sc\_ipc\_t ipc)

This function closes an IPC channel.

void sc\_ipc\_read (sc\_ipc\_t ipc, void \*data)

This function reads a message from an IPC channel.

void sc\_ipc\_write (sc\_ipc\_t ipc, const void \*data)

This function writes a message to an IPC channel.

## 11.8.1 Detailed Description

Header file for the IPC implementation.

## 11.8.2 Function Documentation

This function opens an IPC channel.

## **Parameters**

| out | ipc | return pointer for ipc handle |
|-----|-----|-------------------------------|
| in  | id  | id of channel to open         |

sc\_ipc\_id\_t id )

## Returns

Returns an error code (SC\_ERR\_NONE = success, SC\_ERR\_IPC otherwise).

The id parameter is implementation specific. Could be an MU address, pointer to a driver path, channel index, etc.

```
11.8.2.2 sc_ipc_close()
```

This function closes an IPC channel.

## **Parameters**

| in | ipc | id of channel to close |
|----|-----|------------------------|
|----|-----|------------------------|

## 11.8.2.3 sc\_ipc\_read()

This function reads a message from an IPC channel.

#### **Parameters**

| in  | ipc  | id of channel read from           |
|-----|------|-----------------------------------|
| out | data | pointer to message buffer to read |

This function will block if no message is available to be read.

```
11.8.2.4 sc_ipc_write()
```

```
void sc_ipc_write (
             sc_ipc_t ipc,
             const void * data )
```

This function writes a message to an IPC channel.

#### **Parameters**

| in | ipc  | id of channel to write to          |
|----|------|------------------------------------|
| in | data | pointer to message buffer to write |

This function will block if the outgoing buffer is full.

## platform/main/types.h File Reference

Header file containing types used across multiple service APIs.

## **Macros**

- #define SC\_C\_TEMP 0U
  - Defnes for sc\_ctrl\_t.
- #define SC\_C\_TEMP\_HI 1U
- #define SC\_C\_TEMP\_LOW 2U
- #define SC\_C\_PXL\_LINK\_MST1\_ADDR 3U
- #define SC\_C\_PXL\_LINK\_MST2\_ADDR 4U
- #define SC\_C\_PXL\_LINK\_MST\_ENB 5U
- #define SC\_C\_PXL\_LINK\_MST1\_ENB 6U
- #define SC\_C\_PXL\_LINK\_MST2\_ENB 7U
- #define SC\_C\_PXL\_LINK\_SLV1\_ADDR 8U
- #define SC\_C\_PXL\_LINK\_SLV2\_ADDR 9U
- #define SC C PXL LINK MST\_VLD 10U
- #define SC\_C\_PXL\_LINK\_MST1\_VLD 11U
- #define SC\_C\_PXL\_LINK\_MST2\_VLD 12U
- #define SC\_C\_SINGLE\_MODE 13U
- #define SC\_C\_ID 14U

- #define SC\_C\_PXL\_CLK\_POLARITY 15U
- #define SC\_C\_LINESTATE 16U
- #define SC\_C\_PCIE\_G\_RST 17U
- #define SC C PCIE BUTTON RST 18U
- #define SC C PCIE PERST 19U
- #define SC\_C\_PHY\_RESET 20U
- #define SC C PXL LINK RATE CORRECTION 21U
- #define SC C PANIC 22U
- #define SC\_C\_PRIORITY\_GROUP 23U
- #define SC C TXCLK 24U
- #define SC C CLKDIV 25U
- #define SC\_C\_DISABLE\_50 26U
- #define SC\_C\_DISABLE\_125 27U
- #define SC\_C\_SEL\_125 28U
- #define SC\_C\_MODE 29U
- #define SC\_C\_SYNC\_CTRL0 30U
- #define SC C KACHUNK CNT 31U
- #define SC C KACHUNK SEL 32U
- #define SC C SYNC CTRL1 33U
- #define SC\_C\_DPI\_RESET 34U
- #define SC C MIPI RESET 35U
- #define SC\_C\_DUAL\_MODE 36U
- #define SC\_C\_VOLTAGE 37U
- #define SC C PXL LINK SEL 38U
- #define SC\_C\_OFS\_SEL 39U
- #define SC\_C\_OFS\_AUDIO 40U
- #define SC C OFS PERIPH 41U
- #define SC\_C\_OFS\_IRQ 42U
- #define SC\_C\_RST0 43U
- #define SC\_C\_RST1 44U
- #define SC\_C\_SEL0 45U
- #define SC C CALIBO 46U
- #define SC\_C\_CALIB1 47U
- #define SC\_C\_CALIB2 48U
- #define SC\_C\_IPG\_DEBUG 49U
- #define SC\_C\_IPG\_DOZE 50U
- #define SC\_C\_IPG\_WAIT 51U
- #define SC C IPG STOP 52U
- #define SC C IPG STOP MODE 53U
- #define SC\_C\_IPG\_STOP\_ACK 54U
- #define SC\_C\_SYNC\_CTRL 55U
- #define SC C LAST 56U
- #define SC\_P\_ALL ((sc\_pad\_t) UINT16\_MAX)

All pads.

32KHz

#### **Defines for common frequencies**

- #define SC\_32KHZ 32768U
- #define SC 10MHZ 10000000U

10MHz • #define SC\_20MHZ 20000000U 20MHz #define SC\_25MHZ 25000000U 25MHz #define SC\_27MHZ 27000000U 27MHz #define SC\_40MHZ 40000000U 40MHz #define SC 45MHZ 45000000U 45MHz #define SC\_50MHZ 50000000U 50MHz #define SC\_60MHZ 60000000U 60MHz #define SC\_66MHZ 6666666U 66MHz #define SC\_74MHZ 74250000U 74.25MHz #define SC\_80MHZ 80000000U 80MHz • #define SC\_83MHZ 83333333U 83MHz #define SC\_84MHZ 84375000U 84.37MHz #define SC\_100MHZ 100000000U 100MHz #define SC\_125MHZ 125000000U 125MHz #define SC\_133MHZ 1333333333U 133MHz • #define SC\_135MHZ 135000000U 135MHz #define SC\_150MHZ 150000000U 150MHz #define SC\_160MHZ 160000000U 160MHz #define SC\_166MHZ 166666666U 166MHz #define SC\_175MHZ 175000000U 175MHz #define SC\_180MHZ 180000000U 180MHz #define SC\_200MHZ 200000000U 200MHz #define SC\_250MHZ 250000000U 250MHz #define SC\_266MHZ 266666666U 266MHz #define SC\_300MHZ 300000000U 300MHz • #define SC\_312MHZ 312500000U 312.5MHZ #define SC\_320MHZ 320000000U

320MHz

- #define SC\_325MHZ 325000000U 325MHz
- #define SC\_333MHZ 333333333U
   333MHz
- #define SC\_350MHZ 350000000U 350MHz
- #define SC\_372MHZ 372000000U 372MHz
- #define SC\_375MHZ 375000000U 375MHz
- #define SC\_400MHZ 400000000U 400MHz
- #define SC\_500MHZ 500000000U 500MHz
- #define SC\_594MHZ 594000000U 594MHz
- #define SC\_625MHZ 625000000U 625MHz
- #define SC\_640MHZ 640000000U 640MHz
- #define SC\_648MHZ 648000000U 648MHz
- #define SC\_650MHZ 650000000U 650MHz
- #define SC\_667MHZ 66666667U
   667MHz
- #define SC\_675MHZ 675000000U 675MHz
- #define SC\_700MHZ 700000000U 700MHz
- #define SC\_720MHZ 720000000U 720MHz
- #define SC\_750MHZ 750000000U 750MHz
- #define SC\_753MHZ 753000000U 753MHz
- #define SC\_793MHZ 793000000U 793MHz
- #define SC\_800MHZ 800000000U 800MHz
- #define SC\_850MHZ 850000000U 850MHz
- #define SC\_858MHZ 858000000U 858MHz
- #define SC\_900MHZ 900000000U 900MHz
- #define SC\_953MHZ 953000000U 953MHz
- #define SC\_963MHZ 963000000U
- #define SC\_1000MHZ 1000000000U
- #define SC\_1060MHZ 1060000000U
   1.06GHz
- #define SC 1068MHZ 1068000000U

```
1.068GHz

    #define SC 1121MHZ 1121000000U

     1.121GHz

    #define SC_1173MHZ 1173000000U

     1.173GHz

    #define SC_1188MHZ 1188000000U

     1.188GHz

    #define SC_1260MHZ 1260000000U

     1.26GHz

    #define SC 1278MHZ 1278000000U

     1.278GHz

    #define SC_1280MHZ 1280000000U

     1.28GHz

    #define SC_1300MHZ 1300000000U

     1.3GHz

    #define SC 1313MHZ 1313000000U

     1.313GHz

    #define SC_1345MHZ 1345000000U

     1.345GHz

    #define SC_1400MHZ 1400000000U

     1.4GHz

    #define SC 1500MHZ 1500000000U

     1.5GHz

    #define SC 1600MHZ 1600000000U

    #define SC_1800MHZ 1800000000U

     1.8GHz

    #define SC 2000MHZ 2000000000U

     2.0GHz

    #define SC_2112MHZ 2112000000U

     2.12GHz
```

## **Defines for 24M related frequencies**

 #define SC 8MHZ 8000000U #define SC\_12MHZ 12000000U #define SC\_19MHZ 19800000U 19.8MHz #define SC 24MHZ 24000000U #define SC 48MHZ 48000000U 48MHz #define SC\_120MHZ 120000000U 120MHz #define SC\_132MHZ 132000000U 132MHz #define SC\_144MHZ 144000000U 144MHz #define SC\_192MHZ 192000000U 192MHz #define SC\_211MHZ 211200000U

211.2MHz

- #define SC\_240MHZ 240000000U 240MHz
- #define SC\_264MHZ 264000000U
   264MHz
- #define SC\_352MHZ 352000000U 352MHz
- #define SC\_360MHZ 360000000U 360MHz
- #define SC\_384MHZ 384000000U 384MHz
- #define SC\_396MHZ 396000000U 396MHz
- #define SC\_432MHZ 432000000U 432MHz
- #define SC\_480MHZ 480000000U 480MHz
- #define SC\_600MHZ 600000000U 600MHz
- #define SC\_744MHZ 744000000U 744MHz
- #define SC\_792MHZ 792000000U 792MHz
- #define SC\_864MHZ 864000000U
   864MHz
- #define SC\_960MHZ 960000000U 960MHz
- #define SC\_1056MHZ 1056000000U
   1056MHz
- #define SC\_1104MHZ 1104000000U
   1104MHz
- #define SC\_1200MHZ 1200000000U
- #define SC\_1464MHZ 1464000000U
   1.464GHz
- #define SC\_2400MHZ 2400000000U
   2.4GHz

## Defines for A/V related frequencies

- #define SC\_62MHZ 62937500U 62.9375MHz
- #define SC\_755MHZ 755250000U 755.25MHz

#### Defines for type widths

- #define SC\_FADDR\_W 36U
  - Width of sc\_faddr\_t.
- #define SC\_BOOL\_W 1U
  - Width of sc bool t.
- #define SC\_ERR\_W 4U
  - Width of sc err t.
- #define SC\_RSRC\_W 10U

```
Width of sc_rsrc_t.
• #define SC CTRL W 6U
     Width of sc_ctrl_t.
```

## Defines for sc\_bool\_t

```
    #define SC_FALSE ((sc_bool_t) 0U)

     False.
  #define SC_TRUE ((sc_bool_t) 1U)
      True.
```

## Defines for sc\_err\_t.

#define SC\_ERR\_NONE 0U

Success.

#define SC ERR VERSION 1U

Incompatible API version.

#define SC\_ERR\_CONFIG 2U

Configuration error.

#define SC\_ERR\_PARM 3U

Bad parameter.

#define SC ERR NOACCESS 4U

Permission error (no access)

#define SC ERR LOCKED 5U

Permission error (locked)

#define SC ERR UNAVAILABLE 6U

Unavailable (out of resources)

#define SC ERR NOTFOUND 7U

Not found.

#define SC\_ERR\_NOPOWER 8U

No power.

#define SC ERR IPC 9U

Generic IPC error.

#define SC ERR BUSY 10U

Resource is currently busy/active.

#define SC ERR FAIL 11U

General I/O failure.

#define SC\_ERR\_LAST 12U

## Defines for sc\_rsrc\_t.

- #define SC\_R\_A53 0U
- #define SC\_R\_A53\_0 1U
- #define SC R A53 1 2U
- #define SC R A53 23U
- #define SC R A53 3 4U
- #define SC R A72 5U #define SC R A72 0 6U
- #define SC\_R\_A72\_1 7U
- #define SC\_R\_A72\_2 8U
- #define SC\_R\_A72\_3 9U
- #define SC R CCI 10U
- #define SC R DB 11U
- #define SC\_R\_DRC\_0 12U

**Subject to Change** 

- #define SC\_R\_DRC\_1 13U
- #define SC\_R\_GIC\_SMMU 14U
- #define SC R IRQSTR M4 0 15U
- #define SC\_R\_IRQSTR\_M4\_1 16U
- #define SC R SMMU 17U
- #define SC\_R\_GIC 18U
- #define SC\_R\_DC\_0\_BLIT0 19U
- #define SC\_R\_DC\_0\_BLIT1 20U
- #define SC\_R\_DC\_0\_BLIT2 21U
- #define SC\_R\_DC\_0\_BLIT\_OUT 22U
- #define SC\_R\_DC\_0\_CAPTURE0 23U
- #define SC\_R\_DC\_0\_CAPTURE1 24U
- #define SC R DC 0 WARP 25U
- #define SC R DC 0 INTEGRAL0 26U
- #define SC R DC 0 INTEGRAL1 27U
- #define SC R DC 0 VIDEO0 28U
- #define SC R DC 0 VIDEO1 29U
- #define SC R DC 0 FRAC0 30U
- #define SC\_R\_DC\_0\_FRAC1 31U
- #define SC R DC 0 32U
- #define SC R GPU 2 PID0 33U
- #define SC R DC 0 PLL 0 34U
- #define SC R DC 0 PLL 1 35U
- #define SC\_R\_DC\_1\_BLIT0 36U
- #define SC\_R\_DC\_1\_BLIT1 37U
- #define SC\_R\_DC\_1\_BLIT2 38U
- #define SC\_R\_DC\_1\_BLIT\_OUT 39U
- #define SC\_R\_DC\_1\_CAPTURE0 40U
- #define SC\_R\_DC\_1\_CAPTURE1 41U
- #define SC R DC 1 WARP 42U
- #define SC R DC 1 INTEGRAL0 43U
- #define SC R DC 1 INTEGRAL1 44U
- #define SC R DC 1 VIDEO0 45U
- #define SC R DC 1 VIDEO1 46U #define SC R DC 1 FRAC0 47U
- #define SC\_R\_DC\_1\_FRAC1 48U
- #define SC R DC 1 49U
- #define SC\_R\_GPU\_3\_PID0 50U
- #define SC R DC 1 PLL 0 51U
- #define SC\_R\_DC\_1\_PLL\_1 52U
- #define SC R SPI 0 53U
- #define SC\_R\_SPI\_1 54U
- #define SC\_R\_SPI\_2 55U
- #define SC\_R\_SPI\_3 56U
- #define SC\_R\_UART\_0 57U
- #define SC\_R\_UART\_1 58U
- #define SC\_R\_UART\_2 59U
- #define SC\_R\_UART\_3 60U
- #define SC R UART 461U
- #define SC R EMVSIM 0 62U
- #define SC R EMVSIM 1 63U
- #define SC R DMA 0 CH0 64U
- #define SC R DMA 0 CH1 65U
- #define SC R DMA 0 CH2 66U
- #define SC\_R\_DMA\_0\_CH3 67U #define SC R DMA 0 CH4 68U
- #define SC R DMA 0 CH5 69U
- #define SC R DMA 0 CH6 70U #define SC R DMA 0 CH7 71U
- #define SC R DMA 0 CH8 72U

**Company Proprietary** 

- #define SC\_R\_DMA\_0\_CH9 73U
- #define SC\_R\_DMA\_0\_CH10 74U
- #define SC R DMA 0 CH11 75U
- #define SC\_R\_DMA\_0\_CH12 76U
- #define SC R DMA 0 CH13 77U
- #define SC\_R\_DMA\_0\_CH14 78U
- #define SC\_R\_DMA\_0\_CH15 79U
- #define SC\_R\_DMA\_0\_CH16 80U
- #define SC\_R\_DMA\_0\_CH17 81U
- #define SC\_R\_DMA\_0\_CH18 82U
- #define SC\_R\_DMA\_0\_CH19 83U
- #define SC\_R\_DMA\_0\_CH20 84U
- #define **SC\_R\_DMA\_0\_CH21** 85U
- #define SC\_R\_DMA\_0\_CH22 86U
  #define SC\_R\_DMA\_0\_CH23 87U
- #define SC R DMA 0 CH24 88U
- #define SC R DMA 0 CH25 89U
- #define SC R DMA 0 CH26 90U
- #define SC\_R\_DMA\_0\_CH27 91U
- #define SC R DMA 0 CH28 92U
- #define SC R DMA 0 CH29 93U
- #define SC R DMA 0 CH30 94U
- #define SC R DMA 0 CH31 95U
- #define SC R I2C 0 96U
- #define SC\_R\_I2C\_1 97U
- #define SC\_R\_I2C\_2 98U
- #define SC\_R\_I2C\_3 99U
- #define SC\_R\_I2C\_4 100U
- #define SC\_R\_ADC\_0 101U
- #define SC\_R\_ADC\_1 102U
- #define SC\_R\_FTM\_0 103U
- #define SC\_R\_FTM\_1 104U
- #define SC\_R\_CAN\_0 105U
- #define SC\_R\_CAN\_1 106U
- #define SC\_R\_CAN\_2 107U
   #define SC\_R\_DMA\_1\_CH0 108U
- #define SC R DMA 1 CH1 109U
- #define SC\_R\_DMA\_1\_CH2 110U
- #define SC R DMA 1 CH3 111U
- #define SC\_R\_DMA\_1\_CH4 112U
- #define SC\_R\_DMA\_1\_CH5 113U
- #define SC\_R\_DMA\_1\_CH6 114U
- #define SC\_R\_DMA\_1\_CH7 115U
- #define SC\_R\_DMA\_1\_CH8 116U
- #define SC\_R\_DMA\_1\_CH9 117U
- #define SC\_R\_DMA\_1\_CH10 118U
- #define SC\_R\_DMA\_1\_CH11 119U
- #define SC\_R\_DMA\_1\_CH12 120U
   #define SC\_R\_DMA\_1\_CH13 121U
- " #define SC\_h\_DMA\_1\_CITIS 1210
- #define SC\_R\_DMA\_1\_CH14 122U
- #define SC\_R\_DMA\_1\_CH15 123U
- #define SC\_R\_DMA\_1\_CH16 124U
- #define SC\_R\_DMA\_1\_CH17 125U
   #define SC\_R\_DMA\_1\_CH18 126U
- #define SC\_R\_DMA\_1\_CH19 127U
- #define **SC R DMA 1 CH20** 128U
- #define SC\_R\_DMA\_1\_CH21 129U
- #define SC R DMA 1 CH22 130U
- #define SC R DMA 1 CH23 131U
- #define SC R DMA 1 CH24 132U

- #define SC\_R\_DMA\_1\_CH25 133U
- #define SC\_R\_DMA\_1\_CH26 134U
- #define SC R DMA 1 CH27 135U
- #define SC\_R\_DMA\_1\_CH28 136U
- #define SC R DMA 1 CH29 137U
- #define SC\_R\_DMA\_1\_CH30 138U
- #define SC\_R\_DMA\_1\_CH31 139U
- #define SC\_R\_UNUSED1 140U
- #define SC\_R\_UNUSED2 141U
- #define SC\_R\_UNUSED3 142U
- #define SC\_R\_UNUSED4 143U
- #define SC\_R\_GPU\_0\_PID0 144U
- #define SC R GPU 0 PID1 145U
- #define SC R GPU 0 PID2 146U
- #define SC R GPU 0 PID3 147U
- #define SC R GPU 1 PID0 148U
- #define SC R GPU 1 PID1 149U
- #define SC R GPU 1 PID2 150U
- #define SC R GPU 1 PID3 151U
- #define SC R PCIE A 152U
- #define SC R SERDES 0 153U
- #define SC R MATCH 0 154U
- #define SC R MATCH 1 155U
- #define SC R MATCH 2 156U
- #define SC\_R\_MATCH\_3 157U
- #define SC\_R\_MATCH\_4 158U
- #define SC\_R\_MATCH\_5 159U
- #define SC R MATCH 6 160U
- #define SC\_R\_MATCH\_7 161U
- #define SC R MATCH 8 162U
- #define SC R MATCH 9 163U
- #define SC R MATCH 10 164U
- #define SC R MATCH 11 165U
- #define SC R MATCH 12 166U
- #define SC R MATCH 13 167U
- #define SC\_R\_MATCH\_14 168U
- #define SC R PCIE B 169U
- #define SC\_R\_SATA\_0 170U
- #define SC R SERDES 1 171U
- #define SC\_R\_HSIO\_GPIO 172U
- #define SC\_R\_MATCH\_15 173U
- #define SC\_R\_MATCH\_16 174U #define SC\_R\_MATCH\_17 175U
- #define SC\_R\_MATCH\_18 176U #define SC\_R\_MATCH\_19 177U
- #define SC\_R\_MATCH\_20 178U
- #define SC\_R\_MATCH\_21 179U
- #define SC\_R\_MATCH\_22 180U
- #define SC R MATCH 23 181U
- #define SC R MATCH 24 182U
- #define SC R MATCH 25 183U
- #define SC R MATCH 26 184U
- #define SC R MATCH 27 185U #define SC R MATCH 28 186U
- #define SC\_R\_LCD\_0 187U
- #define SC R LCD 0 PWM 0 188U
- #define SC R LCD 0 12C 0 189U
- #define SC R LCD 0 I2C 1 190U
- #define SC R PWM 0 191U
- #define SC\_R\_PWM\_1 192U

- #define SC\_R\_PWM\_2 193U
- #define SC\_R\_PWM\_3 194U
- #define SC R PWM 4 195U
- #define SC R PWM 5 196U
- #define SC R PWM 6 197U
- #define SC\_R\_PWM\_7 198U
- #define SC\_R\_GPIO\_0 199U
- #define SC\_R\_GPIO\_1 200U
- #define SC\_R\_GPIO\_2 201U
- #define SC\_R\_GPIO\_3 202U
- #define SC\_R\_GPIO\_4 203U
- #define SC\_R\_GPIO\_5 204U
- #define SC R GPIO 6 205U
- #define SC R GPIO 7 206U
- #define SC R GPT 0 207U
- #define SC R GPT 1 208U
- #define SC R GPT 2 209U
- #define SC R GPT 3 210U
- #define SC R GPT 4 211U
- #define SC R KPP 212U
- #define SC R MU 0A 213U
- #define SC R MU 1A 214U
- #define SC R MU 2A 215U
- #define SC R MU 3A 216U
- #define SC\_R\_MU\_4A 217U
- #define SC\_R\_MU\_5A 218U
- #define SC\_R\_MU\_6A 219U
- #define SC\_R\_MU\_7A 220U
- #define SC\_R\_MU\_8A 221U
- #define SC R MU 9A 222U
- #define SC R MU 10A 223U
- #define SC R MU 11A 224U
- #define SC R MU 12A 225U
- #define SC R MU 13A 226U #define SC R MU 5B 227U
- #define SC R MU 6B 228U
- #define SC R MU 7B 229U
- #define SC\_R\_MU\_8B 230U
- #define SC R MU 9B 231U
- #define SC\_R\_MU\_10B 232U #define SC R MU 11B 233U
- #define SC\_R\_MU\_12B 234U
- #define SC\_R\_MU\_13B 235U
- #define SC\_R\_ROM\_0 236U
- #define SC\_R\_FSPI\_0 237U
- #define SC\_R\_FSPI\_1 238U
- #define SC\_R\_IEE 239U
- #define SC\_R\_IEE\_R0 240U
- #define SC R IEE R1 241U
- #define SC R IEE R2 242U
- #define SC R IEE R3 243U
- #define SC R IEE R4 244U
- #define SC R IEE R5 245U
- #define SC R IEE R6 246U
- #define SC\_R\_IEE\_R7 247U
- #define SC R SDHC 0 248U
- #define SC R SDHC 1 249U
- #define SC R SDHC 2 250U
- #define SC R ENET 0 251U
- #define SC R ENET 1 252U

- #define SC\_R\_MLB\_0 253U
- #define SC\_R\_DMA\_2\_CH0 254U
- #define SC R DMA 2 CH1 255U
- #define SC\_R\_DMA\_2\_CH2 256U
- #define SC R DMA 2 CH3 257U
- #define SC\_R\_DMA\_2\_CH4 258U
- #define SC\_R\_USB\_0 259U
- #define SC\_R\_USB\_1 260U
- #define SC\_R\_USB\_0\_PHY 261U
- #define SC\_R\_USB\_2 262U
- #define SC\_R\_USB\_2\_PHY 263U
- #define SC\_R\_DTCP 264U
- #define SC\_R\_NAND 265U
- #define SC R LVDS 0 266U
- #define SC R LVDS 0 PWM 0 267U
- #define SC R LVDS 0 I2C 0 268U
- #define SC R LVDS 0 I2C 1 269U
- #define SC R LVDS 1 270U
- #define SC\_R\_LVDS\_1\_PWM\_0 271U
- #define SC R LVDS 1 I2C 0 272U
- #define SC R LVDS 1 I2C 1 273U
- #define SC R LVDS 2 274U
- #define SC R LVDS 2 PWM 0 275U
- #define SC R LVDS 2 I2C 0 276U
- #define SC\_R\_LVDS\_2\_I2C\_1 277U
- #define **SC\_R\_M4\_0\_PID0** 278U
- #define SC\_R\_M4\_0\_PID1 279U
- #define SC R M4 0 PID2 280U
- #define SC\_R\_M4\_0\_PID3 281U
- #define SC\_R\_M4\_0\_PID4 282U
- #define SC R M4 0 RGPIO 283U
- #define SC R M4 0 SEMA42 284U
- #define SC R M4 0 TPM 285U
- #define SC R M4 0 PIT 286U
- #define SC R M4 0 UART 287U
- #define SC\_R\_M4\_0\_I2C 288U
- #define SC R M4 0 INTMUX 289U
- #define SC\_R\_M4\_0\_SIM 290U
- #define SC R M4 0 WDOG 291U
- #define SC\_R\_M4\_0\_MU\_0B 292U
- #define SC R M4 0 MU 0A0 293U
- #define SC\_R\_M4\_0\_MU\_0A1 294U #define SC\_R\_M4\_0\_MU\_0A2 295U
- #define SC\_R\_M4\_0\_MU\_0A3 296U
- #define SC\_R\_M4\_0\_MU\_1A 297U #define SC\_R\_M4\_1\_PID0 298U
- #define **SC\_R\_M4\_1\_PID1** 299U
- #define SC\_R\_M4\_1\_PID2 300U
- #define SC\_R\_M4\_1\_PID3 301U
- #define SC R M4 1 PID4 302U
- #define SC R M4 1 RGPIO 303U
- #define SC R M4 1 SEMA42 304U
- #define SC R M4 1 TPM 305U
- #define **SC\_R\_M4\_1\_PIT** 306U
- #define SC\_R\_M4\_1\_UART 307U
- #define SC R M4 1 I2C 308U
- #define SC R M4 1 INTMUX 309U
- #define SC R M4\_1 SIM 310U
- #define SC R M4 1 WDOG 311U
- #define SC R M4 1 MU 0B 312U

- #define SC\_R\_M4\_1\_MU\_0A0 313U
- #define SC\_R\_M4\_1\_MU\_0A1 314U
- #define SC R M4 1 MU 0A2 315U
- #define SC\_R\_M4\_1\_MU\_0A3 316U
- #define SC R M4\_1 MU\_1A 317U
- #define SC\_R\_SAI\_0 318U
- #define SC\_R\_SAI\_1 319U
- #define SC\_R\_SAI\_2 320U
- #define SC\_R\_IRQSTR\_SCU2 321U
- #define SC\_R\_IRQSTR\_DSP 322U
- #define SC\_R\_ELCDIF\_PLL 323U
- #define SC\_R\_OCRAM 324U
- #define SC\_R\_AUDIO\_PLL\_0 325U
- #define SC R PI 0 326U
- #define SC R PI 0 PWM 0 327U
- #define SC R PI 0 PWM 1 328U
- #define SC\_R\_PI\_0\_I2C\_0 329U
- #define SC\_R\_PI\_0\_PLL 330U
- #define SC R PI 1 331U
- #define SC R PI 1 PWM 0 332U
- #define SC R PI 1 PWM 1 333U
- #define SC R PI 1 I2C 0 334U
- #define SC\_R\_PI\_1\_PLL 335U
- #define SC R SC PID0 336U
- #define SC\_R\_SC\_PID1 337U
- #define SC R SC PID2 338U
- #define SC\_R\_SC\_PID3 339U
- #define SC R SC PID4 340U
- #define SC\_R\_SC\_SEMA42 341U
- #define SC R SC TPM 342U
- #define SC\_R\_SC\_PIT 343U
- #define SC R SC UART 344U
- #define SC R SC I2C 345U
- #define SC R SC MU 0B 346U
- #define SC\_R\_SC\_MU\_0A0 347U
- #define SC\_R\_SC\_MU\_0A1 348U
  #define SC\_R\_SC\_MU\_0A2 349U
- #define SC\_R\_SC\_MU\_0A3 350U
- #define SC R SC MU 1A 351U
- #define SC\_R\_SYSCNT\_RD 352U
- #define SC R SYSCNT CMP 353U
- #define SC\_R\_DEBUG 354U
- #define SC\_R\_SYSTEM 355U
- #define SC\_R\_SNVS 356U
- #define SC\_R\_OTP 357U
- #define SC\_R\_VPU\_PID0 358U
- #define SC\_R\_VPU\_PID1 359U
- #define SC\_R\_VPU\_PID2 360U
- #define SC\_R\_VPU\_PID3 361U
  #define SC\_R\_VPU\_PID4 362U
- #define SC R VPU PID5 363U
- #define SC R VPU PID6 364U
- #define SC R VPU PID7 365U
- #define SC\_R\_VPU\_UART 366U
- #define SC R VPUCORE 367U
- #define SC R VPUCORE 0 368U
- #define SC\_R\_VPUCORE\_1 369U
- #define SC R VPUCORE 2 370U
- #define SC\_R\_VPUCORE\_3 371U
- #define SC R DMA 4 CH0 372U

**Subject to Change** 

- #define SC\_R\_DMA\_4\_CH1 373U
- #define SC\_R\_DMA\_4\_CH2 374U
- #define SC R DMA 4 CH3 375U
- #define SC\_R\_DMA\_4\_CH4 376U
- #define SC R ISI CH0 377U
- #define SC\_R\_ISI\_CH1 378U
- #define SC\_R\_ISI\_CH2 379U
- #define SC\_R\_ISI\_CH3 380U
- #define SC\_R\_ISI\_CH4 381U
- #define SC\_R\_ISI\_CH5 382U
- #define SC\_R\_ISI\_CH6 383U
- #define SC\_R\_ISI\_CH7 384U
- #define SC R MJPEG DEC S0 385U
- #define SC R MJPEG DEC S1 386U
- #define SC R MJPEG DEC S2 387U
- #define SC R\_MJPEG\_DEC\_S3 388U
- #define SC R MJPEG ENC S0 389U
- #define SC\_R\_MJPEG\_ENC\_S1 390U
- #define SC\_R\_MJPEG\_ENC\_S2 391U
- #define SC R MJPEG ENC S3 392U
- #define SC R MIPI 0 393U
- #define SC R MIPI 0 PWM 0 394U
- #define SC R MIPI 0 I2C 0 395U
- #define SC R MIPI 0 I2C 1 396U
- #define SC\_R\_MIPI\_1 397U
- #define SC\_R\_MIPI\_1\_PWM\_0 398U
- #define SC\_R\_MIPI\_1\_I2C\_0 399U
- #define SC\_R\_MIPI\_1\_I2C\_1 400U
- #define SC\_R\_CSI\_0 401U
- #define SC R CSI 0 PWM 0 402U
- #define SC R CSI 0 I2C 0 403U
- #define SC R CSI 1 404U
- #define SC R CSI 1 PWM 0 405U
- #define SC R CSI 1 I2C 0 406U
- #define SC R HDMI 407U
- #define SC\_R\_HDMI\_I2S 408U
- #define SC R HDMI I2C 0 409U
- #define SC\_R\_HDMI\_PLL\_0 410U
- #define SC R HDMI RX 411U
- #define SC\_R\_HDMI\_RX\_BYPASS 412U
- #define SC R HDMI RX I2C 0 413U
- #define SC\_R\_ASRC\_0 414U
- #define SC\_R\_ESAI\_0 415U
- #define SC\_R\_SPDIF\_0 416U
- #define SC\_R\_SPDIF\_1 417U
- #define SC\_R\_SAI\_3 418U
- #define SC\_R\_SAI\_4 419U
- #define SC\_R\_SAI\_5 420U
- #define SC R GPT 5 421U
- #define SC R GPT 6 422U
- #define SC R GPT 7 423U
- #define SC R GPT 8 424U
- #define SC R GPT 9 425U
- #define SC R GPT 10 426U
- #define SC\_R\_DMA\_2\_CH5 427U
- #define SC R DMA 2 CH6 428U #define SC R DMA 2 CH7 429U
- #define SC R DMA 2 CH8 430U #define SC R DMA 2 CH9 431U
- #define SC R DMA 2 CH10 432U

**Company Proprietary** 

- #define SC\_R\_DMA\_2\_CH11 433U
- #define SC\_R\_DMA\_2\_CH12 434U
- #define SC R DMA 2 CH13 435U
- #define SC R DMA 2 CH14 436U
- #define SC R DMA 2 CH15 437U
- #define SC\_R\_DMA\_2\_CH16 438U
- #define SC\_R\_DMA\_2\_CH17 439U
- #define SC\_R\_DMA\_2\_CH18 440U
- #define SC\_R\_DMA\_2\_CH19 441U
- #define SC\_R\_DMA\_2\_CH20 442U
- #define SC\_R\_DMA\_2\_CH21 443U
- #define SC\_R\_DMA\_2\_CH22 444U
- #define SC\_R\_DMA\_2\_CH23 445U
- #define SC\_R\_DMA\_2\_CH24 446U
- #define SC\_R\_DMA\_2\_CH25 447U
- #define SC\_R\_DMA\_2\_CH26 448U
- #define SC\_R\_DMA\_2\_CH27 449U
- #define SC\_R\_DMA\_2\_CH28 450U
- #define SC\_R\_DMA\_2\_CH29 451U
- #define SC\_R\_DMA\_2\_CH30 452U
- #define SC\_R\_DMA\_2\_CH31 453U
- #define SC\_R\_ASRC\_1 454U
- #define SC\_R\_ESAI\_1 455U
- #define SC R SAI 6 456U
- #define SC\_R\_SAI\_7 457U
- #define SC R AMIX 458U
- #define SC\_R\_MQS\_0 459U
- #define SC R DMA 3 CH0 460U
- #define SC R DMA 3 CH1 461U
- #define SC R DMA 3 CH2 462U
- #define SC R DMA 3 CH3 463U
- #define SC R DMA 3 CH4 464U
- #define SC\_R\_DMA\_3\_CH5 465U
- #define SC\_R\_DMA\_3\_CH6 466U
- #define SC\_R\_DMA\_3\_CH7 467U
  #define SC\_R\_DMA\_3\_CH8 468U
- #define SC R DMA 3 CH9 469U
- #define SC\_R\_DMA\_3\_CH10 470U
- #define SC R DMA 3 CH11 471U
- #define SC\_R\_DMA\_3\_CH12 472U
- #define SC\_R\_DMA\_3\_CH13 473U
- #define SC\_R\_DMA\_3\_CH14 474U
- #define SC\_R\_DMA\_3\_CH15 475U
   #define SC\_R\_DMA\_3\_CH16 476U
- #define SC\_R\_DMA\_3\_CH17 477U
- #define SC\_R\_DMA\_3\_CH18 478U
- #define SC\_R\_DMA\_3\_CH19 479U
- #define SC\_R\_DMA\_3\_CH20 480U
- #define SC R DMA 3 CH21 481U
- #define SC R DMA 3 CH22 482U
- #define SC R DMA 3 CH23 483U
- #define SC R DMA 3 CH24 484U
- #define SC\_R\_DMA\_3\_CH25 485U
- #define SC R DMA 3 CH26 486U
- #define SC\_R\_DMA\_3\_CH27 487U
- #define SC\_R\_DMA\_3\_CH28 488U
- #define SC\_R\_DMA\_3\_CH29 489U
- #define SC\_R\_DMA\_3\_CH30 490U
- #define SC\_R\_DMA\_3\_CH31 491U
   #define SC\_R\_AUDIO\_PLL\_1 492U

- #define SC\_R\_AUDIO\_CLK\_0 493U
- #define SC R AUDIO CLK 1 494U
- #define SC R MCLK OUT 0 495U
- #define SC R MCLK OUT 1 496U
- #define SC R PMIC 0 497U
- #define SC\_R\_PMIC\_1 498U
- #define SC R SECO 499U
- #define SC\_R\_CAAM\_JR1 500U
- #define SC\_R\_CAAM\_JR2 501U
- #define SC\_R\_CAAM\_JR3 502U
- #define SC\_R\_SECO\_MU\_2 503U
- #define SC\_R\_SECO\_MU\_3 504U
- #define SC\_R\_SECO\_MU\_4 505U
- #define SC R HDMI RX PWM 0 506U
- #define SC R A35 507U
- #define SC\_R\_A35\_0 508U
- #define SC R A35 1 509U
- #define SC\_R\_A35\_2 510U
- #define SC R A35 3 511U
- #define SC R DSP 512U
- #define SC R DSP RAM 513U
- #define SC\_R\_CAAM\_JR1\_OUT 514U
- #define SC\_R\_CAAM\_JR2\_OUT 515U
- #define SC R CAAM JR3 OUT 516U
- #define SC R VPU DEC 0 517U
- #define SC\_R\_VPU\_ENC\_0 518U
- #define SC\_R\_CAAM\_JR0 519U
- #define SC\_R\_CAAM\_JR0\_OUT 520U
- #define SC R PMIC 2 521U
- #define SC R DBLOGIC 522U
- #define SC R HDMI PLL 1 523U
- #define SC R BOARD R0 524U
- #define SC\_R\_BOARD\_R1 525U
- #define SC R BOARD R2 526U
- #define SC\_R\_BOARD\_R3 527U
- #define SC\_R\_BOARD\_R4 528U
- #define SC\_R\_BOARD\_R5 529U
- #define SC\_R\_BOARD\_R6 530U
- #define SC\_R\_BOARD\_R7 531U
   #define SC R MJPEG DEC MP 532U
- #define 3C\_n\_WJFEG\_DEC\_WF 552C
- #define SC R MJPEG ENC MP 533U
- #define SC\_R\_VPU\_TS\_0 534U
- #define SC R VPU MU 0 535U
- #define SC\_R\_VPU\_MU\_1 536U
- #define SC R VPU MU 2 537U
- #define SC\_R\_VPU\_MU\_3 538U
- #define SC\_R\_VPU\_ENC\_1 539U
- #define SC R VPU 540U
- #define SC R DMA 5 CH0 541U
- #define SC R DMA 5 CH1 542U
- #define SC\_R\_DMA\_5\_CH2 543U
- #define SC\_R\_DMA\_5\_CH3 544U
- #define SC R ATTESTATION 545U
- #define SC\_R\_LAST 546U
- #define SC\_R\_ALL ((sc\_rsrc\_t) UINT16\_MAX)

All resources.

# **Typedefs**

```
    typedef uint8_t sc_bool_t

      This type is used to store a boolean.

    typedef uint64_t sc_faddr_t

      This type is used to store a system (full-size) address.

    typedef uint8_t sc_err_t

      This type is used to indicate error response for most functions.
• typedef uint16_t sc_rsrc_t
      This type is used to indicate a resource.

    typedef uint8_t sc_ctrl_t

      This type is used to indicate a control.

    typedef uint16_t sc_pad_t

      This type is used to indicate a pad.

    typedef __INT8_TYPE__ int8_t

      Type used to declare an 8-bit integer.

    typedef __INT16_TYPE__ int16_t

      Type used to declare a 16-bit integer.

    typedef __INT32_TYPE__ int32_t

      Type used to declare a 32-bit integer.

    typedef __INT64_TYPE__ int64_t

      Type used to declare a 64-bit integer.

    typedef __UINT8_TYPE__ uint8_t

      Type used to declare an 8-bit unsigned integer.

    typedef __UINT16_TYPE__ uint16_t

      Type used to declare a 16-bit unsigned integer.

    typedef __UINT32_TYPE__ uint32_t

      Type used to declare a 32-bit unsigned integer.

    typedef __UINT64_TYPE__ uint64_t
```

# 11.9.1 Detailed Description

Header file containing types used across multiple service APIs.

Type used to declare a 64-bit unsigned integer.

### 11.9.2 Typedef Documentation

```
11.9.2.1 sc_rsrc_t
typedef uint16_t sc_rsrc_t
```

This type is used to indicate a resource.

Resources include peripherals and bus masters (but not memory regions). Note items from list should never be changed or removed (only added to at the end of the list).

```
11.9.2.2 sc_pad_t
```

```
typedef uint16_t sc_pad_t
```

This type is used to indicate a pad.

Valid values are SoC specific.

Refer to the SoC Pad List for valid pad values.

# 11.10 platform/svc/pad/api.h File Reference

Header file containing the public API for the System Controller (SC) Pad Control (PAD) function.

# **Macros**

# Defines for type widths

#define SC\_PAD\_MUX\_W 3U
 Width of mux parameter.

# Defines for sc\_pad\_config\_t

- #define SC\_PAD\_CONFIG\_NORMAL 0U
  - Normal.
- #define SC\_PAD\_CONFIG\_OD 1U

Open Drain.

#define SC PAD CONFIG OD IN 2U

Open Drain and input.

#define SC\_PAD\_CONFIG\_OUT\_IN 3U

Output and input.

# Defines for sc\_pad\_iso\_t

- #define SC\_PAD\_ISO\_OFF 0U
  - ISO latch is transparent.
- #define SC\_PAD\_ISO\_EARLY 1U

Follow EARLY\_ISO.

#define SC\_PAD\_ISO\_LATE 2U

Follow LATE\_ISO.

• #define SC\_PAD\_ISO\_ON 3U

ISO latched data is held.

# Defines for sc\_pad\_28fdsoi\_dse\_t

- #define SC\_PAD\_28FDSOI\_DSE\_18V\_1MA 0U
   Drive strength of 1mA for 1.8v.
- #define SC\_PAD\_28FDSOI\_DSE\_18V\_2MA 1U

Drive strength of 2mA for 1.8v.

#define SC\_PAD\_28FDSOI\_DSE\_18V\_4MA 2U

Drive strength of 4mA for 1.8v.

#define SC\_PAD\_28FDSOI\_DSE\_18V\_6MA 3U

Drive strength of 6mA for 1.8v.

#define SC\_PAD\_28FDSOI\_DSE\_18V\_8MA 4U

Drive strength of 8mA for 1.8v.

#define SC\_PAD\_28FDSOI\_DSE\_18V\_10MA 5U

Drive strength of 10mA for 1.8v.

• #define SC\_PAD\_28FDSOI\_DSE\_18V\_12MA 6U

Drive strength of 12mA for 1.8v.

• #define SC\_PAD\_28FDSOI\_DSE\_18V\_HS 7U

High-speed drive strength for 1.8v.

#define SC\_PAD\_28FDSOI\_DSE\_33V\_2MA 0U

Drive strength of 2mA for 3.3v.

#define SC PAD 28FDSOI DSE 33V 4MA 1U

Drive strength of 4mA for 3.3v.

#define SC\_PAD\_28FDSOI\_DSE\_33V\_8MA 2U

Drive strength of 8mA for 3.3v.

• #define SC\_PAD\_28FDSOI\_DSE\_33V\_12MA 3U

Drive strength of 12mA for 3.3v.

• #define SC\_PAD\_28FDSOI\_DSE\_DV\_HIGH 0U

High drive strength for dual volt.

#define SC\_PAD\_28FDSOI\_DSE\_DV\_LOW 1U

Low drive strength for dual volt.

# Defines for sc\_pad\_28fdsoi\_ps\_t

• #define SC PAD 28FDSOI PS KEEPER 0U

Bus-keeper (only valid for 1.8v)

#define SC\_PAD\_28FDSOI\_PS\_PU 1U

Pull-up.

#define SC PAD 28FDSOI PS PD 2U

Pull-down.

#define SC\_PAD\_28FDSOI\_PS\_NONE 3U

No pull (disabled)

# Defines for sc\_pad\_28fdsoi\_pus\_t

 #define SC\_PAD\_28FDSOI\_PUS\_30K\_PD 0U 30K pull-down

#define SC\_PAD\_28FDSOI\_PUS\_100K\_PU 1U
 100K pull-up

• #define SC\_PAD\_28FDSOI\_PUS\_3K\_PU 2U

 #define SC\_PAD\_28FDSOI\_PUS\_30K\_PU 3U 30K pull-up

#### Defines for sc pad wakeup t

- #define SC\_PAD\_WAKEUP\_OFF 0U
- #define SC\_PAD\_WAKEUP\_CLEAR 1U

```
Clears pending flag.

#define SC_PAD_WAKEUP_LOW_LVL 4U
Low level.

#define SC_PAD_WAKEUP_FALL_EDGE 5U
Falling edge.

#define SC_PAD_WAKEUP_RISE_EDGE 6U
Rising edge.

#define SC_PAD_WAKEUP_HIGH_LVL 7U
```

# **Typedefs**

• typedef uint8\_t sc\_pad\_config\_t

This type is used to declare a pad config.

typedef uint8\_t sc\_pad\_iso\_t

High-level.

This type is used to declare a pad low-power isolation config.

typedef uint8\_t sc\_pad\_28fdsoi\_dse\_t

This type is used to declare a drive strength.

• typedef uint8\_t sc\_pad\_28fdsoi\_ps\_t

This type is used to declare a pull select.

typedef uint8 t sc pad 28fdsoi pus t

This type is used to declare a pull-up select.

typedef uint8\_t sc\_pad\_wakeup\_t

This type is used to declare a wakeup mode of a pad.

#### **Functions**

# **Generic Functions**

```
• sc_err_t sc_pad_set_mux (sc_ipc_t ipc, sc_pad_t pad, uint8_t mux, sc_pad_config_t config, sc_pad_iso_t iso)

This function configures the mux settings for a pad.
```

sc\_err\_t sc\_pad\_get\_mux (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t \*mux, sc\_pad\_config\_t \*config, sc\_pad\_iso\_t \*iso)

This function gets the mux settings for a pad.

sc\_err\_t sc\_pad\_set\_gp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint32\_t ctrl)

This function configures the general purpose pad control.

• sc\_err\_t sc\_pad\_get\_gp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint32\_t \*ctrl)

This function gets the general purpose pad control.

sc\_err\_t sc\_pad\_set\_wakeup (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_wakeup\_t wakeup)

This function configures the wakeup mode of the pad.

• sc\_err\_t sc\_pad\_get\_wakeup (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_wakeup\_t \*wakeup)

This function gets the wakeup mode of a pad.

sc\_err\_t sc\_pad\_set\_all (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t mux, sc\_pad\_config\_t config, sc\_pad\_iso\_t iso, uint32\_t ctrl, sc\_pad\_wakeup\_t wakeup)

This function configures a pad.

sc\_err\_t sc\_pad\_get\_all (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t \*mux, sc\_pad\_config\_t \*config, sc\_pad\_iso\_t \*iso, uint32\_t \*ctrl, sc\_pad\_wakeup\_t \*wakeup)

This function gets a pad's config.

#### **SoC Specific Functions**

```
    sc_err_t sc_pad_set (sc_ipc_t ipc, sc_pad_t pad, uint32_t val)
        This function configures the settings for a pad.
    sc_err_t sc_pad_get (sc_ipc_t ipc, sc_pad_t pad, uint32_t *val)
        This function gets the settings for a pad.
```

#### **Technology Specific Functions**

sc\_err\_t sc\_pad\_set\_gp\_28fdsoi (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t dse, sc\_pad\_28fdsoi\_ps\_t ps)

This function configures the pad control specific to 28FDSOI.

sc\_err\_t sc\_pad\_get\_gp\_28fdsoi (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t \*dse, sc\_pad\_28fdsoi\_ps\_t \*ps)

This function gets the pad control specific to 28FDSOI.

sc\_err\_t sc\_pad\_set\_gp\_28fdsoi\_hsic (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t dse, sc\_bool\_t hys, sc\_pad\_28fdsoi\_pus\_t pus, sc\_bool\_t pke, sc\_bool\_t pue)

This function configures the pad control specific to 28FDSOI.

sc\_err\_t sc\_pad\_get\_gp\_28fdsoi\_hsic (sc\_ipc\_t ipc, sc\_pad\_t pad, sc\_pad\_28fdsoi\_dse\_t \*dse, sc\_bool\_t \*hys, sc\_pad\_28fdsoi\_pus\_t \*pus, sc\_bool\_t \*pke, sc\_bool\_t \*pue)

This function gets the pad control specific to 28FDSOI.

sc\_err\_t sc\_pad\_set\_gp\_28fdsoi\_comp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t compen, sc\_bool\_t fastfrz, uint8\_t rasrcp, uint8\_t rasrc

This function configures the compensation control specific to 28FDSOI.

sc\_err\_t sc\_pad\_get\_gp\_28fdsoi\_comp (sc\_ipc\_t ipc, sc\_pad\_t pad, uint8\_t \*compen, sc\_bool\_t \*fastfrz, uint8\_t \*rasrcp, uint8\_t \*rasrcp, sc\_bool\_t \*nasrc\_sel, sc\_bool\_t \*compok, uint8\_t \*nasrc, sc\_bool\_t \*psw-ovr)

This function gets the compensation control specific to 28FDSOI.

# 11.10.1 Detailed Description

Header file containing the public API for the System Controller (SC) Pad Control (PAD) function.

# 11.11 platform/svc/timer/api.h File Reference

Header file containing the public API for the System Controller (SC) Timer function.

#### **Macros**

#### Defines for type widths

 #define SC\_TIMER\_ACTION\_W 3U Width of sc\_timer\_wdog\_action\_t.

#### Defines for sc timer wdog action t

#define SC\_TIMER\_WDOG\_ACTION\_PARTITION 0U

Reset partition.

#define SC\_TIMER\_WDOG\_ACTION\_WARM 1U

Warm reset system.

#define SC\_TIMER\_WDOG\_ACTION\_COLD 2U

Cold reset system.

#define SC TIMER WDOG ACTION BOARD 3U

Reset board.

#define SC\_TIMER\_WDOG\_ACTION\_IRQ 4U

Only generate IRQs.

# **Typedefs**

typedef uint8 t sc timer wdog action t

This type is used to configure the watchdog action.

typedef uint32 t sc timer wdog time t

This type is used to declare a watchdog time value in milliseconds.

#### **Functions**

#### **Wathdog Functions**

```
· sc err t sc timer set wdog timeout (sc ipc t ipc, sc timer wdog time t timeout)
```

This function sets the watchdog timeout in milliseconds.

sc\_err\_t sc\_timer\_set\_wdog\_pre\_timeout (sc\_ipc\_t ipc, sc\_timer\_wdog\_time\_t pre\_timeout)

This function sets the watchdog pre-timeout in milliseconds.

sc\_err\_t sc\_timer\_start\_wdog (sc\_ipc\_t ipc, sc\_bool\_t lock)

This function starts the watchdog.

sc\_err\_t sc\_timer\_stop\_wdog (sc\_ipc\_t ipc)

This function stops the watchdog if it is not locked.

sc\_err\_t sc\_timer\_ping\_wdog (sc\_ipc\_t ipc)

This function pings (services, kicks) the watchdog resetting the time before expiration back to the timeout.

sc\_err\_t sc\_timer\_get\_wdog\_status (sc\_ipc\_t ipc, sc\_timer\_wdog\_time\_t \*timeout, sc\_timer\_wdog\_time\_t \*max\_timeout, sc\_timer\_wdog\_time\_t \*remaining\_time)

This function gets the status of the watchdog.

sc\_err\_t sc\_timer\_pt\_get\_wdog\_status (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_bool\_t \*enb, sc\_timer\_wdog\_time\_t \*timeout, sc timer wdog time t \*remaining time)

This function gets the status of the watchdog of a partition.

sc\_err\_t sc\_timer\_set\_wdog\_action (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_timer\_wdog\_action\_t action)

This function configures the action to be taken when a watchdog expires.

### Real-Time Clock (RTC) Functions

• sc\_err\_t sc\_timer\_set\_rtc\_time (sc\_ipc\_t ipc, uint16\_t year, uint8\_t mon, uint8\_t day, uint8\_t hour, uint8\_t min, uint8\_t sec)

This function sets the RTC time.

sc\_err\_t sc\_timer\_get\_rtc\_time (sc\_ipc\_t ipc, uint16\_t \*year, uint8\_t \*mon, uint8\_t \*day, uint8\_t \*hour, uint8\_t \*min, uint8\_t \*sec)

This function gets the RTC time.

sc\_err\_t sc\_timer\_get\_rtc\_sec1970 (sc\_ipc\_t ipc, uint32\_t \*sec)

This function gets the RTC time in seconds since 1/1/1970.

sc\_err\_t sc\_timer\_set\_rtc\_alarm (sc\_ipc\_t ipc, uint16\_t year, uint8\_t mon, uint8\_t day, uint8\_t hour, uint8\_t min, uint8\_t sec)

This function sets the RTC alarm.

sc\_err\_t sc\_timer\_set\_rtc\_periodic\_alarm (sc\_ipc\_t ipc, uint32\_t sec)

This function sets the RTC alarm (periodic mode).

sc\_err\_t sc\_timer\_cancel\_rtc\_alarm (sc\_ipc\_t ipc)

This function cancels the RTC alarm.

• sc\_err\_t sc\_timer\_set\_rtc\_calb (sc\_ipc\_t ipc, int8\_t count)

This function sets the RTC calibration value.

# System Counter (SYSCTR) Functions

sc err t sc timer set sysctr alarm (sc ipc t ipc, uint64 t ticks)

This function sets the SYSCTR alarm.

sc\_err\_t sc\_timer\_set\_sysctr\_periodic\_alarm (sc\_ipc\_t ipc, uint64\_t ticks)

This function sets the SYSCTR alarm (periodic mode).

sc\_err\_t sc\_timer\_cancel\_sysctr\_alarm (sc\_ipc\_t ipc)

This function cancels the SYSCTR alarm.

# 11.11.1 Detailed Description

Header file containing the public API for the System Controller (SC) Timer function.

# 11.12 platform/svc/pm/api.h File Reference

Header file containing the public API for the System Controller (SC) Power Management (PM) function.

# **Macros**

#### Defines for type widths

```
    #define SC_PM_POWER_MODE_W 2U
        Width of sc_pm_power_mode_t.
    #define SC_PM_CLOCK_MODE_W 3U
        Width of sc_pm_clock_mode_t.
    #define SC_PM_RESET_TYPE_W 2U
        Width of sc_pm_reset_type_t.
    #define SC_PM_RESET_REASON_W 4U
        Width of sc_pm_reset_reason_t.
```

# **Defines for ALL parameters**

#define SC\_PM\_CLK\_ALL ((sc\_pm\_clk\_t) UINT8\_MAX)
 All clocks.

# Defines for sc\_pm\_power\_mode\_t

```
#define SC_PM_PW_MODE_OFF 0U
Power off.
#define SC_PM_PW_MODE_STBY 1U
Power in standby.
#define SC_PM_PW_MODE_LP 2U
Power in low-power.
#define SC_PM_PW_MODE_ON 3U
Power on.
```

# Defines for sc\_pm\_clk\_t

```
#define SC_PM_CLK_SLV_BUS 0U
Slave bus clock.
#define SC_PM_CLK_MST_BUS 1U
Master bus clock.
#define SC_PM_CLK_PER 2U
Peripheral clock.
#define SC_PM_CLK_PHY 3U
Phy clock.
#define SC_PM_CLK_MISC 4U
```

Misc clock.

#define SC\_PM\_CLK\_MISC0 0U

Misc 0 clock.

#define SC\_PM\_CLK\_MISC1 1U

Misc 1 clock.

#define SC\_PM\_CLK\_MISC2 2U

Misc 2 clock.

#define SC\_PM\_CLK\_MISC3 3U

Misc 3 clock.

#define SC\_PM\_CLK\_MISC4 4U

Misc 4 clock.

• #define SC\_PM\_CLK\_CPU 2U

CPU clock.

#define SC\_PM\_CLK\_PLL 4U

PLL.

• #define SC\_PM\_CLK\_BYPASS 4U

Bypass clock.

#### Defines for sc\_pm\_clk\_mode\_t

#define SC PM CLK MODE ROM INIT 0U

Clock is initialized by ROM.

#define SC\_PM\_CLK\_MODE\_OFF 1U

Clock is disabled.

#define SC\_PM\_CLK\_MODE\_ON 2U

Clock is enabled.

#define SC\_PM\_CLK\_MODE\_AUTOGATE\_SW 3U

Clock is in SW autogate mode.

#define SC\_PM\_CLK\_MODE\_AUTOGATE\_HW 4U

Clock is in HW autogate mode.

#define SC PM CLK MODE AUTOGATE SW HW 5U

Clock is in SW-HW autogate mode.

# Defines for sc\_pm\_clk\_parent\_t

• #define SC\_PM\_PARENT\_XTAL 0U

Parent is XTAL.

#define SC\_PM\_PARENT\_PLL0 1U

Parent is PLL0.

#define SC\_PM\_PARENT\_PLL1 2U

Parent is PLL1 or PLL0/2.

• #define SC\_PM\_PARENT\_PLL2 3U

Parent in PLL2 or PLL0/4.

#define SC\_PM\_PARENT\_BYPS 4U

Parent is a bypass clock.

# Defines for sc\_pm\_reset\_type\_t

• #define SC\_PM\_RESET\_TYPE\_COLD 0U

Cold reset.

• #define SC\_PM\_RESET\_TYPE\_WARM 1U

Warm reset.

#define SC\_PM\_RESET\_TYPE\_BOARD 2U

Board reset.

# Defines for sc\_pm\_reset\_reason\_t

• #define SC\_PM\_RESET\_REASON\_POR 0U

Power on reset.

• #define SC\_PM\_RESET\_REASON\_JTAG 1U

JTAG reset.

#define SC\_PM\_RESET\_REASON\_SW 2U

Software reset.

• #define SC PM RESET REASON WDOG 3U

Partition watchdog reset.

#define SC PM RESET REASON LOCKUP 4U

SCU lockup reset.

#define SC\_PM\_RESET\_REASON\_SNVS 5U

SNVS reset.

#define SC PM RESET REASON TEMP 6U

Temp panic reset.

#define SC\_PM\_RESET\_REASON\_MSI 7U

MSI reset.

#define SC\_PM\_RESET\_REASON\_UECC 8U

ECC reset.

#define SC\_PM\_RESET\_REASON\_SCFW\_WDOG 9U

SCFW watchdog reset.

#define SC PM RESET REASON ROM WDOG 10U

SCU ROM watchdog reset.

#define SC\_PM\_RESET\_REASON\_SECO 11U

SECO reset.

#define SC\_PM\_RESET\_REASON\_SCFW\_FAULT 12U

SCFW fault reset.

# Defines for sc\_pm\_sys\_if\_t

• #define SC\_PM\_SYS\_IF\_INTERCONNECT 0U

System interconnect.

• #define SC\_PM\_SYS\_IF\_MU 1U

AP -> SCU message units.

• #define SC\_PM\_SYS\_IF\_OCMEM 2U

On-chip memory (ROM/OCRAM)

• #define SC PM SYS IF DDR 3U

DDR memory.

#### Defines for sc\_pm\_wake\_src\_t

#define SC\_PM\_WAKE\_SRC\_NONE 0U

No wake source, used for self-kill.

• #define SC PM WAKE SRC SCU 1U

Wakeup from SCU to resume CPU (IRQSTEER & GIC powered down)

• #define SC\_PM\_WAKE\_SRC\_IRQSTEER 2U

Wakeup from IRQSTEER to resume CPU (GIC powered down)

• #define SC\_PM\_WAKE\_SRC\_IRQSTEER\_GIC 3U

Wakeup from IRQSTEER+GIC to wake CPU (GIC clock gated)

#define SC\_PM\_WAKE\_SRC\_GIC 4U

Wakeup from GIC to wake CPU.

# **Typedefs**

```
    typedef uint8_t sc_pm_power_mode_t
```

This type is used to declare a power mode.

typedef uint8 t sc pm clk t

This type is used to declare a clock.

typedef uint8 t sc pm clk mode t

This type is used to declare a clock mode.

typedef uint8 t sc pm clk parent t

This type is used to declare the clock parent.

typedef uint32 t sc pm clock rate t

This type is used to declare clock rates.

• typedef uint8\_t sc\_pm\_reset\_type\_t

This type is used to declare a desired reset type.

typedef uint8\_t sc\_pm\_reset\_reason\_t

This type is used to declare a reason for a reset.

typedef uint8 t sc pm sys if t

This type is used to specify a system-level interface to be power managed.

typedef uint8 t sc pm wake src t

This type is used to specify a wake source for CPU resources.

#### **Functions**

#### **Power Functions**

- sc\_err\_t sc\_pm\_set\_sys\_power\_mode (sc\_ipc\_t ipc, sc\_pm\_power\_mode\_t mode)
  - This function sets the system power mode.
- sc\_err\_t sc\_pm\_set\_partition\_power\_mode (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_power\_mode\_t mode)

This function sets the power mode of a partition.

 $\bullet \ \ sc\_err\_t \ sc\_pm\_get\_sys\_power\_mode \ (sc\_ipc\_t \ ipc, \ sc\_rm\_pt\_t \ pt, \ sc\_pm\_power\_mode\_t \ *mode) \\$ 

This function gets the power mode of a partition.

- sc\_err\_t sc\_pm\_set\_resource\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t mode)

  This function sets the power mode of a resource.
- sc\_err\_t sc\_pm\_set\_resource\_power\_mode\_all (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_power\_mode\_t mode, sc\_rsrc\_t exclude)

This function sets the power mode for all the resources owned by a child partition.

- sc\_err\_t sc\_pm\_get\_resource\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t \*mode)

  This function gets the power mode of a resource.
- sc\_err\_t sc\_pm\_req\_low\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t mode)
   This function requests the low power mode some of the resources can enter based on their state.
- sc\_err\_t sc\_pm\_req\_cpu\_low\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_power\_mode\_t mode, sc\_pm\_wake\_src\_t wake\_src)

This function requests low-power mode entry for CPU/cluster resources.

• sc\_err\_t sc\_pm\_set\_cpu\_resume\_addr (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_faddr\_t address)

This function is used to set the resume address of a CPU.

- sc\_err\_t sc\_pm\_set\_cpu\_resume (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_bool\_t isPrimary, sc\_faddr\_t address)

  This function is used to set parameters for CPU resume from low-power mode.
- sc\_err\_t sc\_pm\_req\_sys\_if\_power\_mode (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_sys\_if\_t sys\_
   if, sc\_pm\_power\_mode\_t hpm, sc\_pm\_power\_mode\_t lpm)

This function requests the power mode configuration for system-level interfaces including messaging units, interconnect, and memories.

#### **Clock/PLL Functions**

- sc\_err\_t sc\_pm\_set\_clock\_rate (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clock\_rate\_t \*rate)

  This function sets the rate of a resource's clock/PLL.
- sc\_err\_t sc\_pm\_get\_clock\_rate (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clock\_rate\_t \*rate)

  This function gets the rate of a resource's clock/PLL.
- sc\_err\_t sc\_pm\_clock\_enable (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_bool\_t enable, sc\_bool\_t autog)

This function enables/disables a resource's clock.

sc\_err\_t sc\_pm\_set\_clock\_parent (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clk\_parent\_t parent)

This function sets the parent of a resource's clock.

sc\_err\_t sc\_pm\_get\_clock\_parent (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_pm\_clk\_t clk, sc\_pm\_clk\_parent\_t \*parent)

This function gets the parent of a resource's clock.

#### **Reset Functions**

sc\_err\_t sc\_pm\_reset (sc\_ipc\_t ipc, sc\_pm\_reset\_type\_t type)

This function is used to reset the system.

sc\_err\_t sc\_pm\_reset\_reason (sc\_ipc\_t ipc, sc\_pm\_reset\_reason\_t \*reason)

This function gets a caller's reset reason.

sc\_err\_t sc\_pm\_boot (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rsrc\_t resource\_cpu, sc\_faddr\_t boot\_addr, sc\_rsrc\_t resource\_mu, sc\_rsrc\_t resource\_dev)

This function is used to boot a partition.

void sc\_pm\_reboot (sc\_ipc\_t ipc, sc\_pm\_reset\_type\_t type)

This function is used to reboot the caller's partition.

sc\_err\_t sc\_pm\_reboot\_partition (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pm\_reset\_type\_t type)

This function is used to reboot a partition.

• sc\_err\_t sc\_pm\_cpu\_start (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_bool\_t enable, sc\_faddr\_t address)

This function is used to start/stop a CPU.

# 11.12.1 Detailed Description

Header file containing the public API for the System Controller (SC) Power Management (PM) function.

This includes functions for power state control, clock control, reset control, and wake-up event control.

# 11.13 platform/svc/irg/api.h File Reference

Header file containing the public API for the System Controller (SC) Interrupt (IRQ) function.

#### **Macros**

 #define SC\_IRQ\_NUM\_GROUP 5U Number of groups.

# Defines for sc\_irq\_group\_t

- #define SC\_IRQ\_GROUP\_TEMP 0U
   Temp interrupts.
- #define SC IRQ GROUP WDOG 1U

Watchdog interrupts.

#define SC\_IRQ\_GROUP\_RTC 2U

RTC interrupts.

• #define SC IRQ GROUP WAKE 3U

Wakeup interrupts.

#define SC\_IRQ\_GROUP\_SYSCTR 4U

System counter interrupts.

# Defines for sc\_irq\_temp\_t

#define SC\_IRQ\_TEMP\_HIGH (1UL << 0U)</li>

Temp alarm interrupt.

• #define SC\_IRQ\_TEMP\_CPU0\_HIGH (1UL << 1U)

CPU0 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_CPU1\_HIGH (1UL << 2U)</li>

CPU1 temp alarm interrupt.

• #define SC\_IRQ\_TEMP\_GPU0\_HIGH (1UL << 3U)

GPU0 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_GPU1\_HIGH (1UL << 4U)</li>

GPU1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_DRC0\_HIGH (1UL << 5U)</li>

DRC0 temp alarm interrupt.

#define SC IRQ TEMP DRC1 HIGH (1UL << 6U)</li>

DRC1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_VPU\_HIGH (1UL << 7U)</li>

DRC1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_PMIC0\_HIGH (1UL << 8U)</li>

PMIC0 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_PMIC1\_HIGH (1UL << 9U)</li>

PMIC1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_LOW (1UL << 10U)</li>

Temp alarm interrupt.

#define SC\_IRQ\_TEMP\_CPU0\_LOW (1UL << 11U)</li>

CPU0 temp alarm interrupt.

#define SC IRQ TEMP CPU1 LOW (1UL << 12U)</li>

CPU1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_GPU0\_LOW (1UL << 13U)</li>

GPU0 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_GPU1\_LOW (1UL << 14U)</li>

GPU1 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_DRC0\_LOW (1UL << 15U)</li>

DRC0 temp alarm interrupt.

#define SC\_IRQ\_TEMP\_DRC1\_LOW (1UL << 16U)</li>

# Defines for sc\_irq\_wdog\_t

#define SC\_IRQ\_WDOG (1U << 0U)</li>
 Watchdog interrupt.

# Defines for sc\_irq\_rtc\_t

#define SC\_IRQ\_RTC (1U << 0U)</li>
 RTC interrupt.

### Defines for sc irq wake t

#define SC\_IRQ\_BUTTON (1U << 0U)
 Button interrupt.</li>
 #define SC\_IRQ\_PAD (1U << 1U)
 Pad wakeup.</li>

#### Defines for sc irq sysctr t

 #define SC\_IRQ\_SYSCTR (1U << 0U) SYSCTR interrupt.

# **Typedefs**

• typedef uint8\_t sc\_irq\_group\_t

This type is used to declare an interrupt group.

typedef uint8\_t sc\_irq\_temp\_t

This type is used to declare a bit mask of temp interrupts.

typedef uint8\_t sc\_irq\_wdog\_t

This type is used to declare a bit mask of watchdog interrupts.

typedef uint8\_t sc\_irq\_rtc\_t

This type is used to declare a bit mask of RTC interrupts.

typedef uint8\_t sc\_irq\_wake\_t

This type is used to declare a bit mask of wakeup interrupts.

# **Functions**

- sc\_err\_t sc\_irq\_enable (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_irq\_group\_t group, uint32\_t mask, sc\_bool\_t enable)

  This function enables/disables interrupts.
- sc\_err\_t sc\_irq\_status (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_irq\_group\_t group, uint32\_t \*status)

  This function returns the current interrupt status (regardless if masked).

# 11.13.1 Detailed Description

Header file containing the public API for the System Controller (SC) Interrupt (IRQ) function.

# 11.14 platform/svc/misc/api.h File Reference

Header file containing the public API for the System Controller (SC) Miscellaneous (MISC) function.

#### **Macros**

#define SC\_MISC\_DMA\_GRP\_MAX 31U
 Max DMA channel priority group.

# **Defines for type widths**

 #define SC\_MISC\_DMA\_GRP\_W 5U Width of sc\_misc\_dma\_group\_t.

#### Defines for sc misc boot status t

- #define SC\_MISC\_BOOT\_STATUS\_SUCCESS 0U Success.
   #define SC\_MISC\_BOOT\_STATUS\_SECURITY 1U
- #define SC\_MISC\_BOOT\_STATUS\_SECURITY 1U Security violation.

# Defines for sc\_misc\_temp\_t

- #define SC\_MISC\_TEMP 0U

  Temp sensor.
- #define SC\_MISC\_TEMP\_HIGH 1U

Temp high alarm.

• #define SC\_MISC\_TEMP\_LOW 2U

Temp low alarm.

#### Defines for sc misc seco auth cmd t

#define SC\_MISC\_AUTH\_CONTAINER 0U
 Authenticate container.

```
    #define SC_MISC_VERIFY_IMAGE 1U
```

Verify image.

#define SC MISC REL CONTAINER 2U

Release container.

#define SC\_MISC\_SECO\_AUTH\_SECO\_FW 3U

SECO Firmware.

#define SC\_MISC\_SECO\_AUTH\_HDMI\_TX\_FW 4U

HDMI TX Firmware.

• #define SC\_MISC\_SECO\_AUTH\_HDMI\_RX\_FW 5U

HDMI RX Firmware.

#### Defines for sc misc bt t

- #define SC MISC BT PRIMARY 0U
- #define SC\_MISC\_BT\_SECONDARY 1U
- #define SC MISC BT RECOVERY 2U
- #define SC MISC BT MANUFACTURE 3U
- #define SC\_MISC\_BT\_SERIAL 4U

# **Typedefs**

• typedef uint8\_t sc\_misc\_dma\_group\_t

This type is used to store a DMA channel priority group.

typedef uint8 t sc misc boot status t

This type is used report boot status.

typedef uint8 t sc misc seco auth cmd t

This type is used to issue SECO authenticate commands.

typedef uint8\_t sc\_misc\_temp\_t

This type is used report boot status.

typedef uint8\_t sc\_misc\_bt\_t

This type is used report the boot type.

# **Functions**

#### **Control Functions**

- sc\_err\_t sc\_misc\_set\_control (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_ctrl\_t ctrl, uint32\_t val)

  This function sets a miscellaneous control value.
- sc\_err\_t sc\_misc\_get\_control (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_ctrl\_t ctrl, uint32\_t \*val)

This function gets a miscellaneous control value.

# **DMA Functions**

- sc\_err\_t sc\_misc\_set\_max\_dma\_group (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_misc\_dma\_group\_t max)

  This function configures the max DMA channel priority group for a partition.
- sc\_err\_t sc\_misc\_set\_dma\_group (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_misc\_dma\_group\_t group)
   This function configures the priority group for a DMA channel.

#### **Security Functions**

 sc\_err\_t sc\_misc\_seco\_image\_load (sc\_ipc\_t ipc, sc\_faddr\_t addr\_src, sc\_faddr\_t addr\_dst, uint32\_t len, sc\_bool t fw)

This function loads a SECO image.

sc\_err\_t sc\_misc\_seco\_authenticate (sc\_ipc\_t ipc, sc\_misc\_seco\_auth\_cmd\_t cmd, sc\_faddr\_t addr)

This function is used to authenticate a SECO image or command.

• sc\_err\_t sc\_misc\_seco\_fuse\_write (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function securely writes a group of fuse words.

sc\_err\_t sc\_misc\_seco\_enable\_debug (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function securely enables debug.

sc\_err\_t sc\_misc\_seco\_forward\_lifecycle (sc\_ipc\_t ipc, uint32\_t change)

This function updates the lifecycle of the device.

sc\_err\_t sc\_misc\_seco\_return\_lifecycle (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function updates the lifecycle to one of the return lifecycles.

void sc\_misc\_seco\_build\_info (sc\_ipc\_t ipc, uint32\_t \*version, uint32\_t \*commit)

This function is used to return the SECO FW build info.

sc\_err\_t sc\_misc\_seco\_chip\_info (sc\_ipc\_t ipc, uint16\_t \*lc, uint16\_t \*monotonic, uint32\_t \*uid\_l, uint32\_t \*uid\_h)

This function is used to return SECO chip info.

• sc err t sc misc seco attest mode (sc ipc t ipc, uint32 t mode)

This function is used to set the attestation mode.

sc\_err\_t sc\_misc\_seco\_attest (sc\_ipc\_t ipc, uint64\_t nonce)

This function is used to request atestation.

sc\_err\_t sc\_misc\_seco\_get\_attest\_pkey (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function is used to retrieve the attestation public key.

sc\_err\_t sc\_misc\_seco\_get\_attest\_sign (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function is used to retrieve attestation signature and parameters.

sc\_err\_t sc\_misc\_seco\_attest\_verify (sc\_ipc\_t ipc, sc\_faddr\_t addr)

This function is used to verify attestation.

• sc\_err\_t sc\_misc\_seco\_commit (sc\_ipc\_t ipc, uint32\_t \*info)

This function is used to commit into the fuses any new SRK revocation and FW version information that have been found in the primary and secondary containers.

### **Debug Functions**

void sc\_misc\_debug\_out (sc\_ipc\_t ipc, uint8\_t ch)

This function is used output a debug character from the SCU UART.

sc err t sc misc waveform capture (sc ipc t ipc, sc bool t enable)

This function starts/stops emulation waveform capture.

void sc\_misc\_build\_info (sc\_ipc\_t ipc, uint32\_t \*build, uint32\_t \*commit)

This function is used to return the SCFW build info.

void sc\_misc\_unique\_id (sc\_ipc\_t ipc, uint32\_t \*id\_l, uint32\_t \*id\_h)

This function is used to return the device's unique ID.

#### **Other Functions**

sc\_err\_t sc\_misc\_set\_ari (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rsrc\_t resource\_mst, uint16\_t ari, sc\_bool\_t enable)

This function configures the ARI match value for PCIe/SATA resources.

void sc\_misc\_boot\_status (sc\_ipc\_t ipc, sc\_misc\_boot\_status\_t status)

This function reports boot status.

• sc err t sc misc boot done (sc ipc t ipc, sc rsrc t cpu)

This function tells the SCFW that a CPU is done booting.

sc err t sc misc otp fuse read (sc ipc t ipc, uint32 t word, uint32 t \*val)

```
This function reads a given fuse word index.
• sc err t sc misc otp fuse write (sc ipc t ipc, uint32 t word, uint32 t val)
      This function writes a given fuse word index.
• sc_err_t sc_misc_set_temp (sc_ipc_t ipc, sc_rsrc_t resource, sc_misc_temp_t temp, int16_t celsius, int8_t
  tenths)
      This function sets a temp sensor alarm.

    sc_err_t sc_misc_get_temp (sc_ipc_t ipc, sc_rsrc_t resource, sc_misc_temp_t temp, int16_t *celsius, int8_t

  *tenths)
      This function gets a temp sensor value.

    void sc_misc_get_boot_dev (sc_ipc_t ipc, sc_rsrc_t *dev)

      This function returns the boot device.

    sc_err_t sc_misc_get_boot_type (sc_ipc_t ipc, sc_misc_bt_t *type)

      This function returns the boot type.

    void sc_misc_get_button_status (sc_ipc_t ipc, sc_bool_t *status)

      This function returns the current status of the ON/OFF button.

    sc_err_t sc_misc_rompatch_checksum (sc_ipc_t ipc, uint32_t *checksum)
```

# 11.14.1 Detailed Description

Header file containing the public API for the System Controller (SC) Miscellaneous (MISC) function.

# 11.15 platform/svc/rm/api.h File Reference

This function returns the ROM patch checksum.

Header file containing the public API for the System Controller (SC) Resource Management (RM) function.

#### **Macros**

#### Defines for type widths

```
#define SC_RM_PARTITION_W 5U

Width of sc_rm_pt_t.
#define SC_RM_MEMREG_W 6U

Width of sc_rm_mr_t.
#define SC_RM_DID_W 4U

Width of sc_rm_did_t.
#define SC_RM_SID_W 6U

Width of sc_rm_sid_t.
#define SC_RM_SPA_W 2U

Width of sc_rm_spa_t.
#define SC_RM_PERM_W 3U

Width of sc_rm_perm_t.
```

# **Defines for ALL parameters**

```
    #define SC_RM_PT_ALL ((sc_rm_pt_t) UINT8_MAX)
        All partitions.
    #define SC_RM_MR_ALL ((sc_rm_mr_t) UINT8_MAX)
```

All memory regions.

# Defines for sc\_rm\_spa\_t

• #define SC RM SPA PASSTHRU 0U

Pass through (attribute driven by master)

• #define SC RM SPA PASSSID 1U

Pass through and output on SID.

#define SC\_RM\_SPA\_ASSERT 2U

Assert (force to be secure/privileged)

• #define SC RM SPA NEGATE 3U

Negate (force to be non-secure/user)

# Defines for sc\_rm\_perm\_t

#define SC\_RM\_PERM\_NONE 0U

No access.

#define SC\_RM\_PERM\_SEC\_R 1U

Secure RO.

• #define SC\_RM\_PERM\_SECPRIV\_RW 2U

Secure privilege R/W.

• #define SC\_RM\_PERM\_SEC\_RW 3U

Secure R/W.

• #define SC\_RM\_PERM\_NSPRIV\_R 4U

Secure R/W, non-secure privilege RO.

• #define SC\_RM\_PERM\_NS\_R 5U

Secure R/W, non-secure RO.

• #define SC\_RM\_PERM\_NSPRIV\_RW 6U

Secure R/W, non-secure privilege R/W.

• #define SC\_RM\_PERM\_FULL 7U

Full access.

# **Typedefs**

typedef uint8\_t sc\_rm\_pt\_t

This type is used to declare a resource partition.

• typedef uint8\_t sc\_rm\_mr\_t

This type is used to declare a memory region.

• typedef uint8\_t sc\_rm\_did\_t

This type is used to declare a resource domain ID used by the isolation HW.

typedef uint16\_t sc\_rm\_sid\_t

This type is used to declare an SMMU StreamID.

• typedef uint8\_t sc\_rm\_spa\_t

This type is a used to declare master transaction attributes.

• typedef uint8\_t sc\_rm\_perm\_t

This type is used to declare a resource/memory region access permission.

#### **Functions**

#### **Partition Functions**

sc\_err\_t sc\_rm\_partition\_alloc (sc\_ipc\_t ipc, sc\_rm\_pt\_t \*pt, sc\_bool\_t secure, sc\_bool\_t isolated, sc\_bool\_t restricted, sc\_bool\_t grant, sc\_bool\_t coherent)

This function requests that the SC create a new resource partition.

• sc\_err\_t sc\_rm\_set\_confidential (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_bool\_t retro)

This function makes a partition confidential.

• sc\_err\_t sc\_rm\_partition\_free (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt)

This function frees a partition and assigns all resources to the caller.

sc rm did t sc rm get did (sc ipc t ipc)

This function returns the DID of a partition.

sc\_err\_t sc\_rm\_partition\_static (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rm\_did\_t did)

This function forces a partition to use a specific static DID.

sc\_err\_t sc\_rm\_partition\_lock (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt)

This function locks a partition.

sc err t sc rm get partition (sc ipc t ipc, sc rm pt t \*pt)

This function gets the partition handle of the caller.

sc\_err\_t sc\_rm\_set\_parent (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rm\_pt\_t pt\_parent)

This function sets a new parent for a partition.

sc\_err\_t sc\_rm\_move\_all (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt\_src, sc\_rm\_pt\_t pt\_dst, sc\_bool\_t move\_rsrc, sc\_bool\_t move pads)

This function moves all movable resources/pads owned by a source partition to a destination partition.

#### **Resource Functions**

sc err t sc rm assign resource (sc ipc t ipc, sc rm pt t pt, sc rsrc t resource)

This function assigns ownership of a resource to a partition.

sc\_err\_t sc\_rm\_set\_resource\_movable (sc\_ipc\_t ipc, sc\_rsrc\_t resource\_fst, sc\_rsrc\_t resource\_lst, sc\_bool\_t movable)

This function flags resources as movable or not.

• sc\_err\_t sc\_rm\_set\_subsys\_rsrc\_movable (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_bool\_t movable)

This function flags all of a subsystem's resources as movable or not.

sc\_err\_t sc\_rm\_set\_master\_attributes (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_spa\_t sa, sc\_rm\_spa\_t pa, sc\_bool\_t smmu\_bypass)

This function sets attributes for a resource which is a bus master (i.e.

sc\_err\_t sc\_rm\_set\_master\_sid (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_sid\_t sid)

This function sets the StreamID for a resource which is a bus master (i.e.

sc\_err\_t sc\_rm\_set\_peripheral\_permissions (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_pt\_t pt, sc\_rm\_perm\_t perm)

This function sets access permissions for a peripheral resource.

sc\_bool\_t sc\_rm\_is\_resource\_owned (sc\_ipc\_t ipc, sc\_rsrc\_t resource)

This function gets ownership status of a resource.

sc\_bool\_t sc\_rm\_is\_resource\_master (sc\_ipc\_t ipc, sc\_rsrc\_t resource)

This function is used to test if a resource is a bus master.

sc\_bool\_t sc\_rm\_is\_resource\_peripheral (sc\_ipc\_t ipc, sc\_rsrc\_t resource)

This function is used to test if a resource is a peripheral.

• sc\_err\_t sc\_rm\_get\_resource\_info (sc\_ipc\_t ipc, sc\_rsrc\_t resource, sc\_rm\_sid\_t \*sid)

This function is used to obtain info about a resource.

#### **Memory Region Functions**

sc err t sc rm memreg alloc (sc ipc t ipc, sc rm mr t \*mr, sc faddr t addr start, sc faddr t addr end)

This function requests that the SC create a new memory region.

sc\_err\_t sc\_rm\_memreg\_split (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr, sc\_rm\_mr\_t \*mr\_ret, sc\_faddr\_t addr\_start, sc faddr t addr end)

This function requests that the SC split a memory region.

sc\_err\_t sc\_rm\_memreg\_free (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr)

This function frees a memory region.

- sc\_err\_t sc\_rm\_find\_memreg (sc\_ipc\_t ipc, sc\_rm\_mr\_t \*mr, sc\_faddr\_t addr\_start, sc\_faddr\_t addr\_end)

  Internal SC function to find a memory region.
- sc\_err\_t sc\_rm\_assign\_memreg (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_rm\_mr\_t mr)

This function assigns ownership of a memory region.

- sc\_err\_t sc\_rm\_set\_memreg\_permissions (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr, sc\_rm\_pt\_t pt, sc\_rm\_perm\_t perm)

  This function sets access permissions for a memory region.
- sc\_bool\_t sc\_rm\_is\_memreg\_owned (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr)

This function gets ownership status of a memory region.

sc\_err\_t sc\_rm\_get\_memreg\_info (sc\_ipc\_t ipc, sc\_rm\_mr\_t mr, sc\_faddr\_t \*addr\_start, sc\_faddr\_t \*addr\_← end)

This function is used to obtain info about a memory region.

#### **Pad Functions**

sc\_err\_t sc\_rm\_assign\_pad (sc\_ipc\_t ipc, sc\_rm\_pt\_t pt, sc\_pad\_t pad)

This function assigns ownership of a pad to a partition.

• sc\_err\_t sc\_rm\_set\_pad\_movable (sc\_ipc\_t ipc, sc\_pad\_t pad\_fst, sc\_pad\_t pad\_lst, sc\_bool\_t movable)

This function flags pads as movable or not.

sc\_bool\_t sc\_rm\_is\_pad\_owned (sc\_ipc\_t ipc, sc\_pad\_t pad)

This function gets ownership status of a pad.

### **Debug Functions**

void sc rm dump (sc ipc t ipc)

This function dumps the RM state for debug.

# 11.15.1 Detailed Description

Header file containing the public API for the System Controller (SC) Resource Management (RM) function.

This includes functions for partitioning resources, pads, and memory regions.

# Index

| (PDD) Poord Interface 212                  | au prio modo t 04                            |
|--------------------------------------------|----------------------------------------------|
| (BRD) Board Interface, 212                 | sw_pmic_mode_t, 94                           |
| BRD_ERR, 215                               | sw_vmode_reg_t, 95                           |
| board_config_debug_uart, 217               | vgen_pmic_mode_t, 95                         |
| board_config_sc, 217                       | (DRV) PF8100 Power Management IC Driver, 100 |
| board_cpu_reset, 223                       | Ido_mode_t, 102                              |
| board_ddr_action_t, 216                    | pf8100_get_pmic_temp, 106                    |
| board_ddr_config, 219                      | pf8100_get_pmic_version, 103                 |
| board_early_cpu, 220                       | pf8100_pmic_get_mode, 105                    |
| board_fault, 224                           | pf8100_pmic_get_voltage, 104                 |
| board_get_button_status, 224               | pf8100_pmic_irq_service, 107                 |
| board_get_control, 225                     | pf8100_pmic_set_mode, 104                    |
| board_get_debug_uart, 216                  | pf8100_pmic_set_voltage, 103                 |
| board_init, 216                            | pf8100_set_pmic_temp_alarm, 106              |
| board_init_ddr, 218                        | pf8100_vregs_t, 102                          |
| board_panic, 223                           | sw_mode_t, 102                               |
| board_parameter, 218                       | vmode_reg_t, 103                             |
| board_parm_t, 215                          | (DRV) Power Management IC Driver, 82         |
| board_power, 222                           | dynamic_get_pmic_temp, 88                    |
| board_reset, 223                           | dynamic_get_pmic_version, 87                 |
| board_rsrc_avail, 218                      | dynamic_pmic_get_mode, 86                    |
| board_security_violation, 224              | dynamic_pmic_get_voltage, 84                 |
| board_set_control, 224                     | <pre>dynamic_pmic_irq_service, 86</pre>      |
| board_set_power_mode, 220                  | dynamic_pmic_register_access, 87             |
| board_set_voltage, 221                     | dynamic_pmic_set_mode, 85                    |
| board_system_config, 219                   | dynamic_pmic_set_voltage, 84                 |
| board_trans_resource_power, 221            | dynamic_set_pmic_temp_alarm, 88              |
| CHECK_ANY_BIT_CLR4, 215                    | i2c_error_flags, 84                          |
| CHECK_ANY_BIT_SET4, 215                    | i2c_read, 90                                 |
| CHECK_BITS_CLR4, 214                       | i2c_read_sub, 90                             |
| CHECK_BITS_SET4, 214                       | i2c_write, 89                                |
| (DRV) General-Purpose Input/Output, 27     | i2c_write_sub, 89                            |
| FSL_GPIO_DRIVER_VERSION, 28                | pmic_get_device_id, 91                       |
| gpio_pin_direction_t, 28                   | (SVC) Interrupt Service, 160                 |
| (DRV) Low Power I2C Driver, 39             | sc_irq_enable, 162                           |
| _lpi2c_status, 40                          | sc_irq_status, 163                           |
| FSL_LPI2C_DRIVER_VERSION, 39               | (SVC) Miscellaneous Service, 164             |
| (DRV) PF100 Power Management IC Driver, 92 | sc_misc_boot_done, 181                       |
| pf100_get_pmic_temp, 97                    | sc_misc_boot_status, 180                     |
| pf100 get pmic version, 95                 | sc_misc_build_info, 179                      |
| pf100_pmic_get_voltage, 96                 | sc_misc_debug_out, 178                       |
| pf100_pmic_irq_service, 98                 | sc_misc_get_boot_dev, 184                    |
| pf100_pmic_set_mode, 97                    | sc_misc_get_boot_type, 184                   |
| pf100_pmic_set_voltage, 95                 | sc_misc_get_button_status, 185               |
| pf100 set pmic temp alarm, 98              | sc_misc_get_control, 168                     |
| pf100 vol regs t, 94                       | sc_misc_get_temp, 183                        |
|                                            |                                              |

| sc_misc_otp_fuse_read, 181                        | sc_pm_get_clock_parent, 155                                |
|---------------------------------------------------|------------------------------------------------------------|
| sc_misc_otp_fuse_write, 182                       | sc_pm_get_clock_rate, 153                                  |
| sc_misc_rompatch_checksum, 185                    | sc_pm_get_resource_power_mode, 149                         |
| sc_misc_seco_attest, 175                          | sc_pm_get_sys_power_mode, 147                              |
| sc_misc_seco_attest_mode, 174                     | sc_pm_power_mode_t, 145                                    |
| sc_misc_seco_attest_verify, 177                   | sc_pm_reboot, 157                                          |
| sc_misc_seco_authenticate, 170                    | sc_pm_reboot_partition, 158                                |
| sc_misc_seco_build_info, 173                      | sc_pm_req_cpu_low_power_mode, 150                          |
| sc_misc_seco_chip_info, 174                       | sc_pm_req_low_power_mode, 149                              |
| sc_misc_seco_commit, 177                          | sc_pm_req_sys_if_power_mode, 151                           |
| sc_misc_seco_enable_debug, 172                    | sc_pm_reset, 155                                           |
| sc_misc_seco_forward_lifecycle, 172               | sc_pm_reset_reason, 156                                    |
| sc_misc_seco_fuse_write, 171                      | sc_pm_set_clock_parent, 154                                |
| sc_misc_seco_get_attest_pkey, 175                 | sc_pm_set_clock_rate, 152                                  |
| sc_misc_seco_get_attest_sign, 176                 | sc_pm_set_cpu_resume, 151                                  |
| sc_misc_seco_image_load, 170                      | sc_pm_set_cpu_resume_addr, 150                             |
| sc_misc_seco_return_lifecycle, 173                | sc_pm_set_partition_power_mode, 146                        |
| sc_misc_set_ari, 180                              | sc_pm_set_resource_power_mode, 147                         |
| sc_misc_set_control, 167                          | sc_pm_set_resource_power_mode_all, 148                     |
| sc_misc_set_dma_group, 169                        | sc pm set sys power mode, 145                              |
| sc_misc_set_max_dma_group, 168                    | (SVC) Resource Management Service, 186                     |
| sc_misc_set_temp, 182                             | sc_rm_assign_memreg, 207                                   |
| sc_misc_unique_id, 179                            | sc_rm_assign_pad, 209                                      |
| sc_misc_waveform_capture, 178                     | sc_rm_assign_resource, 198                                 |
| (SVC) Pad Service, 108                            | sc_rm_dump, 211                                            |
| sc_pad_28fdsoi_dse_t, 113                         | sc_rm_find_memreg, 206                                     |
| sc_pad_28fdsoi_ps_t, 113                          | sc_rm_get_did, 194                                         |
| sc_pad_28fdsoi_pus_t, 113                         | sc_rm_get_did, 194<br>sc_rm_get_memreg_info, 209           |
| sc_pad_zoidsoi_pus_t, 113<br>sc_pad_config_t, 113 | sc_rm_get_partition, 196                                   |
| sc_pad_comg_, 113<br>sc_pad_get, 119              | sc_rm_get_partition, 190 sc_rm_get_resource_info, 204      |
| —• — <del>•</del>                                 | sc_rm_is_memreg_owned, 208                                 |
| sc_pad_get_all, 118                               | <del>-</del> _                                             |
| sc_pad_get_gp, 115                                | sc_rm_is_pad_owned, 210                                    |
| sc_pad_get_gp_28fdsoi, 121                        | sc_rm_is_resource_master, 203 sc rm is resource owned, 202 |
| sc_pad_get_gp_28fdsoi_comp, 124                   |                                                            |
| sc_pad_get_gp_28fdsoi_hsic, 122                   | sc_rm_is_resource_peripheral, 203                          |
| sc_pad_get_mux, 114                               | sc_rm_memreg_alloc, 204                                    |
| sc_pad_get_wakeup, 117                            | sc_rm_memreg_free, 206                                     |
| sc_pad_iso_t, 113                                 | sc_rm_memreg_split, 205                                    |
| sc_pad_set, 119                                   | sc_rm_move_all, 197                                        |
| sc_pad_set_all, 117                               | sc_rm_partition_alloc, 192                                 |
| sc_pad_set_gp, 115                                | sc_rm_partition_free, 193                                  |
| sc_pad_set_gp_28fdsoi, 120                        | sc_rm_partition_lock, 196                                  |
| sc_pad_set_gp_28fdsoi_comp, 123                   | sc_rm_partition_static, 194                                |
| sc_pad_set_gp_28fdsoi_hsic, 121                   | sc_rm_perm_t, 191                                          |
| sc_pad_set_mux, 114                               | sc_rm_set_confidential, 193                                |
| sc_pad_set_wakeup, 116                            | sc_rm_set_master_attributes, 200                           |
| (SVC) Power Management Service, 138               | sc_rm_set_master_sid, 201                                  |
| SC_PM_CLK_MODE_ON, 144                            | sc_rm_set_memreg_permissions, 207                          |
| SC_PM_CLK_MODE_ROM_INIT, 144                      | sc_rm_set_pad_movable, 210                                 |
| SC_PM_PARENT_BYPS, 145                            | sc_rm_set_parent, 197                                      |
| SC_PM_PARENT_XTAL, 144                            | sc_rm_set_peripheral_permissions, 202                      |
| sc_pm_boot, 157                                   | sc_rm_set_resource_movable, 199                            |
| sc_pm_clock_enable, 153                           | sc_rm_set_subsys_rsrc_movable, 200                         |
| sc_pm_cpu_start, 158                              | (SVC) Timer Service, 126                                   |

| sc_timer_cancel_rtc_alarm, 134          | lpi2c_slave_config_t, 238  |
|-----------------------------------------|----------------------------|
| sc_timer_cancel_sysctr_alarm, 136       | addressMatchMode           |
| sc_timer_get_rtc_sec1970, 133           | lpi2c_slave_config_t, 238  |
| sc_timer_get_rtc_time, 132              |                            |
| sc_timer_get_wdog_status, 129           | BRD_ERR                    |
| sc_timer_ping_wdog, 129                 | (BRD) Board Interface, 215 |
| sc_timer_pt_get_wdog_status, 130        | baudRate_Hz                |
| sc_timer_set_rtc_alarm, 133             | lpi2c_master_config_t, 231 |
| sc_timer_set_rtc_calb, 135              | board_config_debug_uart    |
| sc_timer_set_rtc_periodic_alarm, 134    | (BRD) Board Interface, 217 |
| sc_timer_set_rtc_time, 131              | board_config_sc            |
| sc_timer_set_sysctr_alarm, 135          | (BRD) Board Interface, 217 |
| sc_timer_set_sysctr_periodic_alarm, 136 | board_cpu_reset            |
| sc_timer_set_wdog_action, 131           | (BRD) Board Interface, 223 |
| sc_timer_set_wdog_pre_timeout, 128      | board_ddr_action_t         |
| sc_timer_set_wdog_timeout, 127          | (BRD) Board Interface, 216 |
| sc_timer_start_wdog, 128                | board_ddr_config           |
| sc_timer_stop_wdog, 129                 | (BRD) Board Interface, 219 |
| _lpi2c_master_flags                     | board_early_cpu            |
| LPI2C Master Driver, 44                 | (BRD) Board Interface, 220 |
| _lpi2c_master_handle                    | board_fault                |
| buf, 233                                | (BRD) Board Interface, 224 |
| commandBuffer, 233                      | board_get_button_status    |
| completionCallback, 234                 | (BRD) Board Interface, 224 |
| remainingBytes, 233                     | board_get_control          |
| state, 233                              | (BRD) Board Interface, 225 |
| transfer, 233                           | board_get_debug_uart       |
| userData, 234                           | (BRD) Board Interface, 216 |
| _lpi2c_master_transfer                  | board_init                 |
| data, 236                               | (BRD) Board Interface, 216 |
| dataSize, 236                           | board_init_ddr             |
| direction, 235                          | (BRD) Board Interface, 218 |
| flags, 235                              | board_panic                |
| slaveAddress, 235                       | (BRD) Board Interface, 223 |
| subaddress, 235                         | board_parameter            |
| subaddressSize, 235                     | (BRD) Board Interface, 218 |
| _lpi2c_master_transfer_flags            | board_parm_t               |
| LPI2C Master Driver, 47                 | (BRD) Board Interface, 215 |
| _lpi2c_slave_flags                      | board_power                |
| LPI2C Slave Driver, 64                  | (BRD) Board Interface, 222 |
| _lpi2c_slave_handle                     | board_reset                |
| callback, 242                           | (BRD) Board Interface, 223 |
| eventMask, 242                          | board_rsrc_avail           |
| isBusy, 241                             | (BRD) Board Interface, 218 |
| transfer, 241                           | board_security_violation   |
| transferredCount, 242                   | (BRD) Board Interface, 224 |
| userData, 242                           | board_set_control          |
| wasTransmit, 241                        | (BRD) Board Interface, 224 |
| _lpi2c_status                           | board_set_power_mode       |
| (DRV) Low Power I2C Driver, 40          | (BRD) Board Interface, 220 |
|                                         | board_set_voltage          |
| address0                                | (BRD) Board Interface, 221 |
| lpi2c_slave_config_t, 237               | board_system_config        |
| address1                                | (BRD) Board Interface, 219 |
|                                         |                            |

| board_trans_resource_power           | enable                                 |
|--------------------------------------|----------------------------------------|
| (BRD) Board Interface, 221           | lpi2c_master_config_t, 231             |
| buf                                  | enableAck                              |
| _lpi2c_master_handle, 233            | lpi2c_slave_config_t, 238              |
| busIdleTimeout_ns                    | enableAddress                          |
| lpi2c_master_config_t, 231           | lpi2c_slave_config_t, 239              |
|                                      | enableDoze                             |
| CHECK_ANY_BIT_CLR4                   | lpi2c_master_config_t, 230             |
| (BRD) Board Interface, 215           | enableGeneralCall                      |
| CHECK_ANY_BIT_SET4                   | lpi2c_slave_config_t, 238              |
| (BRD) Board Interface, 215           | enableMaster                           |
| CHECK_BITS_CLR4                      | lpi2c_master_config_t, 230             |
| (BRD) Board Interface, 214           | enableReceivedAddressRead              |
| CHECK_BITS_SET4                      | lpi2c_slave_config_t, 239              |
| (BRD) Board Interface, 214           | enableRx                               |
| callback                             | lpi2c_slave_config_t, 239              |
| _lpi2c_slave_handle, 242             | enableSlave                            |
| clockHoldTime_ns                     | lpi2c_slave_config_t, 237              |
| lpi2c_slave_config_t, 240            | enableTx                               |
| commandBuffer                        | lpi2c_slave_config_t, 239              |
| _lpi2c_master_handle, 233            | event                                  |
| completionCallback                   | lpi2c_slave_transfer_t, 243            |
| _lpi2c_master_handle, 234            | eventMask                              |
| completionStatus                     | _lpi2c_slave_handle, 242               |
| lpi2c_slave_transfer_t, 243          |                                        |
|                                      | FGPIO Driver, 34                       |
| data                                 | FGPIO_ClearPinsInterruptFlags, 38      |
| _lpi2c_master_transfer, 236          | FGPIO_ClearPinsOutput, 36              |
| dataSize                             | FGPIO_GetPinsInterruptFlags, 37        |
| _lpi2c_master_transfer, 236          | FGPIO_PinInit, 35                      |
| dataValidDelay_ns                    | FGPIO_ReadPinInput, 37                 |
| lpi2c_slave_config_t, 240            | FGPIO_SetPinsOutput, 36                |
| debugEnable                          | FGPIO_TogglePinsOutput, 37             |
| lpi2c_master_config_t, 230           | FGPIO_WritePinOutput, 36               |
| direction                            | FGPIO_ClearPinsInterruptFlags          |
| _lpi2c_master_transfer, 235          | FGPIO Driver, 38                       |
| dynamic_get_pmic_temp                | FGPIO_ClearPinsOutput                  |
| (DRV) Power Management IC Driver, 88 | FGPIO Driver, 36                       |
| dynamic_get_pmic_version             | FGPIO_GetPinsInterruptFlags            |
| (DRV) Power Management IC Driver, 87 | FGPIO Driver, 37                       |
| dynamic_pmic_get_mode                | FGPIO_PinInit                          |
| (DRV) Power Management IC Driver, 86 | FGPIO Driver, 35                       |
| dynamic_pmic_get_voltage             | FGPIO_ReadPinInput                     |
| (DRV) Power Management IC Driver, 84 | FGPIO Driver, 37                       |
| dynamic_pmic_irq_service             | FGPIO_SetPinsOutput                    |
| (DRV) Power Management IC Driver, 86 | FGPIO Driver, 36                       |
| dynamic_pmic_register_access         | FGPIO_TogglePinsOutput                 |
| (DRV) Power Management IC Driver, 87 | FGPIO Driver, 37                       |
| dynamic_pmic_set_mode                | FGPIO_WritePinOutput                   |
| (DRV) Power Management IC Driver, 85 | FGPIO Driver, 36                       |
| dynamic_pmic_set_voltage             | FSL_GPIO_DRIVER_VERSION                |
| (DRV) Power Management IC Driver, 84 | (DRV) General-Purpose Input/Output, 28 |
| dynamic_set_pmic_temp_alarm          | FSL_LPI2C_DRIVER_VERSION               |
| (DRV) Power Management IC Driver, 88 | (DRV) Low Power I2C Driver, 39         |

| filterDozeEnable                       | sc_ipc_read, 261                     |
|----------------------------------------|--------------------------------------|
| lpi2c_slave_config_t, 238              | sc_ipc_write, 262                    |
| filterEnable                           | isBusy                               |
| lpi2c_slave_config_t, 238              | _lpi2c_slave_handle, 241             |
| flags                                  |                                      |
| _lpi2c_master_transfer, 235            | LPI2C μCOS/II Driver, 80             |
|                                        | LPI2C μCOS/III Driver, 81            |
| GPIO Driver, 29                        | LPI2C FreeRTOS Driver, 79            |
| GPIO_ClearPinsInterruptFlags, 33       | LPI2C Master DMA Driver, 77          |
| GPIO_ClearPinsOutput, 31               | LPI2C Master Driver, 41              |
| GPIO_GetPinsInterruptFlags, 32         | _lpi2c_master_flags, 44              |
| GPIO_PinInit, 30                       | _lpi2c_master_transfer_flags, 47     |
| GPIO_ReadPinInput, 32                  | LPI2C_MasterClearStatusFlags, 50     |
| GPIO_SetPinsOutput, 31                 | LPI2C_MasterConfigureDataMatch, 49   |
| GPIO_TogglePinsOutput, 31              | LPI2C_MasterDeinit, 49               |
| GPIO_WritePinOutput, 30                | LPI2C_MasterDisableInterrupts, 52    |
| GPIO_ClearPinsInterruptFlags           | LPI2C MasterEnable, 50               |
| GPIO Driver, 33                        | LPI2C_MasterEnableDMA, 52            |
| GPIO_ClearPinsOutput                   | LPI2C_MasterEnableInterrupts, 51     |
| GPIO Driver, 31                        | LPI2C_MasterGetBusIdleState, 55      |
| GPIO_GetPinsInterruptFlags             | LPI2C MasterGetDefaultConfig, 48     |
| GPIO Driver, 32                        | LPI2C_MasterGetEnabledInterrupts, 52 |
| GPIO_PinInit                           | LPI2C_MasterGetFifoCounts, 54        |
| GPIO Driver, 30                        | LPI2C MasterGetRxFifoAddress, 53     |
| GPIO_ReadPinInput                      | LPI2C_MasterGetStatusFlags, 50       |
| GPIO Driver, 32                        | LPI2C_MasterGetTxFifoAddress, 53     |
| GPIO_SetPinsOutput                     | LPI2C_MasterInit, 48                 |
| GPIO Driver, 31                        |                                      |
| GPIO_TogglePinsOutput                  | LPI2C_MasterReceive, 57              |
| GPIO Driver, 31                        | LPI2C_MasterRepeatedStart, 56        |
| GPIO_WritePinOutput                    | LPI2C_MasterReset, 49                |
| GPIO Driver, 30                        | LPI2C_MasterSend, 57                 |
| gpio_pin_config_t, 227                 | LPI2C_MasterSetBaudRate, 54          |
| gpio_pin_direction_t                   | LPI2C_MasterSetWatermarks, 54        |
| (DRV) General-Purpose Input/Output, 28 | LPI2C_MasterStart, 55                |
|                                        | LPI2C_MasterStop, 58                 |
| hostRequest                            | LPI2C_MasterTransferAbort, 60        |
| lpi2c_master_config_t, 232             | LPI2C_MasterTransferCreateHandle, 58 |
|                                        | LPI2C_MasterTransferGetCount, 59     |
| i2c_error_flags                        | LPI2C_MasterTransferHandleIRQ, 60    |
| (DRV) Power Management IC Driver, 84   | LPI2C_MasterTransferNonBlocking, 59  |
| i2c_read                               | lpi2c_data_match_config_mode_t, 47   |
| (DRV) Power Management IC Driver, 90   | lpi2c_direction_t, 45                |
| i2c_read_sub                           | lpi2c_host_request_polarity_t, 46    |
| (DRV) Power Management IC Driver, 90   | lpi2c_host_request_source_t, 46      |
| i2c_write                              | lpi2c_master_pin_config_t, 45        |
| (DRV) Power Management IC Driver, 89   | lpi2c_master_transfer_callback_t, 44 |
| i2c_write_sub                          | LPI2C Slave DMA Driver, 78           |
| (DRV) Power Management IC Driver, 89   | LPI2C Slave Driver, 62               |
| ignoreAck                              | _lpi2c_slave_flags, 64               |
| lpi2c_master_config_t, 230             | LPI2C_SlaveClearStatusFlags, 68      |
| lpi2c_slave_config_t, 239              | LPI2C_SlaveDeinit, 67                |
| ipc.h                                  | LPI2C_SlaveDisableInterrupts, 70     |
| sc_ipc_close, 261                      | LPI2C_SlaveEnable, 68                |
| sc_ipc_open, 261                       | LPI2C_SlaveEnableDMA, 70             |
| . — .                                  |                                      |

| LPI2C_SlaveEnableInterrupts, 69                   | LPI2C Master Driver, 49                               |
|---------------------------------------------------|-------------------------------------------------------|
| LPI2C_SlaveGetBusIdleState, 71                    | LPI2C_MasterSend                                      |
| LPI2C_SlaveGetDefaultConfig, 66                   | LPI2C Master Driver, 57                               |
| LPI2C_SlaveGetEnabledInterrupts, 70               | LPI2C_MasterSetBaudRate                               |
| LPI2C_SlaveGetReceivedAddress, 72                 | LPI2C Master Driver, 54                               |
| LPI2C_SlaveGetStatusFlags, 68                     | LPI2C_MasterSetWatermarks                             |
| LPI2C_SlaveInit, 67                               | LPI2C Master Driver, 54                               |
| LPI2C_SlaveReceive, 72                            | LPI2C_MasterStart                                     |
| LPI2C_SlaveReset, 67                              | LPI2C Master Driver, 55                               |
| LPI2C_SlaveSend, 72                               | LPI2C_MasterStop                                      |
| LPI2C_SlaveTransferAbort, 75                      | LPI2C Master Driver, 58                               |
| LPI2C_SlaveTransferCreateHandle, 73               | LPI2C_MasterTransferAbort                             |
| LPI2C_SlaveTransferGetCount, 74                   | LPI2C Master Driver, 60                               |
| LPI2C_SlaveTransferHandleIRQ, 75                  | LPI2C_MasterTransferCreateHandle                      |
| LPI2C_SlaveTransferNonBlocking, 73                | LPI2C Master Driver, 58                               |
| LPI2C_SlaveTransmitAck, 71                        | LPI2C_MasterTransferGetCount                          |
| lpi2c_slave_address_match_t, 65                   | LPI2C Master Driver, 59                               |
| lpi2c_slave_transfer_callback_t, 64               | LPI2C_MasterTransferHandleIRQ                         |
| lpi2c_slave_transfer_event_t, 65                  | LPI2C Master Driver, 60                               |
| LPI2C MasterClearStatusFlags                      | LPI2C MasterTransferNonBlocking                       |
| LPI2C Master Driver, 50                           | LPI2C Master Driver, 59                               |
| LPI2C_MasterConfigureDataMatch                    | LPI2C_SlaveClearStatusFlags                           |
| LPI2C Master Driver, 49                           | LPI2C Slave Driver, 68                                |
| LPI2C_MasterDeinit                                | LPI2C_SlaveDeinit                                     |
| LPI2C Master Driver, 49                           | LPI2C Slave Driver, 67                                |
| LPI2C_MasterDisableInterrupts                     | LPI2C_SlaveDisableInterrupts                          |
| LPI2C Master Driver, 52                           | LPI2C Slave Driver, 70                                |
| LPI2C_MasterEnable                                | LPI2C_SlaveEnable                                     |
| LPI2C Master Driver, 50                           | LPI2C Slave Driver, 68                                |
| LPI2C MasterEnableDMA                             | LPI2C SlaveEnableDMA                                  |
| LPI2C Master Driver, 52                           | LPI2C Slave Driver, 70                                |
| LPI2C_MasterEnableInterrupts                      | LPI2C_SlaveEnableInterrupts                           |
| LPI2C Master Driver, 51                           | LPI2C Slave Driver, 69                                |
| LPI2C MasterGetBusIdleState                       | LPI2C SlaveGetBusIdleState                            |
| LPI2C Master Driver, 55                           | LPI2C Slave Driver, 71                                |
| LPI2C_MasterGetDefaultConfig                      | LPI2C_SlaveGetDefaultConfig                           |
| LPI2C Master Driver, 48                           | LPI2C Slave Driver, 66                                |
| LPI2C_MasterGetEnabledInterrupts                  | LPI2C_SlaveGetEnabledInterrupts                       |
| LPI2C_Master Driver, 52                           | LPI2C Slave Driver, 70                                |
| LPI2C_Master Briver, 32 LPI2C_MasterGetFifoCounts | LPI2C Slave Driver, 70  LPI2C_SlaveGetReceivedAddress |
| LPI2C_Master Driver, 54                           | LPI2C Slave Driver, 72                                |
|                                                   |                                                       |
| LPI2C_MasterGetRxFifoAddress                      | LPI2C_SlaveGetStatusFlags                             |
| LPI2C Master Driver, 53                           | LPI2C Slave Driver, 68                                |
| LPI2C_MasterGetStatusFlags                        | LPI2C_SlaveInit                                       |
| LPI2C Master Driver, 50                           | LPI2C Slave Driver, 67                                |
| LPI2C_MasterGetTxFifoAddress                      | LPI2C_SlaveReceive                                    |
| LPI2C Master Driver, 53                           | LPI2C Slave Driver, 72                                |
| LPI2C_MasterInit                                  | LPI2C_SlaveReset                                      |
| LPI2C Master Driver, 48                           | LPI2C Slave Driver, 67                                |
| LPI2C_MasterReceive                               | LPI2C_SlaveSend                                       |
| LPI2C Master Driver, 57                           | LPI2C Slave Driver, 72                                |
| LPI2C_MasterRepeatedStart                         | LPI2C_SlaveTransferAbort                              |
| LPI2C Master Driver, 56                           | LPI2C Slave Driver, 75                                |
| LPI2C_MasterReset                                 | LPI2C_SlaveTransferCreateHandle                       |
|                                                   |                                                       |

| LPI2C Slave Driver, 73                       | enableAddress, 239                           |
|----------------------------------------------|----------------------------------------------|
| LPI2C_SlaveTransferGetCount                  | enableGeneralCall, 238                       |
| LPI2C Slave Driver, 74                       | enableReceivedAddressRead, 239               |
| LPI2C_SlaveTransferHandleIRQ                 | enableRx, 239                                |
| LPI2C Slave Driver, 75                       | enableSlave, 237                             |
| LPI2C_SlaveTransferNonBlocking               | enableTx, 239                                |
| LPI2C Slave Driver, 73                       | filterDozeEnable, 238                        |
| LPI2C_SlaveTransmitAck                       | filterEnable, 238                            |
| LPI2C Slave Driver, 71                       | ignoreAck, 239                               |
| ldo_mode_t                                   | sclGlitchFilterWidth_ns, 240                 |
| (DRV) PF8100 Power Management IC Driver, 102 | sdaGlitchFilterWidth_ns, 240                 |
| lpi2c_data_match_config_mode_t               | lpi2c_slave_handle_t, 240                    |
| LPI2C Master Driver, 47                      | lpi2c_slave_transfer_callback_t              |
| lpi2c_data_match_config_t, 227               | LPI2C Slave Driver, 64                       |
| match0, 228                                  | lpi2c_slave_transfer_event_t                 |
| match1, 228                                  | LPI2C Slave Driver, 65                       |
| matchMode, 228                               | lpi2c_slave_transfer_t, 242                  |
| rxDataMatchOnly, 228                         | completionStatus, 243                        |
| lpi2c_direction_t                            | event, 243                                   |
| LPI2C Master Driver, 45                      | receivedAddress, 243                         |
| lpi2c_host_request_polarity_t                | transferredCount, 243                        |
| LPI2C Master Driver, 46                      |                                              |
| lpi2c_host_request_source_t                  | match0                                       |
| LPI2C Master Driver, 46                      | lpi2c_data_match_config_t, 228               |
| lpi2c_master_config_t, 229                   | match1                                       |
| baudRate_Hz, 231                             | lpi2c_data_match_config_t, 228               |
| busIdleTimeout_ns, 231                       | matchMode                                    |
| debugEnable, 230                             | lpi2c_data_match_config_t, 228               |
| enable, 231                                  | (400                                         |
| enableDoze, 230                              | pf100_get_pmic_temp                          |
| enableMaster, 230                            | (DRV) PF100 Power Management IC Driver, 97   |
| hostRequest, 232                             | pf100_get_pmic_version                       |
| ignoreAck, 230                               | (DRV) PF100 Power Management IC Driver, 95   |
| pinConfig, 230                               | pf100_pmic_get_voltage                       |
| •                                            | (DRV) PF100 Power Management IC Driver, 96   |
| pinLowTimeout_ns, 231                        | pf100_pmic_irq_service                       |
| polarity, 232                                | (DRV) PF100 Power Management IC Driver, 98   |
| sclGlitchFilterWidth_ns, 231                 | pf100_pmic_set_mode                          |
| sdaGlitchFilterWidth_ns, 231                 | (DRV) PF100 Power Management IC Driver, 97   |
| source, 232                                  | pf100_pmic_set_voltage                       |
| lpi2c_master_handle_t, 232                   | (DRV) PF100 Power Management IC Driver, 95   |
| lpi2c_master_pin_config_t                    | pf100_set_pmic_temp_alarm                    |
| LPI2C Master Driver, 45                      | (DRV) PF100 Power Management IC Driver, 98   |
| lpi2c_master_transfer_callback_t             | pf100_vol_regs_t                             |
| LPI2C Master Driver, 44                      | (DRV) PF100 Power Management IC Driver, 94   |
| lpi2c_master_transfer_t, 234                 | pf8100_get_pmic_temp                         |
| lpi2c_slave_address_match_t                  | (DRV) PF8100 Power Management IC Driver, 106 |
| LPI2C Slave Driver, 65                       | pf8100_get_pmic_version                      |
| lpi2c_slave_config_t, 236                    | (DRV) PF8100 Power Management IC Driver, 103 |
| address0, 237                                | pf8100_pmic_get_mode                         |
| address1, 238                                | (DRV) PF8100 Power Management IC Driver, 105 |
| addressMatchMode, 238                        | pf8100_pmic_get_voltage                      |
| clockHoldTime_ns, 240                        | (DRV) PF8100 Power Management IC Driver, 104 |
| dataValidDelay_ns, 240                       | pf8100_pmic_irq_service                      |
| enableAck, 238                               | (DRV) PF8100 Power Management IC Driver, 107 |

| pf8100_pmic_set_mode                           | ipc.h, 262                       |
|------------------------------------------------|----------------------------------|
| (DRV) PF8100 Power Management IC Driver, 104   | sc_irq_enable                    |
| pf8100_pmic_set_voltage                        | (SVC) Interrupt Service, 162     |
| (DRV) PF8100 Power Management IC Driver, 103   | sc_irq_status                    |
| pf8100_set_pmic_temp_alarm                     | (SVC) Interrupt Service, 163     |
| (DRV) PF8100 Power Management IC Driver, 106   | sc misc boot done                |
| pf8100_vregs_t                                 | (SVC) Miscellaneous Service, 181 |
| (DRV) PF8100 Power Management IC Driver, 102   | sc_misc_boot_status              |
| pinConfig                                      | (SVC) Miscellaneous Service, 180 |
| lpi2c_master_config_t, 230                     | sc_misc_build_info               |
| pinLowTimeout_ns                               | (SVC) Miscellaneous Service, 179 |
| lpi2c_master_config_t, 231                     | sc_misc_debug_out                |
| platform/board/pmic.h, 245                     | (SVC) Miscellaneous Service, 178 |
| platform/drivers/gpio/fsl_gpio.h, 246          | sc_misc_get_boot_dev             |
| platform/drivers/lpi2c/fsl_lpi2c.h, 248        | (SVC) Miscellaneous Service, 184 |
| platform/drivers/pmic/fsl_pmic.h, 253          | sc_misc_get_boot_type            |
| platform/drivers/pmic/pf100/fsl pf100.h, 254   | (SVC) Miscellaneous Service, 184 |
| platform/drivers/pmic/pf8100/fsl_pf8100.h, 256 | sc_misc_get_button_status        |
| platform/main/board.h, 258                     | (SVC) Miscellaneous Service, 185 |
| platform/main/ipc.h, 260                       |                                  |
| platform/main/types.h, 262                     | sc_misc_get_control              |
| platform/svc/irq/api.h, 288                    | (SVC) Miscellaneous Service, 168 |
| platform/svc/misc/api.h, 291                   | sc_misc_get_temp                 |
| platform/svc/pad/api.h, 279                    | (SVC) Miscellaneous Service, 183 |
| platform/svc/pm/api.h, 284                     | sc_misc_otp_fuse_read            |
| platform/svc/rm/api.h, 294                     | (SVC) Miscellaneous Service, 181 |
| platform/svc/timer/api.h, 282                  | sc_misc_otp_fuse_write           |
| pmic_get_device_id                             | (SVC) Miscellaneous Service, 182 |
| (DRV) Power Management IC Driver, 91           | sc_misc_rompatch_checksum        |
| pmic_version_t, 244                            | (SVC) Miscellaneous Service, 185 |
| polarity                                       | sc_misc_seco_attest              |
| lpi2c_master_config_t, 232                     | (SVC) Miscellaneous Service, 175 |
| ipi20_mastei_comig_t, 202                      | sc_misc_seco_attest_mode         |
| receivedAddress                                | (SVC) Miscellaneous Service, 174 |
| lpi2c_slave_transfer_t, 243                    | sc_misc_seco_attest_verify       |
| remainingBytes                                 | (SVC) Miscellaneous Service, 177 |
| _lpi2c_master_handle, 233                      | sc_misc_seco_authenticate        |
| rxDataMatchOnly                                | (SVC) Miscellaneous Service, 170 |
| lpi2c data match config t, 228                 | sc_misc_seco_build_info          |
| 1                                              | (SVC) Miscellaneous Service, 173 |
| SC_PM_CLK_MODE_ON                              | sc_misc_seco_chip_info           |
| (SVC) Power Management Service, 144            | (SVC) Miscellaneous Service, 174 |
| SC_PM_CLK_MODE_ROM_INIT                        | sc_misc_seco_commit              |
| (SVC) Power Management Service, 144            | (SVC) Miscellaneous Service, 177 |
| SC_PM_PARENT_BYPS                              | sc_misc_seco_enable_debug        |
| (SVC) Power Management Service, 145            | (SVC) Miscellaneous Service, 172 |
| SC_PM_PARENT_XTAL                              | sc_misc_seco_forward_lifecycle   |
| (SVC) Power Management Service, 144            | (SVC) Miscellaneous Service, 172 |
| sc_ipc_close                                   | sc_misc_seco_fuse_write          |
| ipc.h, 261                                     | (SVC) Miscellaneous Service, 171 |
| sc_ipc_open                                    | sc_misc_seco_get_attest_pkey     |
| ipc.h, 261                                     | (SVC) Miscellaneous Service, 175 |
| sc_ipc_read                                    | sc_misc_seco_get_attest_sign     |
| ipc.h, 261                                     | (SVC) Miscellaneous Service, 176 |
| sc_ipc_write                                   | sc_misc_seco_image_load          |
| -                                              | <b>~ ~ ~</b>                     |

| (SVC) Miscellaneous Service, 170 | (SVC) Pad Service, 121              |
|----------------------------------|-------------------------------------|
| sc_misc_seco_return_lifecycle    | sc_pad_set_mux                      |
| (SVC) Miscellaneous Service, 173 | (SVC) Pad Service, 114              |
| sc_misc_set_ari                  | sc_pad_set_wakeup                   |
| (SVC) Miscellaneous Service, 180 | (SVC) Pad Service, 116              |
| sc_misc_set_control              | sc_pad_t                            |
| (SVC) Miscellaneous Service, 167 | types.h, 278                        |
| sc_misc_set_dma_group            | sc_pm_boot                          |
| (SVC) Miscellaneous Service, 169 | (SVC) Power Management Service, 157 |
| sc_misc_set_max_dma_group        | sc_pm_clock_enable                  |
| (SVC) Miscellaneous Service, 168 | (SVC) Power Management Service, 153 |
| sc_misc_set_temp                 | sc_pm_cpu_start                     |
| (SVC) Miscellaneous Service, 182 | (SVC) Power Management Service, 158 |
| sc_misc_unique_id                | sc_pm_get_clock_parent              |
| (SVC) Miscellaneous Service, 179 | (SVC) Power Management Service, 155 |
| sc_misc_waveform_capture         | sc_pm_get_clock_rate                |
| (SVC) Miscellaneous Service, 178 | (SVC) Power Management Service, 153 |
| sc_pad_28fdsoi_dse_t             | sc_pm_get_resource_power_mode       |
| (SVC) Pad Service, 113           | (SVC) Power Management Service, 149 |
| sc_pad_28fdsoi_ps_t              | sc_pm_get_sys_power_mode            |
| (SVC) Pad Service, 113           | (SVC) Power Management Service, 147 |
| sc_pad_28fdsoi_pus_t             | sc_pm_power_mode_t                  |
| (SVC) Pad Service, 113           | (SVC) Power Management Service, 145 |
| sc_pad_config_t                  | sc_pm_reboot                        |
| (SVC) Pad Service, 113           | (SVC) Power Management Service, 157 |
| sc_pad_get                       | sc_pm_reboot_partition              |
| (SVC) Pad Service, 119           | (SVC) Power Management Service, 158 |
| sc_pad_get_all                   | sc_pm_req_cpu_low_power_mode        |
| (SVC) Pad Service, 118           | (SVC) Power Management Service, 150 |
| sc_pad_get_gp                    | sc_pm_req_low_power_mode            |
| (SVC) Pad Service, 115           | (SVC) Power Management Service, 149 |
| sc_pad_get_gp_28fdsoi            | sc_pm_req_sys_if_power_mode         |
| (SVC) Pad Service, 121           | (SVC) Power Management Service, 151 |
| sc_pad_get_gp_28fdsoi_comp       | sc_pm_reset                         |
| (SVC) Pad Service, 124           | (SVC) Power Management Service, 155 |
| sc_pad_get_gp_28fdsoi_hsic       | sc_pm_reset_reason                  |
| (SVC) Pad Service, 122           | (SVC) Power Management Service, 156 |
| sc_pad_get_mux                   | sc_pm_set_clock_parent              |
| (SVC) Pad Service, 114           | (SVC) Power Management Service, 154 |
| sc_pad_get_wakeup                | sc_pm_set_clock_rate                |
| (SVC) Pad Service, 117           | (SVC) Power Management Service, 152 |
| sc_pad_iso_t                     | sc_pm_set_cpu_resume                |
| (SVC) Pad Service, 113           | (SVC) Power Management Service, 151 |
| sc_pad_set                       | sc_pm_set_cpu_resume_addr           |
| (SVC) Pad Service, 119           | (SVC) Power Management Service, 150 |
| sc_pad_set_all                   | sc_pm_set_partition_power_mode      |
| (SVC) Pad Service, 117           | (SVC) Power Management Service, 146 |
| sc_pad_set_gp                    | sc_pm_set_resource_power_mode       |
| (SVC) Pad Service, 115           | (SVC) Power Management Service, 147 |
| sc_pad_set_gp_28fdsoi            | sc_pm_set_resource_power_mode_all   |
| (SVC) Pad Service, 120           | (SVC) Power Management Service, 148 |
| sc_pad_set_gp_28fdsoi_comp       | sc_pm_set_sys_power_mode            |
| (SVC) Pad Service, 123           | (SVC) Power Management Service, 145 |
| sc pad set gp 28fdsoi hsic       | sc rm assign memreg                 |

| (0)(0) D                               | (0)(0) D                               |
|----------------------------------------|----------------------------------------|
| (SVC) Resource Management Service, 207 | (SVC) Resource Management Service, 210 |
| sc_rm_assign_pad                       | sc_rm_set_parent                       |
| (SVC) Resource Management Service, 209 | (SVC) Resource Management Service, 197 |
| sc_rm_assign_resource                  | sc_rm_set_peripheral_permissions       |
| (SVC) Resource Management Service, 198 | (SVC) Resource Management Service, 202 |
| sc_rm_dump                             | sc_rm_set_resource_movable             |
| (SVC) Resource Management Service, 211 | (SVC) Resource Management Service, 199 |
| sc_rm_find_memreg                      | sc_rm_set_subsys_rsrc_movable          |
| (SVC) Resource Management Service, 206 | (SVC) Resource Management Service, 200 |
| sc_rm_get_did                          | sc_rsrc_t                              |
| (SVC) Resource Management Service, 194 | types.h, 278                           |
| sc_rm_get_memreg_info                  | sc_timer_cancel_rtc_alarm              |
| (SVC) Resource Management Service, 209 | (SVC) Timer Service, 134               |
| sc_rm_get_partition                    | sc_timer_cancel_sysctr_alarm           |
| (SVC) Resource Management Service, 196 | (SVC) Timer Service, 136               |
| sc_rm_get_resource_info                | sc_timer_get_rtc_sec1970               |
| (SVC) Resource Management Service, 204 | (SVC) Timer Service, 133               |
| sc_rm_is_memreg_owned                  | sc_timer_get_rtc_time                  |
| (SVC) Resource Management Service, 208 | (SVC) Timer Service, 132               |
| sc_rm_is_pad_owned                     | sc_timer_get_wdog_status               |
| (SVC) Resource Management Service, 210 | (SVC) Timer Service, 129               |
| sc_rm_is_resource_master               | sc_timer_ping_wdog                     |
| (SVC) Resource Management Service, 203 | (SVC) Timer Service, 129               |
| sc_rm_is_resource_owned                | sc_timer_pt_get_wdog_status            |
| (SVC) Resource Management Service, 202 | (SVC) Timer Service, 130               |
| sc_rm_is_resource_peripheral           | sc_timer_set_rtc_alarm                 |
| (SVC) Resource Management Service, 203 | (SVC) Timer Service, 133               |
| sc_rm_memreg_alloc                     | sc_timer_set_rtc_calb                  |
| (SVC) Resource Management Service, 204 | (SVC) Timer Service, 135               |
| sc_rm_memreg_free                      | sc_timer_set_rtc_periodic_alarm        |
| (SVC) Resource Management Service, 206 | (SVC) Timer Service, 134               |
| sc_rm_memreg_split                     | sc_timer_set_rtc_time                  |
| (SVC) Resource Management Service, 205 | (SVC) Timer Service, 131               |
| sc_rm_move_all                         | sc_timer_set_sysctr_alarm              |
| (SVC) Resource Management Service, 197 | (SVC) Timer Service, 135               |
| sc_rm_partition_alloc                  | sc_timer_set_sysctr_periodic_alarm     |
| (SVC) Resource Management Service, 192 | (SVC) Timer Service, 136               |
|                                        | sc timer set wdog action               |
| sc_rm_partition_free                   |                                        |
| (SVC) Resource Management Service, 193 | (SVC) Timer Service, 131               |
| sc_rm_partition_lock                   | sc_timer_set_wdog_pre_timeout          |
| (SVC) Resource Management Service, 196 | (SVC) Timer Service, 128               |
| sc_rm_partition_static                 | sc_timer_set_wdog_timeout              |
| (SVC) Resource Management Service, 194 | (SVC) Timer Service, 127               |
| sc_rm_perm_t                           | sc_timer_start_wdog                    |
| (SVC) Resource Management Service, 191 | (SVC) Timer Service, 128               |
| sc_rm_set_confidential                 | sc_timer_stop_wdog                     |
| (SVC) Resource Management Service, 193 | (SVC) Timer Service, 129               |
| sc_rm_set_master_attributes            | sclGlitchFilterWidth_ns                |
| (SVC) Resource Management Service, 200 | lpi2c_master_config_t, 231             |
| sc_rm_set_master_sid                   | lpi2c_slave_config_t, 240              |
| (SVC) Resource Management Service, 201 | sdaGlitchFilterWidth_ns                |
| sc_rm_set_memreg_permissions           | lpi2c_master_config_t, 231             |
| (SVC) Resource Management Service, 207 | lpi2c_slave_config_t, 240              |
| sc_rm_set_pad_movable                  | slaveAddress                           |

```
_lpi2c_master_transfer, 235
source
    lpi2c_master_config_t, 232
state
     _lpi2c_master_handle, 233
subaddress
     lpi2c master transfer, 235
subaddressSize
    _lpi2c_master_transfer, 235
sw_mode_t
    (DRV) PF8100 Power Management IC Driver, 102
sw_pmic_mode_t
    (DRV) PF100 Power Management IC Driver, 94
sw_vmode_reg_t
    (DRV) PF100 Power Management IC Driver, 95
    _lpi2c_master_handle, 233
    _lpi2c_slave_handle, 241
transferredCount
    _lpi2c_slave_handle, 242
    lpi2c_slave_transfer_t, 243
types.h
    sc_pad_t, 278
    sc_rsrc_t, 278
userData
    _lpi2c_master_handle, 234
    _lpi2c_slave_handle, 242
vgen_pmic_mode_t
    (DRV) PF100 Power Management IC Driver, 95
vmode_reg_t
    (DRV) PF8100 Power Management IC Driver, 103
wasTransmit
    _lpi2c_slave_handle, 241
```