





4 2 1

Artix 7 FPGA I/O

XC7A200TFBG484 BANK 34 IO\_0\_34 IO\_L1P\_T0\_34 T1 U1 adc\_d1d0\_p adc\_d1d0\_n IO\_L1N\_T0\_34 U2 adc\_d7d6\_p IO\_L2P\_T0\_34 adc d7d6 n IO\_L2N\_T0\_34-IO\_L3P\_T0\_DQS\_34-R3 adc\_d3d2\_p R2 adc\_d3d2\_n IO\_L3N\_T0\_DQS\_34 W2 adc\_d11d10\_p adc\_d11d10\_n IO\_L4P\_T0\_34 IO\_L4N\_T0\_34 IO\_L5P\_T0\_34 adc\_d5d4\_p adc\_d5d4\_n IO\_L5N\_T0\_34 adc\_d9d8\_p adc\_d9d8\_n IO\_L6P\_T0\_34 V3 IO\_L6N\_T0\_VREF\_34 AA1 IO\_L7P\_T1\_34 AB1 IO\_L7N\_T1\_34 AB3 adc\_d15d14\_p adc\_d15d14\_n IO\_L8P\_T1\_34 IO\_L8N\_T1\_34 AB2 Y3 IO\_L9P\_T1\_DQS\_34 AA3 IO\_L9N\_T1\_DQS\_34 AA5 adc\_d13d12\_n IO\_L10P\_T1\_34 IO\_L10N\_T1\_34 AB5 IO\_L11P\_T1\_SRCC\_34 adc\_of\_n IO\_L11N\_T1\_SRCC\_34 adc\_clkout\_p V4 IO L12P T1 MRCC 34 adc\_clkout\_n IO\_L12N\_T1\_MRCC\_34 IO\_L13P\_T2\_MRCC\_34 IO\_L13N\_T2\_MRCC\_34 IO\_L14P\_T2\_SRCC\_34 Т5 U5 IO\_L14N\_T2\_SRCC\_34 IO\_L15P\_T2\_DQS\_34 IO\_L15N\_T2\_DQS\_34 IO\_L16P\_T2\_34 Ψ6 V5 IO\_L16N\_T2\_34 IO\_L17P\_T2\_34 T6
IO\_L17P\_T2\_34 Y6
IO\_L18P\_T2\_34 AA6 IO\_L18N\_T2\_34 IO\_L19P\_T3\_34 W7
IO\_L19N\_T3\_VREF\_34 AB7 IO\_L20P\_T3\_34 AB6 IO\_L20N\_T3\_34 IO\_L21P\_T3\_DQS\_34 V8 IO\_L21N\_T3\_DQS\_34 AA8 IO\_L22P\_T3\_34 AB8 IO\_L22N\_T3\_34 Y8 IO L23P T3 34 ¥7 IO\_L23N\_T3\_34 IO\_L24P\_T3\_34 IO\_L24N\_T3\_34-IO\_25\_34-ช7

**U55** 

XC7A200TFBG484 BANK 13 IO\_0\_13 IO\_L1N\_T0\_13 IO\_L1B\_T0\_13 adc\_sdo IO\_L1P\_T0\_13 AB17 adc\_sdi adc sclk IO\_L2N\_T0\_13
IO\_L2P\_T0\_13
IO\_L3N\_T0\_DQS\_13
AB13
IO\_L3N\_T0\_DQS\_13
AA13 adc csb IO\_L3P\_T0\_DQS\_13 AB15 IO\_L4N\_TO\_13
IO\_L4P\_TO\_13
IO\_L5N\_TO\_13
IO\_L5P\_TO\_13
IO\_L5P\_TO\_13
6N\_TO\_VREF\_13 IO\_L6N\_T0\_VREF\_13 W14 10\_L6P\_T0\_13 10\_L7N\_T1\_13 AB12 AB11 IO\_L7P\_T1\_13 IO\_L8N\_T1\_13 AA9 IO\_L8P\_T1\_13 AA11 IO\_L9N\_T1\_DQS\_13
IO\_L9P\_T1\_DQS\_13
IO\_L10N\_T1\_13
V10
V10 IO\_L10P\_T1\_13 Y12 IO\_L12P\_T1\_MRCC\_13 V14 IO\_L13N\_T2\_MRCC\_13 V13
IO\_L13P\_T2\_MRCC\_13 V15 IO\_L14N\_T2\_SRCC\_13 U15 IO\_L14P\_T2\_SRCC\_13 IO\_L15N\_T2\_DQS\_13 IO\_L15P\_T2\_DQS\_13 IO\_L15P\_T2\_DQS\_13 W16 LISP\_T2\_DQS\_13 IO\_L16N\_T2\_13 IO\_L16P\_T2\_13 IO\_L17N\_T2\_13 IO\_L17P\_T2\_13 **U55** 

XC7A200TFGG484 BANK 16 artix\_dbg0 IO\_0\_16 IO\_L1P\_T0\_16 F13 artix dbg1 F14 artix\_dbg2 IO\_L1N\_T0\_16 F16 artix\_dbg3 IO\_L2P\_T0\_16 artix dbg4 IO\_L2N\_T0\_16 -IO\_L3P\_T0\_DQS\_16 -IO\_L3N\_T0\_DQS\_16 -C14 artix dbg5 C15 artix\_dbg6 E13 artix\_dbg7 IO\_L4P\_T0\_16 E14 artix\_dbg8 IO\_L4N\_T0\_16 IO\_L5P\_T0\_16 E16 artix\_dbg9 D16 IO\_L5N\_T0\_16 D14 IO\_L6P\_T0\_16 IO\_L6N\_T0\_VREF\_16 D15 artix\_dbg\_led0 artix\_dbg\_led1 B15 IO\_L7P\_T1\_16 B16 artix\_dbg\_led2 IO\_L7N\_T1\_16 C13 artix\_dbg\_led3 IO\_L8P\_T1\_16 IO\_L8N\_T1\_16 B13 A15 IO\_L9P\_T1\_DQS\_16 A16 watchdog\_pulse IO\_L9N\_T1\_DQS\_16 IO\_L10P\_T1\_16 IO\_L10N\_T1\_16 watchdog\_clk A14 B17 IO\_L11P\_T1\_SRCC\_16 dac d9 IO\_L11N\_T1\_SRCC\_16 - IO\_L12P\_T1\_MRCC\_16 - IO\_L12N\_T1\_MRCC\_16 D17 p2a\_sck C17 dac\_d5 IO\_L13P\_T2\_MRCC\_16 C19 dac d4 IO\_L13N\_T2\_MRCC\_16 -IO\_L14P\_T2\_SRCC\_16 -IO\_L14N\_T2\_SRCC\_16 -E19 dac d6 D19 dac\_d1 F18 IO\_L15P\_T2\_DQS\_16 -IO\_L15N\_T2\_DQS\_16 -IO\_L16P\_T2\_16 -E18 B20 dac\_d8 A20 IO\_L16N\_T2\_16 IO\_L17P\_T2\_16 IO\_L17N\_T2\_16 A19 dac\_d13 F19 IO\_L18P\_T2\_16 F20 IO\_L18N\_T2\_16 D20 dac\_d0 dac\_d3 IO\_L19P\_T3\_16 IO\_L19N\_T3\_VREF\_16 C20 dac\_d2 IO\_L20P\_T3\_16 B22 dac d11 IO\_L20N\_T3\_16 -IO\_L21P\_T3\_DQS\_16 -IO\_L21N\_T3\_DQS\_16 dac d7 A21 dac clk E22 IO\_L22P\_T3\_16 IO\_L22N\_T3\_16 IO L23P T3 16 E21 p2a\_csn D21 p2a\_sdo IO\_L23N\_T3\_16 G21 IO\_L24P\_T3\_16 G22 IO\_L24N\_T3\_16 IO\_25\_16 **U55** 

D

1

3

## Artix 7 FPGA I/O

PUDC - Pull High for 3state I/O during configuration **≩ 4.7**K XC7A200TFBG484 BANK 14 IO 0 14 P22 cnfg\_d0 IO\_L1P\_T0\_D00\_MOSI\_14 R22 IO\_L1N\_T0\_D01\_DIN\_14 cnfa d2 IO\_L2P\_T0\_D02\_14 R21 IO L2N TO D03 14 cnfg\_d3 U22 IO\_L3P\_T0\_DQS\_PUDC\_B\_14 V22 fault\_fpga\_7 fault\_fpga\_9\_lat TO\_L3N\_TO\_DQS\_EMCCLK\_14 T21 T21 T0\_L4P\_TO\_D04\_14 U21 T0\_L4N\_TO\_D05\_14 P19 fault\_fpga\_9 fault\_fpga\_5\_lat fault\_fpga\_7\_lat fault\_no\_clock\_lat fault\_fpga\_10\_lat fault\_bad\_power\_lat fault fpga 11 lat 10\_L11N\_T1\_SRCC\_14 10\_L12P\_T1\_MRCC\_14 10\_L12N\_T1\_MRCC\_14 10\_L13R\_T2\_MRCC\_14 10\_L13R\_T2\_MRCC\_14 fault\_fpga\_6\_lat fault\_fpga\_2\_lat fault\_fpga\_0\_lat fault\_fpga\_3 fault\_fpga\_0 fault\_fpga\_1 fault\_no\_clock fault\_no\_trig fault\_no\_trig\_lat fault\_fpga\_2 fault\_fpga\_1\_lat acis\_resetn fault\_fpga\_3\_lat fault\_no\_pulse\_lat IO\_L18N\_T2\_A11\_D27\_14 P14 IO\_L19P\_T3\_A10\_D26\_14 R14 fault\_no\_pulse IO\_L19N\_T3\_A09\_D25\_VREF\_14 IO\_L19N\_T3\_A09\_D25\_VREF\_14
IO\_L20P\_T3\_A08\_D24\_14
IO\_L20P\_T3\_A07\_D23\_14
IO\_L21P\_T3\_DQS\_14
IO\_L21P\_T3\_DQS\_14
IO\_L22P\_T3\_A05\_D21\_14
IO\_L22P\_T3\_A05\_D21\_14
IO\_L22P\_T3\_A04\_D20\_14
IO\_L23P\_T3\_A03\_D19\_14
IO\_L23P\_T3\_A03\_D19\_14
IO\_L23P\_T3\_A01\_D17\_14
IO\_L24P\_T3\_A01\_D17\_14
IO\_L24N\_T3\_A00\_D16\_14
IO\_L25\_14
IO\_25\_14 R18 beam\_pulse\_detect\_led trigger\_pulse\_detect\_led trigger\_pulse\_fp

**U55** 

P3.3V

XC7A200TFBG484 BANK 35 IO\_0\_35 IO\_L1P\_T0\_AD4P\_35 eeprom csn0 A1 eeprom\_sck0 IO\_L1N\_T0\_AD4N\_35 C2 eeprom\_sdi0 IO\_L2P\_T0\_AD12P\_35 eeprom holdn0 IO\_L2N\_T0\_AD12N\_35 IO L3P T0 DQS AD5P 35 eeprom sdo0 D1 IO\_L3N\_T0\_DQS\_AD5N\_35 eeprom\_csn1 IO\_L4P\_T0\_35 eeprom sck1 IO\_L4N\_T0\_35 IO\_L5P\_T0\_AD13P\_35 G1 eeprom\_sdi1 eeprom\_holdn1 IO\_L5N\_T0\_AD13N\_35 eeprom\_sdo1 IO\_L6P\_T0\_35 IO L6N TO VREF 35 K1 dac\_tp\_d8 IO\_L7P\_T1\_AD6P\_35 dac\_tp\_d5 IO\_L7N\_T1\_AD6N\_35 dac\_tp\_d3 IO\_L8P\_T1\_AD14P\_35 IO\_L8N\_T1\_AD14N\_35 G2 dac\_tp\_d1 dac\_tp\_d7 IO\_L9P\_T1\_DQS\_AD7P\_35 dac\_tp\_d4 IO\_L9N\_T1\_DQS\_AD7N\_35 IO\_L10P\_T1\_AD15P\_35 IO\_L10N\_T1\_AD15N\_35 Н5 н3 dac\_tp\_d2 IO\_L11P\_T1\_SRCC\_35 dac\_tp\_d0 IO\_L11N\_T1\_SRCC\_35 IO L12P T1 MRCC 35 G4 IO\_L12N\_T1\_MRCC\_35 IO\_L13P\_T2\_MRCC\_35 IO\_L13N\_T2\_MRCC\_35 IO\_L14P\_T2\_SRCC\_35 т.3 dac tp d10 K3 dac\_tp\_d6 IO\_L14N\_T2\_SRCC\_35 dac\_tp\_clk IO\_L15P\_T2\_DQS\_35 dac\_tp\_d9 IO\_L15N\_T2\_DQS\_35 IO\_L16P\_T2\_35 dac\_tp\_d11 dac\_tp\_d12 IO\_L16N\_T2\_35 IO\_L17P\_T2\_35 IO L17N T2 35 J6 T.5 IO\_L18P\_T2\_35 dac\_tp\_d13 IO\_L18N\_T2\_35 tpdac\_sdo IO\_L19P\_T3\_35 IO L19N T3 VREF 35 MЗ tp\_sw0 IO\_L20P\_T3\_35 tpdac\_ldacn IO\_L20N\_T3\_35 IO\_L21P\_T3\_DQS 35 Р4 tpdac\_sclk IO\_L21N\_T3\_DQS\_35 tpdac\_syncn IO\_L22P\_T3\_35 tp\_sw1 IO\_L22N\_T3\_35 IO L23P T3 35 М6 tp\_sw2 М5 tp\_sw3 IO\_L23N\_T3\_35 IO\_L24P\_T3\_35 tpdac\_clrn L6 IO\_L24N\_T3\_35 IO\_25\_35 **υ**55

XC7A200TFBG484 BANK 15 IO\_0\_15 IO\_L1P\_T0\_AD0P\_15 G1.3 IO\_L1N\_T0\_AD0N\_15 G15 a2p\_d1\_p IO\_L2P\_T0\_AD8P\_15 a2p\_d1\_n IO\_L2N\_T0\_AD8N\_15 IO L3P T0 DQS AD1P 15 J14 a2p d2 p H14 a2p\_d2\_n IO\_L3N\_T0\_DQS\_AD1N\_15 a2p\_d3\_p a2p\_d3\_n IO\_L4P\_T0\_15 G18 IO\_L4N\_T0\_15 IO\_L5P\_T0\_AD9P\_15 J15 a2p\_d4\_p a2p\_d4\_n IO\_L5N\_T0\_AD9N\_15 a2p d5 p a2p d5 n IO\_L6P\_T0\_15 H18 IO L6N TO VREF 15 J22 a2p\_d6\_p IO\_L7P\_T1\_AD2P\_15 a2p\_d6\_n IO\_L7N\_T1\_AD2N\_15 a2p\_d0\_p a2p\_d0\_n IO\_L8P\_T1\_AD10P\_15 IO\_L8N\_T1\_AD10N\_15 G20 K21 a2p\_d8\_p IO\_L9P\_T1\_DQS\_AD3P\_15 a2p\_d8\_n a2p\_d9\_p IO\_L9N\_T1\_DQS\_AD3N\_15 IO\_L10P\_T1\_AD11P\_15 IO\_L10N\_T1\_AD11N\_15 L21 a2p d9 n J20 a2p d10 p IO\_L11P\_T1\_SRCC\_15 a2p\_d10\_n IO\_L11N\_T1\_SRCC\_15 J19 a2p d7 p IO\_L12P\_T1\_MRCC\_15-IO\_L12N\_T1\_MRCC\_15-H19 a2p\_d7\_n K18 a2p\_d11\_p IO\_L13P\_T2\_MRCC\_15 IO\_L13N\_T2\_MRCC\_15 L19
IO\_L14P\_T2\_SRCC\_15 L20 a2p d11 n a2p d12 p a2p\_d12\_n IO\_L14N\_T2\_SRCC\_15 a2p\_d13\_p IO\_L15P\_T2\_DQS\_15 a2p d13 n a2p d14 p IO\_L15N\_T2\_DQS\_ADV\_B\_15 IO\_L16P\_T2\_A28\_15 м1 я L18 a2p\_d14\_n IO\_L16N\_T2\_A27\_15 a2p\_d15\_p a2p\_d15\_n IO\_L17P\_T2\_A26\_15 N19 IO L17N T2 A25 15 N20 a2p\_sel\_p IO\_L18P\_T2\_A24\_15 a2p\_sel\_n IO\_L18N\_T2\_A23\_15 a2p enb p IO\_L19P\_T3\_A22\_15 IO\_L19N\_T3\_A21\_VREF\_15 K14 a2p\_enb\_n M13 IO\_L20P\_T3\_A20\_15 IO\_L20N\_T3\_A19\_15 IO\_L21P\_T3\_DQS\_15-IO\_L21N\_T3\_DQS\_A18\_15-J17 L14 IO\_L22P\_T3\_A17\_15 L15 IO\_L22N\_T3\_A16\_15 L16 a2p\_clk\_p IO L23P T3 FOE B 15 K16 a2p\_clk\_n IO\_L23N\_T3\_FWE\_B\_15 IO\_L24P\_T3\_RS1\_15 IO\_L24N\_T3\_RS0\_15 IO\_25\_15 **U**55

C

APS BESOCM FPGA BOARD

Date: 8-22-22 ver:
Sheet Size: B Rev: B

Sheet 5 of 23 Drawn By
J. Mead

1

3



Artix 7 FPGA MGT



APS BESOCM FPGA BOARD

Date: 8-22-22 ver:
Sheet Size: B Rev: B
Sheet 6 of 23 Drawn By
J. Mead

3

































