| Attack                              | TPM                                       | TPM+TXT                                          | SGX                                              | XOM                                        | Aegis                                      | Bastion                                   | Ascend,<br>Phantom                         | Sanctum                                                       |
|-------------------------------------|-------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------------------------|
|                                     |                                           | N/A (Does not allow concurrent containers)       | Access checks on TLB misses                      | Identifier tag checks                      | Security kernel separates containers       | Access checks<br>on each<br>memory access | OS separates containers                    | Access checks on TLB misses                                   |
| (direct probing)                    | N/A (OS<br>measured and<br>trusted)       | Host OS<br>preempted during<br>late launch       | Access checks on TLB misses                      | OS has its own identifier                  | Security kernel is measured                | Memory<br>encryption and<br>HMAC          | X                                          | Access checks on TLB misses                                   |
| hypervisor (direct                  | N/A (Hypervisor measured and trusted)     | Hypervisor<br>preempted during<br>late launch    | Access checks on TLB misses                      | N/A (No<br>hypervisor<br>support)          | N/A (No<br>hypervisor<br>support)          | Hypervisor<br>measured and<br>trusted     | N/A (No<br>hypervisor<br>support)          | Access checks on TLB misses                                   |
|                                     | CPU microcode<br>measures PEI<br>firmware | SINIT ACM signed<br>by Intel key and<br>measured | SMM handler is subject to TLB access checks      | N/A (Firmware is not active after booting) | N/A (Firmware is not active after booting) | Hypervisor<br>measured after<br>boot      | N/A (Firmware is not active after booting) | Firmware is measured and trusted                              |
| Malicious containers (cache timing) |                                           | N/A (Does not allow concurrent containers)       | X                                                | X                                          | X                                          | X                                         | X                                          | Each enclave its gets own cache partition                     |
| (page fault                         | N/A (OS<br>measured and<br>trusted)       | Host OS<br>preempted during<br>late launch       | X                                                | N/A (Paging not supported)                 | X                                          | X                                         | X                                          | Per-enclave page tables                                       |
| (cache timing)                      | N/A (OS<br>measured and<br>trusted)       | Host OS<br>preempted during<br>late launch       | X                                                | X                                          | X                                          | X                                         | X                                          | Non-enclave<br>software uses a<br>separate cache<br>partition |
| DMA from<br>malicious<br>peripheral | X                                         | IOMMU bounces<br>DMA into TXT<br>memory range    | IOMMU bounces<br>DMA into PRM                    | Equivalent to physical DRAM access         | Equivalent to physical DRAM access         | Equivalent to physical DRAM access        | Equivalent to physical DRAM access         | MC bounces<br>DMA outside<br>allowed range                    |
| Physical DRAM read                  | X                                         | X                                                | Undocumented memory encryption engine            | DRAM encryption                            | DRAM encryption                            | DRAM encryption                           | DRAM encryption                            | X                                                             |
| Physical DRAM<br>write              | X                                         | X                                                | Undocumented memory encryption engine            | HMAC of address and data                   | HMAC of address, data, timestamp           | Merkle tree over<br>DRAM                  | HMAC of address, data, timestamp           | X                                                             |
| Physical DRAM rollback write        | X                                         | X                                                | Undocumented memory encryption engine            | X                                          | Merkle tree<br>over HMAC<br>timestamps     | Merkle tree over<br>DRAM                  | Merkle tree<br>over HMAC<br>timestamps     | X                                                             |
| Physical DRAM address reads         | X                                         | X                                                | X                                                | X                                          | X                                          | X                                         | ORAM                                       | X                                                             |
| size                                | Motherboard<br>(CPU, TPM,<br>DRAM, buses) | Motherboard<br>(CPU, TPM,<br>DRAM, buses)        | CPU chip package                                 | CPU chip<br>package                        | CPU chip<br>package                        | CPU chip<br>package                       | CPU chip package                           | CPU chip package                                              |
|                                     | All software on the computer              | SINIT ACM + VM<br>(OS, application)              | Application module<br>+ privileged<br>containers | Application<br>module +<br>hypervisor      | Application<br>module +<br>security kernel | Application<br>module +<br>hypervisor     | Application process + trusted OS           | Application<br>module +<br>security monitor                   |