

## Wafer-scale synthesis of multi-layer graphene by high-temperature carbon ion implantation

Janghyuk Kim, Geonyeop Lee, and Jihyun Kim

Citation: Applied Physics Letters 107, 033104 (2015); doi: 10.1063/1.4926605

View online: http://dx.doi.org/10.1063/1.4926605

View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/107/3?ver=pdfcov

Published by the AIP Publishing

## Articles you may be interested in

Erratum: "Wafer-scale synthesis of multi-layer graphene by high-temperature carbon ion implantation" [Appl.

Phys. Lett. 107, 033104 (2015)]

Appl. Phys. Lett. 107, 079902 (2015); 10.1063/1.4928682

## Graphene synthesis by ion implantation

Appl. Phys. Lett. 97, 183103 (2010); 10.1063/1.3507287

Wafer-scale epitaxial graphene growth on the Si-face of hexagonal SiC (0001) for high frequency transistors

J. Vac. Sci. Technol. B 28, 985 (2010); 10.1116/1.3480961

Photoluminescence from Si nanocrystals induced by high-temperature implantation in SiO 2

J. Appl. Phys. 95, 5053 (2004); 10.1063/1.1691182

B implantation in 6H-SiC: Lattice damage recovery and implant activation upon high-temperature annealing

J. Vac. Sci. Technol. B 17, 1040 (1999); 10.1116/1.590690





## Wafer-scale synthesis of multi-layer graphene by high-temperature carbon ion implantation

Janghyuk Kim, Geonyeop Lee, and Jihyun Kim<sup>a)</sup>
Department of Chemical and Biological Engineering, Korea University, Anam-dong, Sungbuk-gu, Seoul 136-713, South Korea

(Received 2 June 2015; accepted 30 June 2015; published online 21 July 2015)

We report on the synthesis of wafer-scale (4 in. in diameter) high-quality multi-layer graphene using high-temperature carbon ion implantation on thin Ni films on a substrate of  $SiO_2/Si$ . Carbon ions were bombarded at 20 keV and a dose of  $1 \times 10^{15} \, \mathrm{cm}^{-2}$  onto the surface of the Ni/SiO<sub>2</sub>/Si substrate at a temperature of  $500\,^{\circ}$ C. This was followed by high-temperature activation annealing (600–900 $^{\circ}$ C) to form a sp<sup>2</sup>-bonded honeycomb structure. The effects of post-implantation activation annealing conditions were systematically investigated by micro-Raman spectroscopy and transmission electron microscopy. Carbon ion implantation at elevated temperatures allowed a lower activation annealing temperature for fabricating large-area graphene. Our results indicate that carbon-ion implantation provides a facile and direct route for integrating graphene with Si microelectronics. © 2015 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4926605]

In the last decade, graphene has been intensively studied for its unique optical, mechanical, electrical, and structural properties, including its high optical transmittance, superior thermal and electrical conductivities, capacity for ballistic transport, and high failure strain. 1-5 Many fabrication techniques, including mechanical cleavage of highly oriented pyrolytic graphite, Hummer's method, high-temperature annealing of silicon carbide, ion implantation, and chemical vapor deposition (CVD), have been investigated for their capacities to obtain high-quality graphene with good uniformity and size. 1,2,5 Although CVD is widely used for the large-area synthesis of graphene using Cu or Ni films, the CVD method requires a high growth temperature above 1000 °C and a subsequent transfer process of the graphene from the metallic film to a target substrate by using poly(methyl methacrylate) (PMMA).<sup>6,7</sup> Neither the high growth temperature nor this transfer process is compatible with Si microelectronics, which limits the implementation of graphene. In Si microelectronics, graphene is a potential contact electrode and interconnection material. This renders high processing temperatures undesirable, especially for back-end-of-line (BEOL) fabrication, as temperature-induced damage, strains, metal spiking, and unintentional diffusion of dopants may occur.8

Ion implantation, which is compatible with Si microelectronics, can mechanically damage the substrate, but this is limited by controlling the kinetic energy of the incident ions and curing the damage by post-implantation annealing. Although high-temperature annealing is essential for synthesis or activation after ion implantation, the necessary activation annealing temperature can be lowered by performing the implantation itself at an elevated temperature.<sup>8</sup> In other words, the mounting stage where the samples are subject to ion implantation can be heated during the implantation process. With this knowledge, the well-matured and microelectronics-compatible carbon ion implantation method has been proposed as a scalable, low-temperature route to directly synthesize graphene on Si substrates; <sup>9-11</sup> commercial ion implanters can support wafer substrates with diameters up to 300 mm. Baraton *et al.* and Gutierrez *et al.* reported the fabrication of graphene structures by the high-temperature annealing of Ni thin films implanted with carbon ions, as the solubility of carbon in Ni is temperature-dependent. <sup>9,10</sup> Bangert *et al.* reported the doping of graphene with boron by low energy ion implantation, which may solve graphene's chemical doping issues such as contamination and long-term instability. <sup>11</sup> The ion implantation technique also offers finer control on the final structure of the product than other methods, as the graphene layer thickness can be precisely determined by controlling the dose of carbon ion implantation.

In this paper, we demonstrate the direct synthesis of wafer-scale graphene by carbon ion implantation at a high implantation temperature (500 °C) and investigate the effects of both post-implantation annealing conditions and the presence of a capping layer on the fabrication of high-quality multi-layer graphene.

Figures 1(a)-1(d) depict the fabrication procedure. A 200-nm-thick Ni film is deposited onto a 4-inch SiO<sub>2</sub>/Si (300 nm/500 μm layer thickness) wafer using an electronbeam evaporator (UEE, ULTECH) as shown in Fig. 1(a). The Ni layer, with high carbon solubility, acts as a catalyst for graphene synthesis. The Ni/SiO<sub>2</sub>/Si wafer is pre-annealed at 500 °C for 90 s by rapid thermal processing technique to increase the average Ni grain size. Figure 1(b) illustrates the Ni films being subjected to carbon ion implantation at an energy of 20 KeV with a dose of  $1 \times 10^{15}$  ions/cm<sup>2</sup> at a tilt angle of 7° (Impheat, Nissin). The projected range-of-penetration depth by ions implanted at 20 keV was approximately 24 nm, according to the calculation by Stopping and Range of Ions in Matter (SRIM) program; this was intentionally close to the top surface of the Ni film to minimize possible damage to the SiO<sub>2</sub>/Si substrate. The implantation process was performed at 500 °C to reduce implantation-induced

a) Author to whom correspondence should be addressed. Electronic mail: hyunhyun7@korea.ac.kr



FIG. 1. Schematics of (a) E-beam evaporation of Ni on SiO<sub>2</sub>/Si substrate, (b) carbon ion implantation into Ni, (c) post-implantation activation annealing at various conditions, and (d) graphene synthesized on both sides of Ni layer. (e) Diagram of the post-implantation activation annealing conditions.

damage and lower the required activation annealing temperature. Figures 1(c) and 1(e) show the annealing conditions, including the ambient gas, annealing time, pressure, and temperature, for each sample, heated using a horizontal tube furnace (TF55035A, Lindberg/Blue M). The furnace was cooled rapidly at a rate of 15  $^{\circ}$ C/s for quenching. Graphene grew on both faces of the Ni film, as shown in Fig. 1(d).

The graphene grown on top of the Ni films was characterized by Raman scattering; afterwards, the graphene was transferred onto another SiO<sub>2</sub>/Si substrate by the PMMAbased transfer method. Graphene found to have grown beneath the Ni films was also characterized by Raman scattering, using the procedure described. After the graphene synthesized on top of the Ni film was etched using reactiveion etching (RIE5000, SNTEK) with O<sub>2</sub> plasma for 5 s (O<sub>2</sub> flowing at 20 sccm, plasma power of 100 W), the samples were immersed in a solution of FeCl<sub>3</sub> (Sigma-Aldrich) to remove Ni. Micro-Raman spectroscopy was performed in back-scattering mode, using the 532 nm line of a diodepumped solid-state laser (Omicron) at room temperature with a beam size at the sample surface of approximately 3 μm. The graphene/Ni/SiO<sub>2</sub>/Si substrate was cut using a focused-ion beam technique (Quanta 3D 200, FEI) to prepare the specimen for examination by transmission electron microscopy (TEM, Tecnai F30 G2ST, FEI). The SiO<sub>2</sub> cap was deposited by plasma-enhanced chemical vapor deposition (PECVD, High-DEP, BMR).

The effects of the post-implantation annealing temperature and time on the graphene synthesis are characterized as shown in Fig. 2(a). Three characteristic phonon peaks are observed by Raman scattering at approximately 1350 cm<sup>-1</sup> (D peak), 1580 cm<sup>-1</sup> (G peak), and 2700 cm<sup>-1</sup> (2D peak), confirming the synthesis of multi-layer graphene at an activation temperature of 600 °C on the wafer, based on the intensity ratio of G to 2D peaks (I<sub>G</sub>/I<sub>2D</sub>) and the position of the 2D peak. 4,6,9 This is very promising for the integration of graphene with Si microelectronics, showing that graphene can be directly synthesized on Si substrate at the temperatures as low as 600 °C. The intensity ratio of D to G peaks (I<sub>D</sub>/I<sub>G</sub>) of our graphene synthesized at 600 °C is lower than those reported by other groups in which graphene was obtained by carbon ion implantation at the same temperature (600 °C), 12 which we attribute to the higher temperature during implantation in our experiment. High temperature ion implantation is known to reduce the necessary postimplantation activation temperature and decrease the concentration of defects in the lattice.<sup>8,13</sup> The graphene grown at an annealing temperature of 600 °C under low vacuum



FIG. 2. (a) Thermal annealing of implanted samples under low vacuum (Ar ambient, 20 torr) at temperatures of (i) 600 °C for 30 min, (ii) 600 °C for 50 min, (iii) 600 °C for 70 min, and (iv) 900 °C for 30 min. (b) Thermal annealing of implanted samples at a temperature of 900 °C for 30 min under atmospheric pressure: (i) Ar ambient without cap, (iii) N<sub>2</sub> ambient without cap, (iii) dry air ambient without cap, and (iv) Ar ambient with SiO<sub>2</sub> cap.



FIG. 3. (a) Raman spectra from different positions after thermal annealing at a temperature of 900 °C for 30 min under atmospheric pressure (Ar ambient with  $\mathrm{SiO}_2$  cap): (i) Ni exposed during thermal annealing; (ii and iii) Ni protected during thermal annealing. (b) Microscope image showing the protected and exposed areas. Inset provides schematic of the microscope image.

conditions (Ar, 250 sccm) contained a high density of defects. The average distance between the defects,  $L_{\rm D}$ , can be estimated using the equation  $^{14}$ 

$$L_D^2(\text{nm}^2) = \frac{4.3 \times 10^3}{E_L^4(\text{eV}^4)} \left[ \frac{I(D)}{I(G)} \right]^{-1}, \text{ valid for } L_D > 10 \text{ nm},$$

in which  $E_L$  is the laser excitation energy, here equal to 2.33 eV. The average distances between the defects,  $L_D$ , of the graphene grown at an annealing temperature of 600 °C was  $\sim$ 15 nm (Fig. 2(a)(ii)),  $\sim$ 16 nm (Fig. 2(a)(ii)), and  $\sim$ 17 nm (Fig. 2(a)(iii)). However, we obtained better-quality graphene at the higher annealing temperature of 900 °C (see Fig. 2(a)(iv)). The full-width-at-half-maximum (FWHM) of the sample annealed at 900 °C (Fig. 2(a)(iv)) is equal to 28.5 cm<sup>-1</sup>, which is much smaller than those (51.8–61.0 cm<sup>-1</sup>) of the samples annealed at 600 °C (Fig. 2(a)(i, ii, and iii)). In addition, the D peak of the sample annealed at 900 °C is minimal, with a low  $I_D/I_G$  ratio (0.037) compared with the high  $I_D/I_G$  ratios (0.49–0.66) of the samples activated at 600 °C, regardless of the annealing time duration.  $L_D$  of the graphene

annealed at 900 °C was approximately 63 nm, which is longer than the samples annealed at 600 °C. This shows that the annealing temperature is more critical for producing high-quality graphene than the annealing time for synthesis by carbon ion implantation.

Although graphene was manufactured under reduced pressures, the effects of changing the ambient gas species and pressure remained of interest. The results in Fig. 2(b) indicate the negative effects of oxygen molecules during activation annealing. In our experiments, graphene was not obtained by activation annealing under atmospheric pressure, which can be explained by the presence of oxygen molecules, 15,16 although the tube furnace chamber was purged with the various ambients before each thermal annealing cycle. In our experiments, reduced pressure was more effective than atmospheric pressure in removing oxygen molecules from the annealing chamber, in combination with purging. The peak at 1490 cm<sup>-1</sup> in plots (i), (ii), and (iii) of Fig. 2(b) is ascribed to NiO, 17 confirming that the carbon source was consumed by reactions with oxygen molecules, and Ni reacted with oxygen molecules to form the oxide. For this reason, we deposited a protective capping layer of SiO<sub>2</sub> on top of the Ni using



FIG. 4. (a) Raman spectrum from graphene synthesized on top of Ni. Note that Raman spectrum was obtained after graphene was transferred to SiO<sub>2</sub>/Si substrate. (b) Schematic image of graphene synthesized on both sides of Ni by ion implantation. (c) Cross-sectional TEM image showing graphene synthesized on Ni. (d) Raman spectrum from graphene synthesized at bottom of Ni. Note that Raman spectrum was obtained after removal of top graphene and Ni.

PECVD, followed by activation annealing at the same conditions as the samples shown in plots (i), (ii), and (iii) of Fig. 2(b). Spectrum (iv) in Fig. 2(b) shows the efficacy of the SiO<sub>2</sub> cap as an oxidation barrier. To understand the oxidation protection more clearly, spectra from three different positions were compared. Figures 3(a) and 3(b) confirm that the PECVD-grown SiO<sub>2</sub> layer can protect the carbon source from oxidation even at elevated temperatures. Our experiments indicate that the SiO<sub>2</sub> layer allows the synthesis of graphene without a low-pressure chamber. Additionally, graphene growth at selected areas is possible by a combination of photolithographic patterning, which can obviate the isolation process in the device fabrication procedure.

Using ion implantation, graphene can also be synthesized at the bottom of the Ni film, because some carbon atoms can diffuse through the Ni at elevated temperatures. We observed graphene at the bottom of the Ni layer, although its coverage was poor compared with that of the graphene synthesized on top of the Ni. We believe that the graphene coverage on either face of the Ni layer can be manipulated by controlling the carbon ion energy. Figures 4(a) and 4(d) present Raman spectra of the graphene synthesized on and beneath the Ni layer, respectively. Although graphene was observed on both faces (see Figure 4(b)), the graphene synthesized on top of the Ni layer showed better quality, based on the I<sub>D</sub>/I<sub>G</sub> ratio (0.015 and 0.18 above and beneath the Ni, respectively) and FWHM  $(25.5 \text{ and } 27.6 \text{ cm}^{-1} \text{ above and beneath Ni}) \text{ of the G peak.}$ This is likely because we intended the projected penetration depth to be closer to the top of the Ni layer in our experiments. A cross-sectional TEM image (Fig. 4(c)) confirms the presence of multi-layer graphene synthesized on top of the Ni layer. For the integration of graphene into advanced Si microelectronics, large-area graphene free of wrinkles, tears, and residues must be deposited on Si wafers at low temperatures; this cannot be achieved with CVD graphene and the PMMAbased transfer method. We believe that the ion implantation technique has great potential for the direct synthesis of waferscale (over 300 mm in diameter) graphene for integrated circuit technologies.

In conclusion, we demonstrated the direct growth of multi-layer graphene on 4-inch Ni/SiO<sub>2</sub>/Si wafers by high-temperature carbon ion implantation. We systematically investigated the effects of the post-implantation annealing conditions on the synthesis of high-quality multi-layer

graphene by varying the ambient pressure, ambient gas, temperature, and time during the treatment. Carbon ion implantation at a temperature of 500 °C was helpful to enhance the quality of the graphene, which was synthesized on both faces of the Ni layer. The presence of oxygen molecules during the activation annealing resulted in the formation of NiO; a PECVD-grown SiO<sub>2</sub> cap provided an oxidation protection layer. Our results show that graphene fabricated via ion implantation can ease the implementation of graphene in advanced Si microelectronics.

This research was supported by the Radiation Technology Research and Development program (2013M2A2A6043608) through the National Research Foundation of Korea funded by the Ministry of Science, Information Communication Technology & Future Planning.

<sup>1</sup>A. K. Geim, Science **324**, 1530 (2009).

<sup>2</sup>P. Avouris and C. Dimitrakopoulos, Mater. Today **15**, 86 (2012).

<sup>3</sup>A. H. Castro Neto, F. Guinea, N. M. R. Peres, K. S. Novoselov, and A. K. Geim, Rev. Mod. Phys. **81**, 109 (2009).

<sup>4</sup>A. C. Ferrari, J. C. Meyer, V. Scardaci, C. Casiraghi, M. Lazzeri, F. Mauri, S. Piscanec, D. Jiang, K. S. Novoselov, S. Roth, and A. K. Geim, Phys. Rev. Lett. **97**, 187401 (2006).

<sup>5</sup>C. N. R. Rao and A. K. Sood, Graphene: Synthesis, Properties, and Phenomena (Wiley, 2013).

<sup>6</sup>K. S. Kim, Y. Zhao, H. Jang, S. Y. Lee, J. M. Kim, K. S. Kim, J. H. Ahn, P. Kim, J. Y. Choi, and B. H. Hong, Nature **457**, 706 (2009).

<sup>7</sup>X. Li, Y. Zhu, W. Cai, M. Borysiak, B. Han, D. Chen, R. D. Piner, L. Colombo, and R. S. Ruoff, Nano Lett. **9**, 4359 (2009).

<sup>8</sup>S. A. Campbell, Fabrication Engineering at the Micro- and Nanoscale— Fourth Edition (Oxford, 2013).

<sup>9</sup>L. Baraton, Z. He, C. S. Lee, J. L. Maurice, C. S. Cojocaru, A. F. G. Lorenzon, Y. H. Lee, and D. Pribat, Nanotechnology **22**, 085601 (2011).

<sup>10</sup>G. Gutierrez, F. Le Normand, D. Muller, F. Aweke, C. Speisser, F. Antoni, Y. Le Gall, C. S. Lee, and C. S. Cojocaru, Carbon 66, 1 (2014).

<sup>11</sup>U. Bangert, W. Pierce, D. M. Kepaptsoglou, Q. Ramasse, R. Zan, M. H. Gass, J. A. Van den Berg, C. B. Boothroyd, J. Amani, and H. Hofsass, Nano Lett. **13**, 4902 (2013).

<sup>12</sup>J. H. Mun, S. K. Lim, and B. J. Cho, J. Electrochem. Soc. **159**, G89

<sup>13</sup>W. Wesch, A. Heft, E. Wendler, T. Bachmann, and E. Glaser, Nucl. Instrum. Methods Phys. Res. B 96, 335 (1995).

<sup>14</sup>A. C. Ferrari and D. M. Basko, Nat. Nanotechnol. **8**, 235 (2013).

<sup>15</sup>L. Liu, S. Ryu, M. R. Tomasik, E. Stolyarova, N. Jung, M. S. Hybertsen, M. L. Steigerwald, L. E. Brus, and G. W. Flynn, Nano Lett. 8, 1965 (2008).

<sup>16</sup>P. M. Ajayan and B. I. Yakobson, Nature **441**, 818 (2006).

<sup>17</sup>N. M. Ulmane, A. Kuzmin, I. Steins, J. Grabis, I. Sildos, and M. Pärs, J. Phys.: Conf. Ser. **93**, 012039 (2007).