Revision: r0p0

## **Cortex-M0 Technical Reference Manual**

## 3.3. Instruction set summary

The processor implements the ARMv6-M Thumb instruction set, including a number of 32-bit instructions that use Thumb-2 technology. The ARMv6-M instruction set comprises:

- all of the 16-bit Thumb instructions from ARMv7-M excluding CBZ, CBNZ and IT
- the 32-bit Thumb instructions BL, DMB, DSB, ISB, MRS and MSR.

Table 3.1 shows the Cortex-M0 instructions and their cycle counts. The cycle counts are based on a system with zero wait-states.

Table 3.1. Cortex-M0 instruction summary

| Operation | Description          | Assembler                  | Cycles                 |
|-----------|----------------------|----------------------------|------------------------|
| Move      | 8-bit immediate      | MOVS Rd, # <imm></imm>     | 1                      |
|           | Lo to Lo             | MOVS Rd, Rm                | 1                      |
|           | Any to Any           | MOV Rd, Rm                 | 1                      |
|           | Any to PC            | MOV PC, Rm                 | 3                      |
| Add       | 3-bit immediate      | ADDS Rd, Rn, # <imm></imm> | 1                      |
|           | All registers Lo     | ADDS Rd, Rn, Rm            | 1                      |
|           | Any to Any           | ADD Rd, Rd, Rm             | 1                      |
|           | Any to PC            | ADD PC, PC, Rm             | 3                      |
|           | 8-bit immediate      | ADDS Rd, Rd, # <imm></imm> | 1                      |
|           | With carry           | ADCS Rd, Rd, Rm            | 1                      |
|           | Immediate to SP      | ADD SP, SP, # <imm></imm>  | 1                      |
|           | Form address from SP | ADD Rd, SP, # <imm></imm>  | 1                      |
|           | Form address from PC | ADR Rd, <label></label>    | 1                      |
| Subtract  | Lo and Lo            | SUBS Rd, Rn, Rm            | 1                      |
|           | 3-bit immediate      | SUBS Rd, Rn, # <imm></imm> | 1                      |
|           | 8-bit immediate      | SUBS Rd, Rd, # <imm></imm> | 1                      |
|           | With carry           | SBCS Rd, Rd, Rm            | 1                      |
|           | Immediate from SP    | SUB SP, SP, # <imm></imm>  | 1                      |
| Subtract  | Negate               | RSBS Rd, Rn, #0            | 1                      |
| Multiply  | Multiply             | MULS Rd, Rm, Rd            | 1 or 32 <sup>[a]</sup> |
| Compare   | Compare              | CMP Rn, Rm                 | 1                      |
|           |                      |                            |                        |

1 of 4 26/1/20, 2:36 pm

| Operation | Description                        | Assembler                           | Cycles             |
|-----------|------------------------------------|-------------------------------------|--------------------|
|           | Negative                           | CMN Rn, Rm                          | 1                  |
|           | Immediate                          | CMP Rn, # <imm></imm>               | 1                  |
| Logical   | AND                                | ANDS Rd, Rd, Rm                     | 1                  |
|           | Exclusive OR                       | EORS Rd, Rd, Rm                     | 1                  |
|           | OR                                 | ORRS Rd, Rd, Rm                     | 1                  |
|           | Bit clear                          | BICS Rd, Rd, Rm                     | 1                  |
|           | Move NOT                           | MVNS Rd, Rm                         | 1                  |
|           | AND test                           | TST Rn, Rm                          | 1                  |
| Shift     | Logical shift left by immediate    | LSLS Rd, Rm, # <shift></shift>      | 1                  |
|           | Logical shift left by register     | LSLS Rd, Rd, Rs                     | 1                  |
|           | Logical shift right by immediate   | LSRS Rd, Rm, # <shift></shift>      | 1                  |
|           | Logical shift right by register    | LSRS Rd, Rd, Rs                     | 1                  |
|           | Arithmetic shift right             | ASRS Rd, Rm, # <shift></shift>      | 1                  |
|           | Arithmetic shift right by register | ASRS Rd, Rd, Rs                     | 1                  |
| Rotate    | Rotate right by register           | RORS Rd, Rd, Rs                     | 1                  |
| Load      | Word, immediate offset             | LDR Rd, [Rn, # <imm>]</imm>         | 2                  |
|           | Halfword, immediate offset         | LDRH Rd, [Rn, # <imm>]</imm>        | 2                  |
|           | Byte, immediate offset             | LDRB Rd, [Rn, # <imm>]</imm>        | 2                  |
|           | Word, register offset              | LDR Rd, [Rn, Rm]                    | 2                  |
|           | Halfword, register offset          | LDRH Rd, [Rn, Rm]                   | 2                  |
|           | Signed halfword, register offset   | LDRSH Rd, [Rn, Rm]                  | 2                  |
|           | Byte, register offset              | LDRB Rd, [Rn, Rm]                   | 2                  |
| Load      | Signed byte, register offset       | LDRSB Rd, [Rn, Rm]                  | 2                  |
|           | PC-relative                        | LDR Rd, <label></label>             | 2                  |
|           | SP-relative                        | LDR Rd, [SP, # <imm>]</imm>         | 2                  |
|           | Multiple, excluding base           | LDM Rn!, { <loreglist>}</loreglist> | 1+N <sup>[b]</sup> |
|           | Multiple, including base           | LDM Rn, { <loreglist>}</loreglist>  | 1+N <sup>[b]</sup> |
| Store     | Word, immediate offset             | STR Rd, [Rn, # <imm>]</imm>         | 2                  |

2 of 4 26/1/20, 2:36 pm

| Operation    | Description                | Assembler                           | Cycles                |
|--------------|----------------------------|-------------------------------------|-----------------------|
|              | Halfword, immediate offset | STRH Rd, [Rn, # <imm>]</imm>        | 2                     |
|              | Byte, immediate offset     | STRB Rd, [Rn, # <imm>]</imm>        | 2                     |
|              | Word, register offset      | STR Rd, [Rn, Rm]                    | 2                     |
|              | Halfword, register offset  | STRH Rd, [Rn, Rm]                   | 2                     |
|              | Byte, register offset      | STRB Rd, [Rn, Rm]                   | 2                     |
|              | SP-relative                | STR Rd, [SP, # <imm>]</imm>         | 2                     |
|              | Multiple                   | STM Rn!, { <loreglist>}</loreglist> | 1+N <sup>[b]</sup>    |
| Push         | Push                       | PUSH { <loreglist>}</loreglist>     | 1+N <sup>[b]</sup>    |
|              | Push with link register    | PUSH { <loreglist>, LR}</loreglist> | 1+N <sup>[b]</sup>    |
| Рор          | Pop                        | POP { <loreglist>}</loreglist>      | 1+N <sup>[b]</sup>    |
|              | Pop and return             | POP { <loreglist>, PC}</loreglist>  | 4+N <sup>[c]</sup>    |
| Branch       | Conditional                | B <cc> <label></label></cc>         | 1 or 3 <sup>[d]</sup> |
|              | Unconditional              | B <label></label>                   | 3                     |
|              | With link                  | BL <label></label>                  | 4                     |
|              | With exchange              | BX Rm                               | 3                     |
|              | With link and exchange     | BLX Rm                              | 3                     |
| Extend       | Signed halfword to word    | SXTH Rd, Rm                         | 1                     |
|              | Signed byte to word        | SXTB Rd, Rm                         | 1                     |
|              | Unsigned halfword          | UXTH Rd, Rm                         | 1                     |
| Extend       | Unsigned byte              | UXTB Rd, Rm                         | 1                     |
| Reverse      | Bytes in word              | REV Rd, Rm                          | 1                     |
|              | Bytes in both halfwords    | REV16 Rd, Rm                        | 1                     |
|              | Signed bottom half word    | REVSH Rd, Rm                        | 1                     |
| State change | Supervisor Call            | SVC # <imm></imm>                   | _ [e]                 |
|              | Disable interrupts         | CPSID i                             | 1                     |
|              | Enable interrupts          | CPSIE i                             | 1                     |
|              | Read special register      | MRS Rd, <specreg></specreg>         | 4                     |
|              | Write special register     | MSR <specreg>, Rn</specreg>         | 4                     |
|              | Breakpoint                 | BKPT # <imm></imm>                  | _ [e]                 |

3 of 4 26/1/20, 2:36 pm

| Operation | Description                 | Assembler | Cycles           |
|-----------|-----------------------------|-----------|------------------|
| Hint      | Send event                  | SEV       | 1                |
|           | Wait for event              | WFE       | 2 <sup>[f]</sup> |
|           | Wait for interrupt          | WFI       | 2 <sup>[f]</sup> |
|           | Yield                       | YIELD[9]  | 1                |
|           | No operation                | NOP       | 1                |
| Barriers  | Instruction synchronization | ISB       | 4                |
|           | Data memory                 | DMB       | 4                |
|           | Data synchronization        | DSB       | 4                |

<sup>[</sup>a] Depends on multiplier implementation.

See the ARMv6-M ARM for more information about the ARMv6-M Thumb instructions

Copyright © 2009 ARM Limited. All rights reserved. Non-Confidential

ARM DDI 0432C

<sup>[</sup>b] N is the number of elements.

 $<sup>^{[</sup>c]}$  N is the number of elements in the stack-pop list including PC and assumes load or store does not generate a HardFault exception.

<sup>[</sup>d] 3 if taken, 1 if not-taken.

<sup>[</sup>e] Cycle count depends on core and debug configuration.

<sup>&</sup>lt;sup>[f]</sup> Excludes time spent waiting for an interrupt or event.

<sup>[</sup>g] Executes as NOP.