# TurboNet: Faithfully Emulating Networks with Programmable Switches

**Jiamin Cao** (Tsinghua University)

Yu Zhou (Tsinghua University), Ying Liu (Tsinghua University), Mingwei Xu (Tsinghua University), Yongkai Zhou (UnionPay)





# To conduct network experiments



Simulators?

Emulators?

Test-beds?

### **Network experiments platforms should satisfy:**

- ☐ **High Fidelity:** like realistic hardware environment
- ☐ **High Flexibility:** topologies, properties (link delay, packet losses, link bandwidth, ...)
- ☐ **High Scalability:** easily scale to meet increasing network bandwidth and sizes

# Simulators

### Use CPU to model networks as simulated events









Fidelity Concerns

# **Emulators**

Run the same code on CPU as real platforms with interactive network

traffic



Cannot provide accurate performance results for large and high-speed networks

- 10Gbps networks?
- 100Gbps networks?



CrystalNet [SOSP 17]

Fidelity & Scalability Concerns



Mininet



# Test-Beds





**PlanetLab** 

### **Experiments with real-world settings**

- Can guarantee fidelity
- Lack customizability for topologies, forwarding behaviors, metrics (link delay, link loss, ...)

© Costly to scale and upgrade Scalability & Flexibility Concerns

# To conduct network experiments



|             | Simulato<br>r | Emulato<br>r | Test-Bed |
|-------------|---------------|--------------|----------|
| Fidelity    | ×             | ×            | V        |
| Flexibility | <b>√</b>      | V            | ×        |
| Scale       | V             | ×            | ×        |

# Our Approach

### TurboNet: emulating various networks with one programmable switch.

### Why programmable switch?

- Re-configurable packet processing
- ☐ High bandwidth (Tbps)

Enable agile customization of various networks with high bandwidth

### **Our Goal:**

Faithfully emulate both network data plane and control plane.

- Data Plane: topology, metrics (delay, loss)
- ☐ Control Plane: routing (static/dynamic)



# Talk Outline

- Motivation
- 1. TurboNet Overview: architecture and workflow
- 2. Data Plane Emulation
- 3. Control Plane Emulation
- 4. Some Evaluation Results
- 5. Conclusion

# **TurboNet Overview**







# **TurboNet Overview**

1. Emulation Task Description





- 1 topo = Topo ()
- 2 topo.add\_switch ('sw1')
- **3** topo.add\_switch ('sw2')
- **4** topo.add\_switch ('sw3')
- **5** topo.add\_hport ('sw1', 'x1', 8, '40Gbps') **12** topo.add\_link ('link2', 'x4', 'x5')
- 6 topo.add\_sport ('sw1', 'x2', 8, '10Gbps') 13 topo.set\_loss ('link1', 0.001, '0s', '10s')
- 7 topo.add\_sport ('sw2', 'x3', 8, '10Gbps') 14 topo.set\_delay ('link2', '2ms', '0s', '10s')



# **TurboNet Overview**

1. Emulation Task

Description

2. Configuration Generation



A programmable switch deployed with TurboNet



### Emulated Topology h1 link1 sw2 link2 h2 sw3

# **TurboNet Overview**

- 1. Emulation Task Description
  - 2. Configuration Generation





A programmable switch deployed with TurboNet



# 3. Experiment **Conduction**



# h1 sw1 x2 link1 x3 sw2 x4 link2 x5 sw3

# **TurboNet Overview**









# Talk Outline

- Motivation
- 1. TurboNet Overview
- 2. Data Plane Emulation
- 3. Control Plane Emulation
- 4. Some Evaluation Results
- 5. Conclusion

# Data Plane Emulation

### Forwarding packets in a network with specified performance

- Topology Emulation: flexibly emulate various topologies in a programmable switch
- Metric Emulation: make the emulated network behave like real networks
  - e.g., link loss, link delay, ...

# Data Plane Emulation

### Forwarding packets in a network with specified performance

- Topology Emulation: flexibly emulate various topologies in a programmable switch
- Metric Emulation: make the emulated network behave like real networks
  - e.g., link loss, link delay, ...

### Key Idea: Split one programmable switch into multiple emulated

■ Port Mapper



Map each port in the input topology to an individual port on the programmable switch (x1~x6 -> y1~y6)

Switch Emulation

### Key Idea: Split one programmable switch into multiple emulated

■ Port Mapper



Map each port in the input topology to an individual port on the programmable switch (x1~x6 -> y1~y6)

Switch Emulation

### Key Idea: Split one programmable switch into multiple emulated

■ Port Mapper



Map each port in the input topology to an individual port on the programmable switch (x1~x6 -> y1~y6)

Switch Emulation

### **Link Emulation**

- Cables
- Loopback

### Key Idea: Split one programmable switch into multiple emulated

■ Port Mapper



Map each port in the input topology to an individual port on the programmable switch (x1~x6 -> y1~y6)

Switch Emulation

### **Link Emulation**

- Cables
- Loopback

### Key Idea: Split one programmable switch into multiple emulated



Key Idea: Split one programmable switch into multiple emulated

□ Port Mapper *At most 64\*4 ports?* 

### Barefoot Tofino switch

- 64 100Gbps port groups
- A port group:
  - 1x100G, 2x40G, 4x25G, 4x10G ports

Key Idea: Split one programmable switch into multiple emulated

□ Port Mapper *At most 64\*4 ports?* 

**Challenge: How to emulate larger networks?** 

☐ Queue Mapper! At most 64\*32 queues!

### Barefoot Tofino switch

- 64 100Gbps port groups
- A port group:
  - 1x100G, 2x40G, 4x25G, 4x10G ports
  - 32 queues

Key Idea: Split one programmable switch into multiple emulated

□ Port Mapper *At most 64\*4 ports?* 

**Challenge: How to emulate larger networks?** 

□ Queue Mapper! At most 64\*32 queues!

Problem: How to perform port/queue mapping?

□ 0-1 ILP problem

### Key Idea: Split one programmable switch into multiple emulated

□ Port Mapper *At most 64\*4 ports?* 



 $\frac{x_{i}^{1,2,3,4}, x_{ik}^{1,2,3,4} = PM(S, b_{k}, q_{k}, P)}{\min \sum (x_{i}^{1} + x_{i}^{2} + x_{i}^{3} + x_{i}^{4})}$ ☐ Queue Mapper! At most 64\*32 augustion

PM Problem

Problem: How to perfo

□ 0-1 ILP problem

Input - Bandwidth
Queue number

(See more in our paper)

| Obj | ective    |     | $ \frac{1 \in P}{3 + x_i^4} \le 1, \forall i \in P $ $ 3 \times x_{ik}^4 \le 4 \cdot x_i^4, \forall i \in P $               |   |  |
|-----|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------|---|--|
|     | QM Proble | em  | $y_i, y_{ik}, x_i^{1,2,3,4}, x_{ik}^{1,2,3,4} = QM(S_1, S_2, b_k, q_k, P)$                                                  |   |  |
| \   | Objective | e   | $min: \sum_{i \in P} x_i^1 + x_i^2 + x_i^3 + x_i^4 + y_i$                                                                   |   |  |
|     |           |     | $c_1: x_i^1 + x_i^2 + x_i^3 + x_i^4 + y_i \le 1, \forall i \in P$ $c_4: \sum_{i \in P} y_{ik} = 1, \forall k \in S_1$       |   |  |
|     | Constrain | nts | $c_2: x_i^{1,2,3,4}, x_{ik}^{1,2,3,4} = PM(S_2, b_k, q_k, P)$ $c_5: \sum_{k \in S_1} q_k y_{ik} \le 32y_i, \forall i \in P$ |   |  |
|     |           |     | $C_3: \sum_{k \in S_1} b_k y_{ik} \le 100 y_i, \forall i \in P$                                                             | 4 |  |

# Data Plane Emulation

- Topology Emulation
- Metric Emulation: make the emulated network behave like real networks
  - Link loss
  - Link delay
  - Background traffic

# Link Loss Emulation

### **Link Metric Emulation**



# Link Loss Emulation



P4 primitive: modify\_field\_rng\_uniform

 $\theta$  is decided by given loss rate  $r: P(v > \theta) = r$ 

Drop packets according to a probability

### **Link Loss Emulation**



# Link Delay Emulation



Challenge: How to keep packets in programmable switch?

Observation: queuing time is in proportion to queue depth.

To achieve target queuing time, maintain queue depth!

- ☐ Implement *delayed queues* with desired queuing time
- Send packets to delayed queues to emulate target delay



# Link Delay Emulation

- 1. Implement delayed queues with desired queuing time
  - dynamically inject packets



# Link Delay Emulation

- 1. Implement delayed queues with desired queuing time dynamically inject backup packets
- 2. Send packets to delayed queues to emulate target delay



More details (resource, accuracy) in our paper

# Talk Outline

- Motivation
- 1. TurboNet Overview
- 2. Data Plane Emulation
- 3. Control Plane Emulation
- 4. Some Evaluation Results
- 5. Conclusion

- Static Routing
- Dynamic routing



- Static Routing
- Dynamic routing



- Static Routing
- Dynamic routing
  - Distributed routing
  - Centralized routing



- Static Routing
- Dynamic routing
  - Distributed routing
  - Centralized routing



**Distributed Routing** 

## Control plane emulation

- Static Routing
- Dynamic routing
  - Distributed routing
  - Centralized routing



**Distributed Routing** 

## Control plane emulation

- Static Routing
- Dynamic routing
  - Distributed routing
  - Centralized routing



#### **Distributed Routing**

Controller Routing Program



# Control plane emulation

- Static Routing
- Dynamic routing
  - Distributed routing
  - Centralized routing



### Talk Outline

- Motivation
- 1. TurboNet Overview
- 2. Data Plane Emulation
  - Topology Emulation
  - Metric Emulation: Background Traffic, Link Loss, Link Delay
- 3. Control Plane Emulation
- 4. Some Evaluation Results
- 5. Conclusion

## **Evaluation Setup**

#### Test-bed

- One Barefoot Tofino Switch
  - Intel Pentium 4-core 1.60GHz CPU
  - 8GiB memory
  - 2 pipelines (3.2Tbps)
- Two servers
  - 12-core Intel Xeon E5-2620
     2.40GHz CPU



# **Topology Emulation Capability**

|                         |                 | TurboNet                             |                  |                                      |                  |  |
|-------------------------|-----------------|--------------------------------------|------------------|--------------------------------------|------------------|--|
| Topology                |                 | 2-Pipe (32*100G) Programmable Switch |                  | 4-Pipe (64*100G) Programmable Switch |                  |  |
|                         |                 | PM                                   | QM               | PM                                   | QM               |  |
| Fat-<br>Tree            | k = 4           | $Link \leq 25G$                      | $Link \leq 25G$  | $Link \le 40G$                       | $Link \le 40G$   |  |
|                         | k = 6           | ×                                    | $Link \le 8.3G$  | ×                                    | $Link \leq 20G$  |  |
|                         | k = 8           | ×                                    | ×                | ×                                    | $Link \leq 6.2G$ |  |
| VL2                     | Link = 1G, 10G  | $D_A D_1 \le 16$                     | $D_A D_1 \le 20$ | $D_A D_1 \le 36$                     | $D_A D_1 \le 44$ |  |
|                         | Link = 10G, 40G | $D_A D_1 \le 20$                     | $D_A D_1 \le 20$ | $D_A D_1 \le 40$                     | $D_A D_1 \le 40$ |  |
| 261 Internet Topologies |                 | 199 (76.2%)                          | 259 (99.2%)      | 248 (95.0%)                          | 260 (99.6%)      |  |

PM VS. QM

Fat-tree: k=4 for PM, k=8 for QM

Note: A k-ary fat-tree has k<sup>3</sup>/4 host-ports and k<sup>3</sup> switch-ports<sup>42</sup>

# **Topology Emulation Capability**

|                         |                 | TurboNet                             |                  |                                      |                  |  |
|-------------------------|-----------------|--------------------------------------|------------------|--------------------------------------|------------------|--|
| Topology                |                 | 2-Pipe (32*100G) Programmable Switch |                  | 4-Pipe (64*100G) Programmable Switch |                  |  |
|                         |                 | PM                                   | QM               | PM                                   | QM               |  |
| Fat-<br>Tree            | k = 4           | $Link \leq 25G$                      | $Link \leq 25G$  | $Link \le 40G$                       | $Link \leq 40G$  |  |
|                         | k = 6           | ×                                    | $Link \leq 8.3G$ | ×                                    | $Link \leq 20G$  |  |
|                         | k = 8           | ×                                    | ×                | ×                                    | $Link \leq 6.2G$ |  |
| VL2                     | Link = 1G, 10G  | $D_A D_1 \le 16$                     | $D_A D_1 \le 20$ | $D_A D_1 \le 36$                     | $D_A D_1 \le 44$ |  |
|                         | Link = 10G, 40G | $D_A D_1 \le 20$                     | $D_A D_1 \le 20$ | $D_A D_1 \le 40$                     | $D_A D_1 \le 40$ |  |
| 261 Internet Topologies |                 | 199 (76.2%)                          | 259 (99.2%)      | 248 (95.0%)                          | 260 (99.6%)      |  |

#### PM VS. QM

- Fat-tree: k=4 for PM, k=8 for QM
- Internet topology: 60 more for QM

Note: A k-ary fat-tree has k<sup>3</sup>/4 host-ports and k<sup>3</sup> switch-ports<sup>43</sup>

# Link Loss Accuracy



Link loss accuracy (32-bit random number generation)

Expected loss rate changes from 0.1 to 10<sup>-8</sup> Relative error < 1%

# Link Delay Accuracy



Expected delay ranges from 0.2ms to 1ms Standard deviation < 9µs

(A 10Gbps delayed queue)



Multi-pass link delay (A 1ms delayed queue)

Expected delay ranges from 2ms to 10ms Relative standard deviation < 0.9%

# Control Plane Emulating Capability

Intel Pentium 4-core 1.60GHz CPU, 8GiB memory All connected routers are BGP peers





TurboNet can easily support almost 200 BGP routing agents with 25% peak CPU usage.

### Talk Outline

- Motivation
- 1. TurboNet Overview
- 2. Data Plane Emulation
  - Topology Emulation
  - Metric Emulation: Background Traffic, Link Loss, Link Delay
- 3. Control Plane Emulation
- 4. Some Evaluation Results
- 5. Conclusion

### Conclusion

- TurboNet is a network experiment platform that leverages one programmable switch to faithfully mimic networks.
  - Data plane
  - Control plane

# Thanks!

