## Level Crossing Analog to Digital Converters

Janamani C. Ayyangalam 08407604

Under the Guidance of

Prof. A. N. Chandorkar

September 26, 2015

## **Outline**

- Motivation
- Theory of level cross sampling scheme
- Reported level crossing ADC architectures
  - Level crossing asynchronous ADC
  - Signal dependent variable resolution ADC
  - Adaptive asynchronous ADC
- Proposed level crossing ADC architectures
  - Architecture for high activity signals
  - Architecture for low activity signals
- Conclusion & Future work
- References



# **Building Blocks for proposed ADC**

#### ADC specifications

- Technology UMC 180nm
- Power supply 1.8 V
- Resolution 8-bit
- Peak to peak analog input voltage 1 V (0.4 to 1.4)
- Maximum analog input frequency 20K Hz

#### Analog Blocks

- Clocked Comparator
- Track & Hold
- Non Overlapping Clock Generator
- Driver Network
- Binary Weighted Capacitor Array

## Comparision between architectures

## Future work

- Future Work
  - Complete the connections between individual modules.
  - Complete the layout of capacitor array & Switching network.
  - Complete the place & route of controller blocks.
  - Send both designs for tapeouts in August.
  - Modify the proposed architecture for repetitive signals.
- Problems encountered when implementing design
  - Applying Timing constraints for multiple clock domains.
  - Problem with the capacitor layout because of multiplier.
  - Problem with the capacitor layout because of parasitics.
- Prsently working on Connecting digital controller circuit with analog blocks.



## References



E. Allier, J. Goulier, G. Sicard, A. Dezzani, E. Andre and M. Renaudin, "A 120nm low power asynchronous ADC." *International Symposium on Low Power Electronics and Design*, 2005.



E. Allier, G. Sicard, L. Fesquet and M. Renaudin, "Asynchronous level crossing analog to digital converters," Elsevier Journal of the International Measurement Confederation, 2005.



E. Allier, G. Sicard, L. Fesquet, M. Renaudin, "A New Class of Asynchronous A/D Converters Based on Time Quantization." *International Symposium on Asynchronous Circuits and Systems*, 2003.



R. Agarwal, M. Trakimas and S. Sonkusale, "Adaptive asynchronous analog to digital conversion for compressed biomedical sensing," *IEEE Conference on Biomedical Circuits and Systems*, 2009.



A. Fayed and M. Ismail, "A High Speed, Low Voltage CMOS Offset Comparator," *Analog Integrated Circuits and Signal Processing*, 2003.



Daegyu Lee, Jincheol Yoo, Kyusun Choi and J. Ghaznavi, "Fat tree encoder design for ultra-high speed flash A/D converters," *Midwest Symposium on Circuits and Systems*, 2002.



F. Akopyan, R. Manohar, and A. B. Apsel, "A level-crossing flash asynchronous analog-to-digital converter," International Symposium on Asynchronous Circuits and Systems, 2006.



## References



E. Allier, J. Goulier, G. Sicard, A. Dezzani, E. Andre and M. Renaudin, "A 120nm low power asynchronous ADC." *International Symposium on Low Power Electronics and Design*, 2005.



E. Allier, G. Sicard, L. Fesquet and M. Renaudin, "Asynchronous level crossing analog to digital converters," Elsevier Journal of the International Measurement Confederation, 2005.



E. Allier, G. Sicard, L. Fesquet, M. Renaudin, "A New Class of Asynchronous A/D Converters Based on Time Quantization." *International Symposium on Asynchronous Circuits and Systems*, 2003.



R. Agarwal, M. Trakimas and S. Sonkusale, "Adaptive asynchronous analog to digital conversion for compressed biomedical sensing," *IEEE Conference on Biomedical Circuits and Systems*, 2009.



A. Fayed and M. Ismail, "A High Speed, Low Voltage CMOS Offset Comparator," *Analog Integrated Circuits and Signal Processing*, 2003.



Daegyu Lee, Jincheol Yoo, Kyusun Choi and J. Ghaznavi, "Fat tree encoder design for ultra-high speed flash A/D converters," *Midwest Symposium on Circuits and Systems*, 2002.



F. Akopyan, R. Manohar, and A. B. Apsel, "A level-crossing flash asynchronous analog-to-digital converter," International Symposium on Asynchronous Circuits and Systems, 2006.

