# A New Interleaved Three-Phase Single-Stage PFC AC-DC Converter

M. Narimani, Student Member, IEEE, G. Moschopoulos, Senior Member, IEEE

Abstract— A new interleaved single-stage ac-dc converter is proposed in this paper to reduce line current harmonics while achieving power factor correction. The proposed rectifier can produce input currents that do not have deadband regions with high power factor correction, continuous output current and minimize the input EMI filter size. In this paper, the operation of the new converter is explained, its features and design are discussed in results, and its operation is confirmed with experimental results obtained from a prototype.

Index Terms— AC-DC power conversion, three-phase, single-stage power factor correction (SSPFC), three-level converters.

#### I. Introduction

Power factor correction (PFC) is needed in ac-dc power supplies for them to comply with harmonic standards such as IEC 1000-3-2 [1]-[3]. Although it is possible to satisfy these standards by adding passive filter elements to the traditional passive diode rectifier/LC filter input combination, the resulting converter would be very bulky and heavy due to the size of the low-frequency inductors and capacitors. The most common approach to PFC is to use two-stage power conversion schemes. These two-stage schemes use a front-end ac-dc converter stage to perform ac-dc conversion with PFC with the output of the front-end converter fed to a back-end dc-dc converter stage that produces the desired isolated dc output voltage [4]. Using two converter stages in this manner, however, increases the cost, size, and complexity of the overall ac-dc converter and this has led to the emergence of singlestage power-factor-corrected (SSPFC) converters.

In order to reduce the cost, size, and complexity associated with two-stage ac-dc power conversion and PFC researchers have tried to propose single-stage converters that integrate the functions of PFC and isolated dc-dc conversion in a single power converter. Several single-phase [5]-[11] and three-phase [12]-[25] converters have been proposed in the literature, with three-phase converters being preferred over single-phase converters for higher power applications.

Previously proposed three-phase single-stage ac-dc converters, however, have at least one of the following

Manuscript received October 27, 2012. Accepted for publication March 5, 2013.

Copyright © 2009 IEEE. Personal use of this material is permitted. However, permission to use this material for any other purposes must be obtained from the IEEE by sending a request to pubs-permissions@ieee.org.

drawbacks that have limited their widespread use:

- They are implemented with three separate ac-dc singlestage modules [13]-[15].
- The converter components are exposed to very dc bus high voltages so that switches and bulk capacitors with very high voltage ratings are required [17], [18], [22], [23].
- The input currents are distorted and contain a significant amount of low frequency harmonics because the converter has difficulty performing PFC and dc-dc conversion simultaneously [16].
- The converter must be controlled using very sophisticated techniques and/or non-standard techniques [5]-[11]. This is especially true of resonant type converter that need variable switching frequency control methods to operate.
- The output inductor must be very low, which makes the output current to be discontinuous. This results in a very high output ripple so that secondary diodes with high peak current ratings and large output capacitors to filter the ripple are needed [13]-[20].
- Most of them are DCM at input and need to have a large input filter to filter out large high-frequency harmonics [13]-[15], [17], [18], [22]-[25].

The authors proposed a three-phase, single-stage three-level converter to mitigate these drawbacks in [25], which was published in the Transactions on Industrial Electronics. Although the converter proposed in that paper was an advance over previously proposed three-phase single-stage converters, it still suffered from the need to have a discontinuous output inductor current at light load conditions to keep the DC bus capacitor voltage < 450V and it needed to operate with discontinuous input current, which resulted in high component current stress and the need for significant input filtering due to the large amount of ripple.

This paper presents a new interleaved three-phase, single-stage rectifier that does not have any of these drawbacks. The work presented in this paper can be considered to be follow-up work in relation to what was presented in [25]. In comparison to the converter presented in [25], the converter presented in this paper has an interleaved structure, requires two fewer diodes in the dc bus, has an output current which is continuous for all load ranges, has a dc bus voltage that is less than 450 for all load conditions and has a much better input current



Fig. 1. Proposed interleaved three-phase three-level converter.

harmonic content. In this paper, the operation of the new converter is explained, its features and design are discussed in results, and its operation is confirmed with experimental results obtained from a prototype.

#### II. CONVERTER OPERATION

The proposed converter and its key waveforms are shown in Fig. 1 and 2. The proposed converter uses auxiliary windings that are taken from the converter transformer to act as "magnetic switches" to cancel the dc bus capacitor voltage so that the voltage that appears across the diode bridge output is zero. When the primary voltage of the main transformer is positive, Auxiliary Winding 1 (Naux1/N1=2) cancels out the dc bus voltage so that the output voltage of Diode Bridge 1 (DB<sub>1</sub>) is zero and the currents in input inductors  $L_{a1}$ ,  $L_{b1}$ , and  $L_{c1}$  rise. When the primary voltage of the main transformer is negative, Auxiliary Winding 2 (Naux2/N1=2) cancels out the dc bus voltage so that the output voltage of Diode Bridge 2 (DB<sub>2</sub>) is zero and the currents in input inductors L<sub>a2</sub>, L<sub>b2</sub>, and L<sub>c2</sub> rise. When there is no voltage across the main transformer primary winding, the total voltage across the dc bus capacitors appears at the output of the diode bridges and the input currents falls since this voltage is greater than the input voltage. If the input currents are discontinuous, the envelope of the input current will be sinusoidal and in phase with the input voltages.

The converters modes of operation are explained in this section. Typical converter waveforms are shown in Fig. 2. The equivalent circuit in each stage is shown in Fig. 3. The converter goes through the following modes of operation:

# Mode 1 $(t_0 < t < t_1)$ (Fig. 3(a)):

During this interval, switches  $S_1$  and  $S_2$  are ON. In this mode, energy from dc bus capacitor  $C_1$  flows to the output load. Due to magnetic coupling, a voltage appears across Auxiliary Winding 1 which is equal to dc bus voltage but has opposite



Fig. 2. Typical waveforms describing the modes of operation.

polarity and cancels the total dc bus capacitor voltage; the voltage at the diode bridge output is zero and the input currents in  $L_{a1}$ ,  $L_{b1}$ , and  $L_{c1}$  rise.



Fig. 3. Modes of operation.

# Mode 2 $(t_1 < t < t_2)$ (Fig. 3(b)):

In this mode,  $S_1$  is OFF and  $S_2$  remains ON. The energy stored in  $L_1$  ( $L_1 = L_{abc1}$ ) during the previous mode starts to transfer into the dc bus capacitors. The voltage appears across Auxiliary Winding 1 is zero. The primary current of the main transformer circulates through  $D_1$  and  $S_2$ . With respect to the converter's output section, the load inductor current freewheels in the secondary of the transformer, which defines a voltage across the load filter inductor equal to  $-V_L$ .

### Mode 3 $(t_2 < t < t_3)$ (Fig. 3(c)):

In this mode,  $S_1$  and  $S_2$  are OFF. The energy stored in  $L_1$  still is transferring into the dc bus capacitor. The primary current of the transformer charges  $C_2$  through the body diodes of  $S_3$  and  $S_4$ . Switches  $S_3$  and  $S_4$  are switched ON at the end of this mode.

# Mode 4 $(t_3 < t < t_4)$ (Fig. 3(d)):

In this mode,  $S_3$  and  $S_4$  are ON and energy flows from the capacitor  $C_2$  into the load. The voltage appears across Auxiliary Winding 2 which is equal to dc bus voltage but acts like a magnetic switch and cancels out the dc bus voltage. The voltage across the boost inductors  $L_2$  ( $L_2$ =  $L_{abc2}$ ) becomes only the rectified supply voltage of each phase and the current flowing through each inductor increases. This mode ends when the energy stored in  $L_1$  completely transfers into the dc bus capacitor. For the remainder of the switching cycle, the converter goes through Modes 1 to 4, but with  $S_3$  and  $S_4$  ON instead of  $S_1$  and  $S_2$  and  $DB_2$  instead of  $DB_1$ .

# Mode $5(t_4 < t < t_5)$ (Fig. 3(e)):

In this mode,  $S_3$  and  $S_4$  are ON and a symmetrical period begins. In this mode, energy flows from the capacitor  $C_2$  into the load. The voltage across the boost inductors  $L_2$  becomes only the rectified supply voltage of each phase and the current flowing through each inductor increases.

# *Mode 6* $(t_5 < t < t_6)$ (Fig. 3(f)):

In this mode,  $S_3$  is ON and  $S_4$  is OFF and the primary current of the main transformer circulates through the diode  $D_2$  and  $S_3$ . The energy stored in the boost inductors  $L_2$  during the previous mode starts transferring into the dc bus capacitor. The output inductor current also freewheels in the secondary of the transformer during this mode.

#### *Mode 7* $(t_6 < t < t_7)$ (Fig. 3(g)):

In this mode,  $S_3$  and  $S_4$  are OFF and the primary current of the transformer charges the capacitor  $C_1$  through the body diodes of  $S_1$  and  $S_2$ . The energy stored in the boost inductors  $L_2$  transfers into the dc bus capacitor.



Fig.4. Interleaving between two input inductor currents.

#### Mode 8 $(t_7 < t < t_8)$ (Fig. 3(h)):

In this mode,  $S_1$  and  $S_2$  are ON. In this mode, energy from dc bus capacitor  $C_1$  flows to the output load. This mode ends when energy in inductors  $L_2$  completely transfer into the dc bus. Time  $t_8$  is the end of the switching cycle and another switching cycle begins with the same modes.

It should be noted that input current is summation of inductor currents  $i_{L1}$  and  $i_{L2}$  which are both discontinuous. However, by selecting appropriate values for  $L_1$  (=  $L_{a1}$  =  $L_{b1}$  =  $L_{c1}$ ) and  $L_2$  (=  $L_{a2}$  =  $L_{b2}$  =  $L_{c2}$ ) in such a way that two inductor currents such as  $i_{La1}$  and  $i_{La2}$  have to overlap each other, the input current can be made continuous as shown in Fig. 4; thus reducing the size of input filter significantly. There is a naturally  $180^{\circ}$  phase difference between the currents in  $L_1$  and the currents in  $L_2$  as one set of currents rises when the transformer primary is impressed with a positive voltage and the other set rises when the transformer primary is impressed with a negative voltage – these two events occur  $180^{\circ}$  apart during a switching cycle.

#### III. CONVERTER ANALYSIS AND DESIGN

The analysis and the design of the proposed interleaved converter are almost identical to that presented in [25] and therefore are not presented here. Readers are referred to [25] for details. In this paper, only differences in the analysis and the design are presented.

With respect to analysis, steady-state operating points are identified using a computer program such as the one presented in [25]. The only difference between the analysis of the proposed converter and the one in [25] is the analysis and design of the input inductors. In the proposed interleaved converter, there are two set of inductors ( $L_1$  and  $L_2$ ) at the input side, with each set conducting half the current. The analysis needs to consider the current in both these sets instead of just one.

The value for  $L_1$  and  $L_2$  should be low enough to ensure that their currents are fully discontinuous under all operating conditions, but not so low as to result in excessively high peak currents. The worst-case to be considered is the case when the converter operates with minimum input voltage and maximum load since if the input current in each set of inductor is discontinuous under these conditions, it will be discontinuous for all other operating conditions and thus an excellent power factor will be achieved.

Based on the results of the analysis, graphs of steady-state characteristics, such as the ones shown in Fig. 5 can be drawn and then used as part of a design procedure, just like what was presented in [25]. Although the design procedure of the two converters is the same, what should be noted when comparing graphs of steady-state characteristics for the two converters is that it is much easier to design the converter in such as way that the DC bus voltage is not excessive (< 800 V). It is the fact that the DC bus voltage is not excessive that allows for greater flexibility in the design of the converter such as a greater output inductor, which results in less output current ripple.



a. Effect of output inductor value L<sub>o</sub> on dc bus voltage



b. Effect of input Inductor value Lin on dc Bus Voltage



c. Effect of transformer ratio value N on dc bus voltage



d. Effect of input voltage  $v_{\text{in}}$  on dc bus voltage

Fig.5. Steady-State characteristic curves  $(V_{in}=208V_{rms}, Vo=48V, f_{sw}=100kHz)$ .

# IV. EXPERIMENTAL RESULTS AND CONVERTER COMPARISON

An experimental prototype of the proposed converter was built to confirm its feasibility. The prototype was designed according to the following specifications:

> Input voltage  $V_{\rm in}$  = 208±10% Vrms (line-line), Output voltage  $V_{\rm o}$  = 48 V, Output power  $P_{\rm o}$  = 1.1kW, Switching frequency  $f_{\rm sw}$  = 100 kHz.

Typical converter waveforms are shown in Fig. 6. It can be seen that the proposed converter can operate with nearly sinusoidal input currents with no deadband regions. It is a multilevel full-bridge converter that the switch stresses is half the dc bus voltage; it also can operate with a continuous output current, unlike most other converters of the same type.

Experimental results obtained for the proposed converter

Table I: Comparison of elements for non-interleaved and interleaved converters

|                                | Converters                                      |                                             |
|--------------------------------|-------------------------------------------------|---------------------------------------------|
| Components                     | Non-interleaved<br>three-level PFC<br>converter | Interleaved<br>three-level PFC<br>converter |
| S <sub>1</sub> -S <sub>4</sub> | 4 * FDL100N50F - 500V                           |                                             |
| Clamp diodes                   | 2 * MUR 860                                     |                                             |
| Rectifire diodes               | DSSK60-02A                                      |                                             |
| Auxiliary rectifire diodes     | DSI45-16A                                       | -                                           |
| Diode bridge                   | 2 * SC50VB80-G                                  | SC50VB80-G                                  |
| Bus Capaciotrs                 | 2 * 2200 uF                                     |                                             |
| Input boost indutor            | 80 μΗ                                           | 2 * 140 μH                                  |
| Input filter inductor          | 3 * 20 μH                                       | -                                           |
| Input filter capacitor         | 3 * 1 μF                                        | -                                           |
| Output filter inductor         | 15 μΗ                                           | 100 μΗ                                      |
| Output filter capacitor        | 450μF                                           | 450μF                                       |
| Transformer turns ratio        | 25:10:10                                        | 25:10:10                                    |

Table II: Comparison of features for non-interleaved and interleaved converters

|                            | Converters                                      |                                             |
|----------------------------|-------------------------------------------------|---------------------------------------------|
| Parameters                 | Non-interleaved<br>three-level PFC<br>converter | Interleaved<br>three-level PFC<br>converter |
| $\Delta V_o(\text{pk-pk})$ | 1.2 V                                           | 0.06 V                                      |
| $\Delta I_o(\text{pk-pk})$ | 7.5 A                                           | 0.8 A                                       |
| $D_{max}$                  | 0.61                                            | 0.77                                        |
| $V_{bus,max}$              | 533                                             | 302                                         |
| THD of input current       | 2.9 %                                           | 0.8 %                                       |

are compared to the converter proposed in [25], as shown in Tables I and II. The converter in [25] is a single-stage three-level PFC converter and is non-interleaved version of the proposed converter with just one set of input inductors instead of two. The output inductor current in [25] was designed to be continuous for heavy loads and discontinuous for light loads to keep the dc bus voltage less than 450V.

Compared to the non-interleaved converter that was presented in [25], the interleaved converter that is proposed in this paper has several advantages in addition to reduced input current ripple. The proposed converter can operate with continuous current at the output from 10% of full load to full load, which makes the output current have less ripple. This is because, the proposed converter has an interleaved structure that results in a change of energy equilibrium at the dc bus (the net equivalent inductance at the input is larger in the proposed converter), which makes the dc bus small enough to permit the output inductor to be sufficiently large.

A larger output inductor means that there is considerably less ripple in the output inductor current of the interleaved converter than there is in the non-interleaved converter proposed in [25]. This helps reduce secondary component stresses and filtering. It should be noted that the converter has been implemented with an output inductor that is larger than necessary to show that the proposed converter can operate with continuous output current and a primary-side dc bus voltage that is not excessive.

It should also be noted that no additional input filtering was used for the proposed interleaved converter and the input current waveform shown in Fig. 6(c) is just the summation of an input phase current of Diode Bridge 1 and the corresponding phase current of Diode Bridge 2.

Fig. 7 shows efficiency of the proposed converter at various output power. It should be noted that the proposed converter has a higher efficiency than the converter proposed in [25]. This is because it does not have any diode in the DC link whereas the converter proposed in [25] must have. It is also due to the fact that the switch voltage turn-on losses have been reduced considerably as there is much less voltage across the switch, it is because the proposed converter has much less dc bus voltage in compare to [25] (Table II).

Fig. 8 and 9 show the input current harmonics a  $P_o$  =1.1kW and  $P_o$  =550 W and  $V_{\rm in}$  = 220  $V_{\rm l-l}$ rms. It can be seen that the converter's harmonics are below the harmonic levels that are specified by the IEC 1000-3-2 standard.

# V. CONCLUSION

A new three-phase, three-level, single-stage power-factor-corrected ac/dc converter with interleaved input was proposed in this paper. The converter operates with a single controller to regulate the output voltage and uses auxiliary windings taken from its power transformer as magnetic switches to cancel the dc bus voltage so that the input section operates like a boost converter. The proposed converter has the following features:



Fig. 6. Experimental results.



Fig.7. Efficiency of the proposed converter at various output power



Fig.8. Input current harmonic at  $V_{in} = 220V_{rms}(l-1)$ ,  $P_o$ =1.1 KW compared to IEC1000-3-2 standard.



Fig.9. Input current harmonic at  $V_{\rm in}$  = 220 $V_{\rm rms}$ (I-I) ,  $P_{\rm o}$ =0.55 KW compared to IEC1000-3-2 standard.

• The proposed converter can operate with lower peak

- voltage stresses across its switches and the dc bus capacitors as it is a three-level converter. This allows for greater flexibility in the design of the converter and ultimately improved performance.
- The proposed converter can operate with an input current harmonic content that meets the EN61000-3-2 Class A standard with reduced input filter due to the interleaved structure.
- The output inductor of the proposed converter can be designed to work in CCM mode over a wide range of load variation and input voltage. This results in a lower output inductor current ripple than that found in previously proposed converters which helps reduce secondary component stresses and filtering.
- The above features are all an improvement on the original non-interleaved converter that was presented in [25]. Moreover, the proposed interleaved converter operates with greater efficiency than the converter proposed in [25] because it has fewer diodes in the dc bus and it has less turn-on losses.

#### REFERENCES

- [1] "Limits for Harmonic Current Emission (Equipment Input Current>16A per Phase)," IEC1000-3-2 International Standard, 1995.
- [2] "Limits for Harmonic Current Emission (Equipment Input Current>16A per Phase)," IEC1000-3-4 International Standard, 1998.
- [3] IEEE Std. 519-1992, "IEEE Recommended Practices and Requirements for Harmonic Control in Electric Power Systems," April 1993.
- [4] B. Tamyurek, and D.A. Torrey, "A three-phase unity power factor single-stage ac-dc converter based on an interleaved flyback topology," *IEEE Trans. on Power. Elec.*, vol. 26, no. 1, pp. 308-318, 2011.
- [5] J.M. Kwon, W.Y. Choi, B.H. Kwon, "Single-stage quasi-resonant flyback converter for a cost-effective PDP sustain power module," *IEEE Trans. on Industrial. Elec.*, vol. 58, no. 6, pp 2372-2377, 2011.
- [6] H.L. Cheng, Y.C. Hsieh, C.S. Lin, "A novel single-stage high-power-factor ac/dc converter featuring high circuit efficiency," *IEEE Trans. on Industrial. Elec.*, vol. 58, no. 2, pp. 524-532, 2011.
- [7] S.K. Ki, D.D.-C. Lu, "Implementation of an efficient transformer-less single-stage single-switch ac/dc converter," *IEEE Trans. on Industrial. Elec.*, vol. 57, no. 12, pp. 4095-4105, 2010.
- [8] H. Ma, Y. Ji, Y. Xu, "Design and analysis of single-stage power factor correction converter with a feedback winding," *IEEE Trans. on Power Elec.*, vol. 25, no. 6., pp. 1460-1470, 2010.
- [9] H.J. Chiu, Y.K. Lo, H.C. Lee, S.J. Cheng, Y.C. Yan, C.Y. Lin, T.H. Wang, S.C. Mou, "A single-stage soft-switching flyback converter for power-factor-correction applications," *IEEE Trans. on Industrial. Elec.*, vol. 57, no. 6, pp. 2187-2190, 2010.
- [10] J. Zhang, D.D.-C. Lu, T. Sun; "Flyback-based single-stage power-factor-correction scheme with time-multiplexing control," *IEEE Trans. on Industrial. Elec.*, vol. 57, no. 3, pp. 1041-1049, 2010.
- [11] H.S. Ribeiro and B.V. Borges, "New optimized full-bridge single-stage ac/dc converters," *IEEE Trans. on Industrial. Elec.*, vol. 58, no. 6, pp. 2397-2409, 2011.
- [12] P. Barbosa, F. Canales, J.-C. Crebier, F.C. Lee, "Interleaved three-phase boost rectifiers operated in the discontinuous conduction mode: analysis, design considerations and experimentation," *IEEE Trans. on Power Elec.*, vol. 16, no. 5., pp. 724-734, 2001.
- [13] H. M. Suraywanshi, M.R. Ramteke. K. L. Thakre, and V. B. Borghate, "Unity-power-factor operation of three phase ac-dc soft switched converter based on boost active clamp topology in modular approach," *IEEE Trans. on Power Elec.*, vol. 23, no. 1., pp. 229-236, Jan. 2008.
- [14] U. Kamnarn, V. Chunkag, "Analysis and design of a modular threephase ac-to-dc converter using CUK rectifier module with nearly unity power factor and fast dynamic response," *IEEE Trans. on Power*

- Elec., vol. 24, no. 8., 2009, pp. 2000-2012.
- [15] U. Kamnarn and V. Chunkag, "A power balance control technique for operating a three-phase ac to dc converter using single-phase CUK rectifier modules," *IEEE conference on Industrial Electronics and Applications*, 2006 pp. 1-6.
- [16] J. Contreas, and I. Barbi, "A three-phase high power factor PWM ZVS power supply with a single power stage," *IEEE PESC Conf. Rec.*, pp. 356-362, 1994.
- [17] F. Cannales, P. Barbosa, C. Aguilar, and F. C. Lee, "A quasi-integrated AC/DC three-phase dual-bridge converter," *IEEE PESC Conf. Rec.* 2001, pp. 1893-1898.
- [18] F. S. Hamdad and A. K. S. Bhat, "A novel soft-switching high-frequency transformer isolated three-phase AC-to- DC converter with low harmonic distortion," *IEEE Trans. on Power Elec.*, vol. 19, no. 1, pp. 35 45, Jan. 2004.
- [19] C. Ming Wang. "A novel single-stage high-power-factor electronic ballast with symmetrical half-bridge topology," *IEEE Trans. on Ind. Elec.*, vol.55, pp. 969-972, Feb. 2008.
- [20] D. Wang, H. Ben, and T. Meng "A novel three-phase power factor correction converter based on active clamp technique," *Int. Conf. on Elec. Mach. and Sys (ICEMS) Conf. Rec.*, 2008, pp.1896 – 1901.
- [21] A. M. Cross and A. J. Forsyth, "A high-power-factor, three-phase isolated ac-dc converter using high-frequency current injection," *IEEE Trans. on Power Elec.*, vol. 18, no. 4, pp. 1012–1019, Jul. 2003.
- [22] P. M. Barbosa, J. M. Burdio, and F. C. Lee, "A three-level converter and its application to power factor correction," *IEEE Trans. on Power Elec.*, vol. 20, no. 6., pp. 1319-1327, Nov. 2005.
- [23] Y. Xie, Y. Fang, and H. Li, "Zero-voltage-switching three-level three-phase high-power-factor rectifier," *IEEE IECON Conf. Rec.*, 2007, pp. 1962-1967.
- [24] B. Tamyurek and D.A. Torrey, "A three-phase unity power factor single-stage ac-dc converter based on an interleaved flyback topology, "IEEE Trans. on Power Elec., vol. 26, no. 1., pp. 308-318, 2011.
- [25] M. Narimani and G. Moschopoulos "A novel single-stage multilevel type full-bridge converter", *IEEE Trans. on Industrial. Elec.*, vol. 60, no.1, pp.31-42, 2013.



**Mehdi Narimani** (S'09) received the B.S. and M.S degrees from Isfahan University of Technology (IUT) in Isfahan, Iran in 1999 and 2002 respectively, all in electrical engineering. From 2002 to 2009 he was a lecturer in Isfahan University of Technology,

Isfahan, Iran. He is currently a Ph.D. student in the Department of Electrical and Computer Engineering at the University of Western Ontario in London, Ontario, Canada.



Gerry Moschopoulos (S'90–M'96-SM'09) received the B.Eng., M.A.Sc., and Ph.D. degrees from Concordia University, Montreal, QC, Canada, in 1989, 1992, and 1997, respectively, all in electrical engineering. From 1996 to 1998, he was a Design Engineer in the Advanced Power

Systems Division, Nortel Networks, Lachine, Canada. From 1998 to 2000, he was a Postdoctoral Fellow at Concordia University, where he was engaged in research in the area of power electronics for telecommunications applications. He joined the Department of Electrical and Computer Engineering at the University of Western Ontario, London, ON, Canada in 2000 and is currently an Associate Professor there. Dr. Moschopoulos is a Registered Professional Engineer in the province of Ontario.