## **Semnale de control MIPS32**

| Instruc<br>țiune | <b>Opcode</b><br>Instr[31-26] | Reg<br>Dst | ExtOp | ALUSrc | Branch | Br_gtz | Jump | Mem<br>Write | Memto<br>Reg | Reg<br>Write | ALUOp[1:0] | function<br>Instr[5-0] | ALUCtrl[2:0] |
|------------------|-------------------------------|------------|-------|--------|--------|--------|------|--------------|--------------|--------------|------------|------------------------|--------------|
| add              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 100000                 | 000(+)       |
| sub              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 100010                 | 100(-)       |
| sll              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 000000                 | 011(<<)      |
| srl              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 000010                 | 101(>>)      |
| and              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 100100                 | 001(&)       |
| or               | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 100101                 | 010( )       |
| xor              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 100110                 | 110(^)       |
| sra              | 000000                        | 1          | 0     | 0      | 0      | 0      | 0    | 0            | 0            | 1            | 10(R)      | 000011                 | 111(>>a)     |
| addi             | 001000                        | 0          | 1     | 1      | 0      | 0      | 0    | 0            | 0            | 1            | 00(+)      | xxxxxx                 | 000(+)       |
| lw               | 100011                        | 0          | 1     | 1      | 0      | 0      | 0    | 0            | 1            | 1            | 00(+)      | XXXXXX                 | 000(+)       |
| SW               | 101011                        | Х          | 1     | 1      | 0      | 0      | 0    | 1            | х            | 0            | 00(+)      | xxxxxx                 | 000(+)       |
| beq              | 000100                        | Х          | 1     | 0      | 1      | 0      | 0    | 0            | х            | 0            | 01(-)      | XXXXXX                 | 100(-)       |
| andi             | 001100                        | 0          | 0     | 1      | 0      | 0      | 0    | 0            | 0            | 1            | 11(&)      | XXXXXX                 | 010(&)       |
| bgtz             | 000111                        | Х          | 1     | 0      | 0      | 1      | 0    | 0            | Х            | 0            | 01(-)      | XXXXXX                 | 100(-)       |
| j                | 000010                        | Х          | х     | Х      | х      | 0      | 1    | 0            | Х            | 0            | xx         | XXXXXX                 | xxx          |