# Introduction to G<sub>m</sub>/I<sub>D</sub>-based sizing

#### Motivation: Basic Design Example



- Given specifications and objectives
  - 0.18μm technology
  - Low frequency gain = -4
  - $R_L=1k$ ,  $C_L=50fF$ ,  $R_s=10k\Omega$
  - Maximize bandwidth while keeping  $I_{TAIL} \le 600 \mu A$
  - Determine W/L
  - Estimate dominant and non-dominant pole

#### To Be Avoided: Spice Monkeying

 One way to solve this problem is to "poke around" in Spice and play this out like a video game...

#### Issues

- Learn nothing about fundamental tradeoffs and optimality
- Will not detect simulation or modeling errors



#### **Better: Systematic Design**

- Start with a circuit model
- Establish links between design specs and model parameters
- Establish links between model parameters and transistor parameters
  - This is where things get problematic...



#### **Textbook Transistor Model**

$$I_{D} = \frac{1}{2} \mu C_{ox} \frac{W}{L} (V_{GS} - V_{t})^{2} (1 + \lambda V_{DS})$$

$$g_{m} = \frac{dI_{D}}{dV_{GS}} = \mu C_{ox} \frac{W}{L} V_{OV} \left(1 + \lambda V_{DS}\right) = \frac{2I_{D}}{V_{OV}}$$

$$V_{\text{OV}} = V_{\text{GS}} - V_{\text{t}}$$

$$g_o = \frac{dI_D}{dV_{DS}} = \frac{1}{2} \mu C_{ox} \frac{W}{L} V_{OV}^2 \cdot \lambda = \frac{\lambda I_D}{1 + \lambda V_{DS}} \cong \lambda I_D$$

$$C_{gs} = \frac{2}{3} WLC_{ox}$$
 etc.

# What are $\mu C_{ox}$ (KP) and $\lambda$ (LAMBDA)?

#### .MODEL nmos214 nmos

```
+acm
                           hdif
                                    = 0.32e-6
                                                      LEVEL
                                                               = 49
+VERSION = 3.1
                           TNOM
                                    = 27
                                                               = 4.1E - 9
                                                      TOX
+XJ
         = 1E-7
                           NCH
                                    = 2.3549E17
                                                      VTH0
                                                               = 0.3618397
+K1
         = 0.5916053
                                    = 3.225139E-3
                                                               = 1E-3
+K3B
         = 2.3938862
                                                               = 1.776268E-7
+DVTOW
         = 0
                           DVT1W
                                    = 0
                                                      DVT2W
                                                               = 0
+DVT0
         = 1.3127368
                           DVT1
                                    = 0.3876801
                                                      DVT2
                                                               = 0.0238708
+U0
         = 256.74093
                                    = -1.585658E-9
                                                               = 2.528203E-18
+UC
         = 5.182125E-11
                           VSAT
                                    = 1.003268E5
                                                               = 1.981392
+AGS
         = 0.4347252
                                    = 4.989266E-7
                                                               = 5E-6
+KETA
         = -9.888408E-3
                           Α1
                                    = 6.164533E-4
                                                      A2.
                                                               = 0.9388917
         = 128.705483
                                    = 0.5
                                                               = -0.2
+RDSW
                           PRWG
                           WINT
                                                      T.TNT
                                                               = 1.617316E-8
+WR
         = 0
                                    = -1E - 8
                                                      DWG
                                                               = -5.383413E-9
+XL
                           ΧW
+DWB
         = 9.111767E-9
                           VOFF
                                    = -0.0854824
                                                      NFACTOR = 2.2420572
+CIT
                            CDSC
                                    = 2.4E-4
                                                      CDSCD
                                                               = 0
                           ETA0
                                    = 2.981159E-3
                                                      ETAB
                                                               = 9.289544E-6
+CDSCB
                           PCLM
                                    = 0.7245546
                                                      PDIBLC1 = 0.1568183
+DSUB
         = 0.0159753
                           PDIBLCB = -0.1
                                                      DROUT
                                                               = 0.7445011
+PDIBLC2 = 2.543351E-3
                                   = 1.876443E-9
                                                               = 7.200284E-3
+PSCBE1
         = 8E10
                                                      PVAG
+DELTA
         = 0.01
                                    = 6.6
                                                      MOBMOD
+PRT
         = 0
                           UTE
                                    = -1.5
                                                               = -0.11
                                    = 0.022
+KT1L
         = 0
                           KT2
                                                      UA1
                                                               = 4.31E - 9
+UB1
         = -7.61E-18
                           UC1
                                    = -5.6E-11
                                                               = 3.3E4
+WT
         = 0
                           WIM
+WWN
         = 1
                           WWT.
                                    = 0
                                                               = 0
+LLN
         = 1
                           LW
                                                               = 1
                                    = 0
                                                      LWN
         = 0
                                   = 2
+LWL
                           CAPMOD
                                                      XPART
+CGDO
         = 4.91E-10
                            CGSO
                                    = 4.91E-10
                                                               = 1E-12
                                                      CGBO
+CJ
         = 9.652028E-4
                                    = 0.8
                                                               = 0.3836899
+CJSW
         = 2.326465E-10
                           PBSW
                                    = 0.8
                                                      MJSW
                                                               = 0.1253131
         = 3.3E-10
                                    = 0.8
                                                               = 0.1253131
+CJSWG
                            PBSWG
                                                      MJSWG
+CF
                            PVTH0
                                    = -7.714081E-4
                                                               = -2.5827257
                                                      PRDSW
+PK2
         = 9.619963E-4
                           WKETA
                                    = -1.060423E-4
                                                               = -5.373522E-3
                                                      LKETA
+PUO
                                    = 1.469028E-14
                                                      PUB
                                                               = 1.783193E-23
         = 4.5760891
+PVSAT
         = 1.19774E3
                           PETA0
                                    = 9.968409E-5
                                                      PKETA
                                                               = -2.51194E-3
                                    = 0.5e-25
+nlev
```

- Even for a relatively old 0.18μm process, the models used in simulation are quite complex
- The model card shown on the left is a 110-parameter BSIM3v3 model
  - More recent models require even more parameters (e.g. PSP, BSIM6)
  - KP and LAMBDA are nowhere to be found
- It turns out that the I-V characteristics of a modern MOSFET cannot be accurately described by the square law

# Simulation (NMOS, $5/0.18\mu m$ , $V_{DS}=1.8V$ )



- Two observations
  - The transistor does not abruptly turn off at some V<sub>t</sub>
  - The current is not perfectly quadratic in (V<sub>GS</sub>-V<sub>t</sub>)

#### **Current on a Log Scale**



# $g_m/I_D$



The square law fails miserably at predicting g<sub>m</sub>/I<sub>D</sub> for low V<sub>GS</sub>

### Length Scaling and V<sub>t</sub>



- The current does not scale perfectly with 1/L (I<sub>D</sub>·L ≠ const.)
- The threshold voltage of the device depends on the channel length

#### Cause of these Complications

- Weak inversion
  - For V<sub>GS</sub> below of near V<sub>t</sub>, the current is caused by diffusion instead of drift; MOSFET behaves similar to BJT
- Moderate inversion
  - A wild mix of drift and diffusion currents
- Strong inversion
  - Mostly drift current, but short channel effects complicate the transistor behavior
    - Velocity saturation due to high lateral field
    - Mobility degradation due to high vertical field
- In addition, there are several effects related to small geometries
  - Strong V<sub>DS</sub> dependence of I<sub>D</sub>, r<sub>o</sub> and V<sub>t</sub> (DIBL)
  - V<sub>t</sub> depends on channel length (SCE and RSCE)

#### The Problem



 Since there is a disconnect between actual transistor behavior and the simple square law model, any square-law driven design optimization will be far off from Spice results

#### The Solution



Use pre-computed spice data in hand calculations

# Starting Point: Technology Characterization via DC Sweep

```
* /usr/class/ee214b/hspice/techchar.sp
.inc '/usr/class/ee214b/hspice/ee214 hspice.sp'
.inc 'techchar params.sp'
.param ds = 0.9
.param qs = 0.9
                       dc 'ds'
vdsn
         vdn 0
vqsn
        vgn 0
                     dc 'gs'
vbsn
        vbn 0
                      dc '-subvol'
        vdn vgn 0 vbn nmos214 L='length' W='width'
mn
.options dccap post brief accurate nomod
.dc qs 0 'qsmax' 'qsstep' ds 0 'dsmax' 'dsstep'
.probe n id
             = par('i(mn)')
.probe n vt = par('vth(mn)')
.probe n gm = par('gmo(mn)')
.probe n gmb = par('gmbso(mn)')
.probe n gds = par('gdso(mn)')
.probe n cgg = par('cggbo(mn)')
.probe n cgs = par('-cgsbo(mn)')
.probe n cgd = par('-cgdbo(mn)')
.probe n cgb = par('cbgbo(mn)')
.probe n cdd = par('cddbo(mn)')
.probe n css = par('-cbsbo(mn)-cgsbo(mn)')
```



#### Store Data in a Matlab Structure

```
>> load 180n.mat;
>> nch
nch =
     ID: [4-D double]
     VT: [4-D double]
     GM: [4-D double]
    GMB: [4-D double]
    GDS: [4-D double]
    CGG: [4-D double]
    CGS: [4-D double]
    CGD: [4-D double]
    CGB: [4-D double]
    CDD: [4-D double]
    CSS: [4-D double]
    VGS: [73x1 double]
    VDS: [73x1 double]
    VSB: [11x1 double]
      L: [22x1 double]
      W: 5
>> size(nch.ID)
ans =
    22
          73
                       11
                 73
```

#### Four-dimensional arrays

$$I_D(L, V_{GS}, V_{DS}, V_{SB})$$
 $V_t(L, V_{GS}, V_{DS}, V_{SB})$ 
 $g_m(L, V_{GS}, V_{DS}, V_{SB})$ 
...

#### **Lookup Function (For Convenience)**

```
>> lookup(nch, 'ID', 'VGS', 0.5, 'VDS', 0.5)
ans = 8.4181e-006
>> help lookup
  The function "lookup" extracts a desired subset from the 4-dimensional
  simulation data. The function interpolates when the requested points lie off
 the simulation grid.
    There are three basic usage modes:
    (1) Simple lookup of parameters at given (L, VGS, VDS, VSB)
    (2) Lookup of arbitrary ratios of parameters, e.g. GM ID, GM CGG at given
        (L, VGS, VDS, VSB)
    (3) Cross-lookup of one ratio against another, e.g. GM CGG for some GM ID
    In usage scenarios (1) and (2) the input parameters (L, VGS, VDS, VSB) can be
    listed in any order and default to the following values when not specified:
    L = min(data.L); (minimum length used in simulation)
   VGS = data.VGS; (VGS vector used during simulation)
   VDS = max(data.VDS)/2; (VDD/2)
   VSB = 0;
```

#### **Key Question**

- How can we use all this data for <u>systematic</u> design?
- Many options exist
  - And you can invent your own, if you like
- Method that I promote
  - Look at the transistor in terms of width-independent figures of merit that are intimately linked to design specification
    - Rather than some physical modeling parameters that do not directly relate to circuit specs)
  - Think about the design tradeoffs in terms of the MOSFET's inversion level, using g<sub>m</sub>/I<sub>D</sub> as a proxy

### Figures of Merit for Design

- Transconductance efficiency
  - Want large g<sub>m</sub>, for as little current as possible

$$\frac{\mathbf{g}_{\mathsf{m}}}{\mathbf{I}_{\mathsf{D}}}$$

$$=\frac{2}{V_{OV}}$$

- Transit frequency
  - Want large  $g_m$ , without large  $C_{gg}$

$$\frac{g_{m}}{C_{gg}}$$

$$\cong \frac{3}{2} \frac{\mu V_{OV}}{L^2}$$

- Intrinsic gain
  - Want large g<sub>m</sub>, but no g<sub>o</sub>

$$\frac{g_m}{g_o}$$

$$\cong \frac{2}{\lambda V_{OV}}$$

# Design Tradeoff: g<sub>m</sub>/I<sub>D</sub> and f<sub>T</sub>



- Weak inversion: Large g<sub>m</sub>/I<sub>D</sub> (>20 S/A), but small f<sub>T</sub>
- Strong inversion: Small g<sub>m</sub>/I<sub>D</sub> (<10 S/A), but large f<sub>T</sub>

### Product of $g_m/I_D$ and $f_T$



- Interestingly, the product of  $g_m/I_D$  and  $f_T$  peaks in moderate inversion
- Operating the transistor in moderate inversion is optimal when we value speed and power efficiency equally (not always the case)

#### Design in a Nutshell



- Choose the inversion level according to the proper tradeoff between speed (f<sub>T</sub>) and efficiency (g<sub>m</sub>/I<sub>D</sub>) for the given circuit
- The inversion level is fully determined by the gate overdrive V<sub>OV</sub>
  - But,  $V_{\text{OV}}$  is not a very interesting parameter outside the square law framework; not much can be computed from  $V_{\text{OV}}$

# Eliminating V<sub>ov</sub>

- The inversion level is also fully defined once we pick g<sub>m</sub>/I<sub>D</sub>, so there is no need to know V<sub>OV</sub>
  - Even  $V_{Dsat}$  can be estimated using 2 /  $(g_m/I_D)$





#### g<sub>m</sub>/I<sub>D</sub>-centric Technology Characterization

- Plot the following parameters for a reasonable range of g<sub>m</sub>/l<sub>D</sub> and channel lengths
  - Transit frequency (f<sub>T</sub>)
  - Intrinsic gain  $(g_m/g_o)$
- Also plot relative estimates of extrinsic capacitances
  - $C_{gd}/C_{gg}$  and  $C_{dd}/C_{gg}$
- Note that all of these parameters are (to first order) independent of device width
- In order to compute device widths, we need one more plot that links g<sub>m</sub>/I<sub>D</sub> and current density I<sub>D</sub>/W

### **Transit Frequency Chart**

NMOS, 0.18...0.5um (step=20nm), V<sub>DS</sub>=0.9V



#### **Intrinsic Gain Chart**

NMOS, 0.18...0.5um (step=20nm),  $V_{DS}$ =0.9V



#### **Current Density Chart**

NMOS, 0.18...0.5um (step=20nm),  $V_{DS}$ =0.9V



#### **Extrinsic Capacitances**



#### **Generic Design Flow**

- 1) Determine g<sub>m</sub> (from design objectives)
- 2) Pick L
  - Short channel → high f<sub>T</sub> (high speed)
  - Long channel → high intrinsic gain
- 3) Pick  $g_m/I_D$  (or  $f_T$ )
  - Large g<sub>m</sub>/I<sub>D</sub> → low power, large signal swing (low V<sub>Dsat</sub>)
  - Small g<sub>m</sub>/I<sub>D</sub> → high f<sub>T</sub> (high speed)
- 4) Determine  $I_D$  (from  $g_m$  and  $g_m/I_D$ )
- 5) Determine W (from I<sub>D</sub>/W)

Many other possibilities exist (depending on circuit specifics, design constraints and objectives)

#### **Back to Our Design Example**



- Given specifications and objectives
  - 0.18μm technology
  - Low frequency gain = -4
  - $R_L=1k$ ,  $C_L=50fF$ ,  $R_s=10k\Omega$
  - Maximize bandwidth while keeping I<sub>TAIL</sub> ≤ 600μA
    - Implies L=L<sub>min</sub>=0.18μm
  - Determine device width
  - Estimate dominant and non-dominant pole

#### **Small-Signal Half-Circuit Model**



Calculate g<sub>m</sub> and g<sub>m</sub>/I<sub>D</sub>

$$|A_{v0}| \cong g_m R_L = 4$$
  $\Rightarrow$   $g_m = \frac{4}{1k\Omega} = 4mS$ 

$$\frac{g_m}{I_D} = \frac{4mS}{300\mu A} = 13.3 \frac{S}{A}$$

#### **Zero and Pole Frequencies**

High frequency zero (negligible)

$$\omega_{z} = \frac{g_{m}}{C_{ad}} >> \omega_{T}$$

Denominator coefficients

$$b_1 = R_s \left[ C_{gs} + C_{gd} \left( 1 + \left| A_{v0} \right| \right) \right] + R_L \left( C_L + C_{gd} \right)$$

$$\boldsymbol{b}_2 = \boldsymbol{R}_s \boldsymbol{R}_L (\boldsymbol{C}_{gs} \boldsymbol{C}_L + \boldsymbol{C}_{gs} \boldsymbol{C}_{gd} + \boldsymbol{C}_L \boldsymbol{C}_{gd})$$

Dominant pole

$$\omega_{p1} \cong \frac{1}{b_1}$$

 $(C_{db}$  can be added to  $C_L$  if significant))

Nondominant pole

$$\omega_{p2} \cong \frac{b_1}{b_2}$$

# Determine C<sub>gg</sub> via f<sub>T</sub> Look-up

NMOS, 0.18...0.5um (step=20nm),  $V_{DS}$ =0.9V



## Find Capacitances and Plug in

$$C_{gg} = \frac{1}{2\pi} \frac{4mS}{16.9GHz} = 37.8fF$$

$$C_{gd} = \frac{C_{gd}}{C_{gg}}C_{gg} = 0.24 \cdot 37.7 fF = 9.0 fF$$

$$C_{dd} = \frac{C_{dd}}{C_{gg}}C_{gg} = 0.60 \cdot 37.7 fF = 22.6 fF$$

$$C_{db} = C_{dd} - C_{gd} = 13.6 fF$$

$$C_{gs}=C_{gg}-C_{gd}=28.\,8fF$$

$$f_{\mathfrak{p}1}\cong 200~\text{MHz}$$

$$f_{p2}\cong 5.8\,GHz$$

#### **Device Sizing**

NMOS, 0.18...0.5um (step=20nm),  $V_{DS}$ =0.9V



#### **Matlab Design Script**

```
% qm/ID design example
clear all; close all;
load 180n.mat:
% Specs
Av0 = 4; RL = 1e3; CL = 50e-15; Rs = 10e3; ITAIL = 600e-6;
% Component calculations
qm = Av0/RL;
qm id = qm/(ITAIL/2);
wT = lookup(nch, 'GM CGG', 'GM ID', gm id);
cgd cgg = lookup(nch, 'CGD CGG', 'GM ID', gm id);
cdd cgg = lookup(nch, 'CDD CGG', 'GM ID', gm id);
cgg = gm/wT;
cqd = cqd cqq*cqq;
cdd = cdd cgg*cgg;
cdb = cdd - cqd;
cqs = cqq - cqd;
% pole calculations
b1 = Rs*(cgs + cgd*(1+Av0))+RL*(CL+cgd);
b2 = Rs*RL*(cgs*CL + cgs*cgd + CL*cgd);
fp1 = 1/2/pi/b1
fp2 = 1/2/pi*b1/b2
% device sizing
id w = lookup(nch, 'ID W', 'GM ID', gm_id);
w = ITAIL/2 / id w
```

#### **Circuit For Spice Verification**

Device width

$$W = \frac{I_D}{\frac{I_D}{W}} = \frac{300 \mu A}{16.1 A / m} = 18.6 \mu m$$



# Simulated DC Operating Point

| element | 0:m1       | 0:m2       |
|---------|------------|------------|
| model   | 0:nmos214  | 0:nmos214  |
| region  | Saturati   | Saturati   |
| id      | 300.0000u  | 300.0000u  |
| vgs     | 682.4474m  | 682.4474m  |
| vds     | 1.1824     | 1.1824     |
| vbs     | -317.5526m | -317.5526m |
| vth     | 564.5037m  | 564.5037m  |
| vdsat   | 109.0968m  | 109.0968m  |
| vod     | 117.9437m  | 117.9437m  |
| beta    | 37.2597m   | 37.2597m   |
| gam eff | 583.8490m  | 583.8490m  |
| gm      | 4.0718m    | 4.0718m    |
| gds     | 100.9678u  | 100.9678u  |
| gmb     | 887.2111u  | 887.2111u  |
| cdtot   | 20.8290f   | 20.8290f   |
| cgtot   | 37.4805f   | 37.4805f   |
| cstot   | 42.2382f   | 42.2382f   |
| cbtot   | 31.5173f   | 31.5173f   |
| cgs     | 26.7862f   | 26.7862f   |
| cgd     | 8.9672f    | 8.9672f    |
|         |            |            |

#### **Good agreement!**

Design values

$$g_m = 4 \text{ mS}$$

$$C_{dd} = 22.6 \text{ fF}$$
  
 $C_{gg} = 37.8 \text{ fF}$   
 $C_{gd} = 9.0 \text{ fF}$ 

#### Simulated AC Response



Calculated values: |A<sub>v0</sub>|=12 dB (4.0), f<sub>p1</sub> = 200 MHz, f<sub>p2</sub>= 5.8 GHz

#### **Observations**

- The design is essentially right on target!
  - Typical discrepancies are no more than 10-20%, due to V<sub>DS</sub> dependencies, finite output resistance, etc.
- We accomplished this by using pre-computed spice data in the design process
- Even if discrepancies are more significant, there's always the possibility to track down the root causes
  - Hand calculations are based on parameters that also exist in Spice, e.g. g<sub>m</sub>/I<sub>D</sub>, f<sub>T</sub>, etc.
  - Different from square law calculations using  $\mu C_{ox}$ ,  $V_{OV}$ , etc.
    - Based on artificial parameters that do not exist or have no significance in the spice model

#### Comparison



#### References

- F. Silveira et al. "A gm/ID based methodology for the design of CMOS analog circuits and its application to the synthesis of a silicon-on-insulator micropower OTA," IEEE J. Solid-State Circuits, Sep. 1996, pp. 1314-1319.
- D. Foty, M. Bucher, D. Binkley, "Re-interpreting the MOS transistor via the inversion coefficient and the continuum of gms/ld," Proc. Int. Conf. on Electronics, Circuits and Systems, pp. 1179-1182, Sep. 2002.
- B. E. Boser, "Analog Circuit Design with Submicron Transistors," IEEE SSCS Meeting, Santa Clara Valley, May 19, 2005, <a href="http://www.ewh.ieee.org/r6/scv/ssc/May1905.htm">http://www.ewh.ieee.org/r6/scv/ssc/May1905.htm</a>
- P. Jespers, The g<sub>m</sub>/I<sub>D</sub> Methodology, a sizing tool for low-voltage analog CMOS Circuits, Springer, 2010.
- T. Konishi, K. Inazu, J.G. Lee, M. Natsu, S. Masui, and B. Murmann, "Optimization of High-Speed and Low-Power Operational Transconductance Amplifier Using gm/ID Lookup Table Methodology," IEICE Trans. Electronics, Vol. E94-C, No.3, Mar. 2011.

# Summary on G<sub>m</sub>/I<sub>D</sub>-Based Design

- Think g<sub>m</sub>/I<sub>D</sub>!
- Weak inversion moderate inversion Strong inversion

>20S/A ... 15 S/A ... <10 S/A

- g<sub>m</sub>/I<sub>D</sub> shows up naturally in many circuit calculations and provides a nice link between the most important small signal and large signal parameters
- Once g<sub>m</sub>/I<sub>D</sub> has been picked, look up current density and size transistor → Easy
- The hard part is to figure out the best inversion levels to use for the given specs → Clever analysis/scripting is needed...
- When in doubt, start with moderate inversion, often the best of both worlds (compromise between speed and efficiency)