

| ENET_DATA[5]  | PIN_A17 | DM9000A DATA[5]                                    |
|---------------|---------|----------------------------------------------------|
| ENET_DATA[6]  | PIN_B16 | DM9000A DATA[6]                                    |
| ENET_DATA[7]  | PIN_B15 | DM9000A DATA[7]                                    |
| ENET_DATA[8]  | PIN_B20 | DM9000A DATA[8]                                    |
| ENET_DATA[9]  | PIN_A20 | DM9000A DATA[9]                                    |
| ENET_DATA[10] | PIN_C19 | DM9000A DATA[10]                                   |
| ENET_DATA[11] | PIN_D19 | DM9000A DATA[11]                                   |
| ENET_DATA[12] | PIN_B19 | DM9000A DATA[12]                                   |
| ENET_DATA[13] | PIN_A19 | DM9000A DATA[13]                                   |
| ENET_DATA[14] | PIN_E18 | DM9000A DATA[14]                                   |
| ENET_DATA[15] | PIN_D18 | DM9000A DATA[15]                                   |
| ENET_CLK      | PIN_B24 | DM9000A Clock 25 MHz                               |
| ENET_CMD      | PIN_A21 | DM9000A Command/Data Select, 0 = Command, 1 = Data |
| ENET_CS_N     | PIN_A23 | DM9000A Chip Select                                |
| ENET_INT      | PIN_B21 | DM9000A Interrupt                                  |
| ENET_RD_N     | PIN_A22 | DM9000A Read                                       |
| ENET_WR_N     | PIN_B22 | DM9000A Write                                      |
| ENET_RST_N    | PIN_B23 | DM9000A Reset                                      |

Table 4.12. Fast Ethernet pin assignments.

## 4.12 TV Decoder

The DE2 board is equipped with an Analog Devices ADV7181 TV decoder chip. The ADV7181 is an integrated video decoder that automatically detects and converts a standard analog baseband television signal (NTSC, PAL, and SECAM) into 4:2:2 component video data compatible with 16-bit/8-bit CCIR601/CCIR656. The ADV7181 is compatible with a broad range of video devices, including DVD players, tape-based sources, broadcast sources, and security/surveillance cameras.

The registers in the TV decoder can be programmed by a serial I2C bus, which is connected to the Cyclone II FPGA as indicated in Figure 4.19. The pin assignments are listed in Table 4.13. Detailed information on the ADV7181 is available on the manufacturer's web site, and from the *Datasheet* folder on the **DE2 System CD-ROM**.





Figure 4.19. TV Decoder schematic.

| Signal Name | FPGA Pin No. | Description             |
|-------------|--------------|-------------------------|
| TD_DATA[0]  | PIN_J9       | TV Decoder Data[0]      |
| TD_DATA[1]  | PIN_E8       | TV Decoder Data[1]      |
| TD_DATA[2]  | PIN_H8       | TV Decoder Data[2]      |
| TD_DATA[3]  | PIN_H10      | TV Decoder Data[3]      |
| TD_DATA[4]  | PIN_G9       | TV Decoder Data[4]      |
| TD_DATA[5]  | PIN_F9       | TV Decoder Data[5]      |
| TD_DATA[6]  | PIN_D7       | TV Decoder Data[6]      |
| TD_DATA[7]  | PIN_C7       | TV Decoder Data[7]      |
| TD_HS       | PIN_D5       | TV Decoder H_SYNC       |
| TD_VS       | PIN_K9       | TV Decoder V_SYNC       |
| TD_CLK27    | PIN_C16      | TV Decoder Clock Input. |
| TD_RESET    | PIN_C4       | TV Decoder Reset        |
| I2C_SCLK    | PIN_A6       | I2C Data                |
| I2C_SDAT    | PIN_B6       | I2C Clock               |

Table 4.13. TV Decoder pin assignments.