## Programmable Logic Devices

Dr. Shubhajit Roy Chowdhury,

Centre for VLSI and Embedded Systems Technology, IIIT Hyderabad, India

Email: src.vlsi@iiit.ac.in



## **PLD Definition**

☐ Field Programmable Device (FPD):

— a general term that refers to any type of integrated circuit used for implementing digital hardware, where the chip can be configured by the end user to realize different designs. Programming of such a device often involves placing the chip into a special programming unit, but some chips can also be configured "in-system". Another name for FPDs is *programmable logic devices* (PLDs).

Source: S. Brown and J. Rose, FPGA and CPLD Architectures: A Tutorial, IEEE Design and Test of Computer, 1996



# Why Programmable Logic?

- Facts:
  - It is most economical to produce an IC in large volumes
  - Many designs required only small volumes of ICs
- Need an IC that can be:
  - Produced in large volumes
  - Handle many designs required in small volumes
- A programmable logic part can be:
  - made in large volumes
  - programmed to implement large numbers of different low-volume designs



# Programmable LogicAdditional Advantages

- Many programmable logic devices are *field-programmable*, i. e., can be programmed outside of the manufacturing environment
- Most programmable logic devices are erasable and reprogrammable.
  - Allows "updating" a device or correction of errors
  - Allows reuse the device for a different design the ultimate in re-usability!
  - Ideal for course laboratories
- Programmable logic devices can be used to prototype design that will be implemented for sale in regular ICs.
  - Complete Intel Pentium designs were actually prototype with specialized systems based on large numbers of VLSI programmable devices!



# **Programming Technologies**

- Programming technologies are used to:
  - Control connections
  - Build lookup tables
  - Control transistor switching
- The technologies
  - Control connections
    - Mask programming
    - Fuse
    - Antifuse
    - Single-bit storage element



## Programming Technologies (Cont'd)

- The technologies (continued)
  - Build lookup tables
    - Storage elements (as in a memory)
  - Transistor Switching Control
    - Stored charge on a floating transistor gate
      - Frasable
      - Electrically erasable
      - Flash (as in Flash Memory)
    - Storage elements (as in a memory)



## Programmable Configurations

- Read Only Memory (ROM) a fixed array of AND gates and a programmable array of OR gates
- Programmable Array Logic (PAL)® a programmable array of AND gates feeding a fixed array of OR gates.
- Programmable Logic Array (PLA) a programmable array of AND gates feeding a programmable array of OR gates.
- Complex Programmable Logic Device (CPLD) /Field-Programmable Gate Array (FPGA) - complex enough to be called "architectures" - See VLSI Programmable Logic Devices reading supplement



## ROM, PAL and PLA Configurations





# Programmable Array Logic (PAL)

- The PAL is the opposite of the ROM, having a programmable set of ANDs combined with <u>fixed</u> ORs.
- Disadvantage
  - ROM guaranteed to implement any M functions of N inputs. PAL may have too few inputs to the OR gates.
- Advantages
  - For given internal complexity, a PAL can have larger N and M
  - Some PALs have outputs that can be complemented, adding POS functions
  - No multilevel circuit implementations in ROM (without external connections from output to input). PAL has outputs from OR terms as internal inputs to all AND terms, making implementation of multi-level circuits easier.



## PAL Logic Diagram





Programmable Array Logic

Example

4-input, 3-output PAL with fixed, 3-input OR terms

What are the equations for F1 through F4?





## Programmable Logic Array (PLA)

 Compared to a ROM and a PAL, a PLA is the most flexible having a <u>programmable</u> set of ANDs combined with a programmable set of ORs.

#### Advantages

- A PLA can have large N and M permitting implementation of equations that are impractical for a ROM (because of the number of inputs, N, required
- A PLA has all of its product terms connectable to all outputs, overcoming the problem of the limited inputs to the PAL Ors
- Some PLAs have outputs that can be complemented, adding POS functions

#### Disadvantage

Often, the product term count limits the application of a PLA. Two-level multiple-output optimization reduces the number of product terms in an implementation, helping to fit it into a PLA.



# Programmable Logic Array





## Logic Implementation with PLA

- Finite number of AND gates => simplify function to minimum number of product terms
- Number of literals in a product term is not important since we have all the input variables
- Sharing of product terms between outputs => multiple-output minimization



## **NOR-NOR PLAs**

- ANDs and ORs are not very efficient in CMOS
- Dynamic or Pseudo-nMOS NORs are very efficient
- Use DeMorgan's Law to convert to all NORs





## **PLA Schematic & Layout**





## **CPLD**





## **CPLD Logic Block**

- Simple PLD
  - Inputs
  - Product-term array
  - Product term allocation function
  - Macro-cells (registers)
- Logic blocks executes sum-of-product expressions and stores the results in micro-cell registers
- Programmable interconnects route signals to and from logic blocks



# Typical CPLD Architecture

- Each output is programmable as combinational or registered
- Also has programmable output polarity



## Architecture of Xilinx 9500-family CPLD



## Architecture of Xilinx FB



Most CLPDs have fewer AND terms per macrocell XC9500 has 5 whereas 16V8 has 8 and 22V10 has 8-16

But...each macrocell can use unused ANDs froms its neighboring macrocells using the "product-term-allocators"



# Macrocell of Xilinx Family CPLD





## **Switch Matrix**



XC9500 In-System Programmable CPLD Family

#### **FastCONNECT Switch Matrix**





# Xilinx I/O Block





## FPGA v.s. CPLD

## ☐ Capacitance

|                  | SPLDs   | CPLDs        | FPGAs            |
|------------------|---------|--------------|------------------|
| Equivalent gates | 0 ~ 200 | 200 ~ 12,000 | 1000 ~ 1,000,000 |

### ☐ Applications

| CPLDs                                                                                                                                                                                                                                                                                          | FPGAs                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ol> <li>Implement random glue logics or<br/>Replace circuits previously<br/>implemented by multiple SPLDs</li> <li>Circuits that can exploit wide<br/>AND/OR gates, and do not need<br/>a very large number of flip-flops<br/>are good candidates for<br/>implementation in CPLDs.</li> </ol> | 1. FPGAs can be used in various applications: prototyping, FPGA-based computers, on-site hardware reconfiguration, DSP, logic emulation, network components, etc. |





