Design for Testability

I Since  $\frac{\partial f(x)}{\partial x_i} = \int (x_{n-1}, x_{n-2}, \dots, x_{i+1}, 0, x_{i-1}, \dots, x_i, x_o) \oplus \int (x_{n-1}, x_{n-2}, \dots, x_{i+1}, 0, x_{i-1}, \dots, x_i, x_o)$ and  $x_i$  is a Bocken variable, i.e.  $x_i \in \{0,1\}$ , hence we can write  $\frac{\partial f(x)}{\partial x_i} = f(x_{n-1}, x_{n-2}, \dots, x_{i+1}, x_i, x_{i-1}, \dots, x_i, x_o) \oplus f(x_{n-1}, x_{n-2}, \dots, x_i, x_i, x_{i-1}, \dots, x_i, x_o)$ Hence, when  $\frac{\partial f(x)}{\partial x_i} = 1$ , it means  $f(x_{n-1}, x_{n-2}, \dots, x_i, x_o) \neq f(x_{n-1}, x_{n-2}, \dots, x_i, x_o)$ ,

which implies f(x) is dependent on variable  $x_i$ . As a result, in order to test stack at which implies f(x) is dependent on variable  $x_i$ . As a result, in order to  $\frac{\partial f(x)}{\partial x_i} = 1$ .

fault at net  $x_i$ , it is necessary to find an input combination such that  $\frac{\partial f(x)}{\partial x_i} = 1$ .

Hence, to lest the stack at 0 fault at net  $x_i$ , it is required to compute  $x_i$   $\frac{\partial f(x)}{\partial x_i} = 1$ .

Similarly, to test the stack at 1 fault at net  $x_i$ , it is required to compute  $x_i$   $\frac{\partial f(x)}{\partial x_i} = 1$ .

2. Total former dissipation in the circuit is  $P_{t} = \begin{cases} P_{sp} + P_{sr}, during scan. \end{cases} (1)$   $P_{ef} + P_{er}, during capture. (2)$ 

In case of gated flip flep output  $P_{ss} = 0$ . Given that  $P_{cf} = \propto P_{cf}$  and  $P_{sf} \approx 0$ .

Hence,  $P_t = (1+\alpha)P_{cf}$ . (rusing (2)) (Proved).

The test access mechanism (TAM) transports test patterns from ATE to the core and test response from the cores to ATE. The wafter connects the core's functional inputs and outputs to the from the cores to ATE. The wafter connects the core's functional inputs and outputs to the form the core of the SoC. Assuming that K TAM wires are used for core j, the first capture cycle of core j with K TAM wires occurs at clock cycle man  $\{\forall_K (\text{Lin}_K + \text{Lse}_K)\}$  and subsequent capture cycles occur at first capture cycle  $+ (n-1)*\max\{\forall_K (\max(\text{Lin}_K, \text{Lout}_K) + \text{Lse}_K)\}$  and subsequent capture cycles occur at first capture cycle would be  $\max\{\forall_K (\max(\text{Lin}_K, \text{Lout}_K) + \text{Lse}_K)\}$  for  $0 < n \le n$  of test vectors. The feriod of capture cycle would be  $\max\{\forall_K (\max(\text{Lin}_K, \text{Lout}_K) + \text{Lse}_K)\}$  the set of jth core,  $\{C_n \text{ would occur at } \{\forall_K (\max(\text{Lin}_K, \text{Lout}_K) + \text{Lse}_K)\}\}$  (Proved)



4. Fault coverage of the test, 
$$FC = \frac{m}{n}$$

Process yield is defined as  $Y = (1-p)^n = P(A)$ .

$$P(B) = (I-P)^m.$$

$$P(A \cap B) = P(A) = (I - P)^n$$

 $P(A|B) = P(A\cap B)/P(B) = (I-P)^n/(I-P)^m = (I-P)^n(I-m/n) \quad (Proved).$ 

5. The given function is 
$$G_{n-1}(x) = S_{n-1}(0) + S_{n-1}(1)x + ... + S_{n-1}(j)x^{j} + ...$$

$$= \sum_{j=0}^{\infty} S_{n-1}(j)x^{j} \qquad ... \qquad (1)$$

Values at the outputs of different stages of an internal-XOR LFSR with on = 1 satisfy the following  $s_{n-1}(j) = \phi_{n-1} s_{n-1}(j-1) + s_{n-2}(j-1)$  $s_{n-2}(j-1) = p_{n-2} s_{n-2}(j-2) + s_{n-3}(j-2)$ 

$$S_1(j-n+2) = \emptyset$$
,  $S_{n-1}(j-n+1) + S_0(j-n+1)$ , and

$$S(j-n+1) = \emptyset_0 S_{n-1}(j-n)$$

 $S_0(j-n+1) = \emptyset_0 S_{n-1}(j-n)$ Generalizing, we can write,  $S_{n-1}(j) = \sum_{i=0}^{n-1} \not p_i S_{n-1}(j-n+i)$ . (2)

Equation (2) describes the values appearing at  $s_{n-1}$  at the  $j^{th}$  clock eyele in terms of values appearing at  $s_{n-1}$  at  $s_{n-1}$  at some previous clock eyels. Putting (2) in (1), we get,

at some frevious clock cycles. Putting (2) in (1), we get,
$$G_{n-1}(x) = \sum_{j=0}^{\infty} \left[ \sum_{i=0}^{n-1} \phi_i s_{n-1} (j-n+i) \right] x^j$$

$$= \sum_{j=0}^{n-1} \sum_{i=0}^{j} \sum_{j=0}^{n-i} S_{n-1} (j-n+i) \times j-n+i$$

$$= \sum_{j=0}^{n-1} \phi_j \times n-i \sum_{j=0}^{n-i} S_{n-1} (j-n+i) \times j-n+i$$

$$= \sum_{i=0}^{n-1} \phi_{i} \chi^{n-i} \left[ S_{n-1}(-n+i) \chi^{-n+i} + \cdots + S_{n-1}(-1) \chi^{-1} + S_{n-1}(0) + S_{n-1}(1) \chi^{-1} \right]$$

$$= \sum_{i=0}^{n-1} \phi_{i} \chi^{n-i} \left[ S_{n-1}(-n+i) \chi^{-n+i} + \cdots + S_{n-1}(-1) \chi^{-1} + G_{n-1}(\chi) \right]$$

Hence we get, 
$$\left[1 + \sum_{i=0}^{n-1} \phi_i \ \chi^{n-i}\right] G_{n-i}(x) = \sum_{i=0}^{n-1} \phi_i \ \chi^{n-i} \left[S_{n-1}(-n+i) \ \chi^{-n+i} + \dots + S_{n-1}(-1) \chi^{-n+i}\right]$$

$$\Rightarrow G(x) = \frac{\sum_{i=0}^{n-1} \phi_i \ \chi^{n-i} \left[S_{n-i}(-n+i) \ \chi^{-n+i} + \dots + S_{n-1}(-1) \chi^{-1}\right]}{1 + \sum_{i=0}^{n-1} \phi_i \ \chi^{n-i}}$$

The numerator of R.H.S. of equation (4) is a function of the initial states of LFSR fapfle represented in terms of  $S_{n-1}(-n)$ ,  $S_{n-1}(-n+1)$ , ...,  $S_{n-1}(-1)$ , i.e., the values appearing at Loutput of Dn-1 in the n clock cycles preceding the oth cycle. Hence, the numerator captures is effects of the read on the security of the initial state effects of the seed on the sequence of values appearing at the output of Dn-1. If the initial state the LFSR is equivalent to appearance of the sequence  $S_{n-1}(-n)=1$ ,  $S_{n-1}(-n+1)=0$ , ...,  $S_{n-1}(-1)=0$ at the output of Dn-1 from to the Oth clock eyele, then for an LFSR with \$0=1 (non bivial LFS equation (4) may be rewritten as:

$$G_{n-1}(x) = \frac{1}{1 + \sum_{i=0}^{n-1} \phi_i x^{n-i}}$$
 (6).

The denominator of R.H.S. of equation (5) can be re-written in terms of feedback polynoments. as  $\chi^n \emptyset(\frac{1}{\chi})$  since  $\oint_n = 1$  for n stage LFSR (non trivial LFSR),

Thence we get,  $G_{n-1}(x) = \frac{1}{\pi^n \phi(\frac{1}{x})}$