# Lab 8 - Final Lab Project 3-Story Elevator Controller

CDA 3201L-003 Jason Keene and Jacob Manfre Submitted April 26th, 2015

#### **Purpose and Objectives**

We set out to implement a controller circuit for a three story elevator. The circuit has a number of inputs (up, down, reset, start, and setAlarm), shows the current floor on a 7-seg display, has an LED that flashes when the alarm is on, and an LED to show when the door is open or closed.

#### **Component List**

- Breadboard
- Wiring
- 5v power supply
- TTL 0.5 Htz Function Generator
- 2 x Hex Inverter (74LSo4)
- 4 x Quad 2-input AND Gate (74LSo8)
- 2 x Triple 3-input AND Gate (74LS11)
- 1 x Dual 4-input AND Gate (74LS21)
- 5 x Quad 2-input OR Gate (74LS32)
- 2 x Dual D Flip-Flops (74LS74)
- 1 x BCD to 7-seg Decoder (74LS247)
- 7-Seg Display
- 2x LEDs
- 3x Resistors (470 Ohms 5%)

#### Design

The first step we took was to eliminate as many inputs from our state machine as possible. The start and setAlarm inputs could simply be ANDed with the clock to enable/disable the flip flops. The reset input just asynchronously sets the state of the flip flops so it could be ignored.

That left us with up and down inputs. We created a state diagram based on these inputs (Figure 1).

Once we had the state diagram we created a state table (Figure 2). We were able to eliminate state I as it was the same as state C. We then assigned binary codes to each of our states (Figure 3).

We then created K-Maps to obtain the state and output equations (Figure 4).

Once we had the state and output equations we implemented the circuit in logisim (Figure 5 and 6). Once the circuit was tested we implemented it in hardware.

### **Discussion and Conclusion**

During this lab we applied what we learned about combinational and sequential logic to build a circuit that does something somewhat interesting. Building upon the techniques learned in this lab we can imagine constructing an ALU, interfacing with  $\mu$ -controllers and networks, creating hardware user interfaces, and displaying information with hardware displays. The economy of complexity in building circuits from combinational and sequential logic vs building solutions in software was apparent throughout this lab. Implementing solutions in hardware is massively less complex but requires a greater investment in time and energy.

## **Figures**

Figure 1 - State Diagram



Figure 2 - State Table

| up | down | PS | NS | floor | door | D3 | D2 | D1 | Do |
|----|------|----|----|-------|------|----|----|----|----|
| 0  | 0    | В  | С  | 10    | 0    | О  | 1  | О  | 0  |
| О  | 1    | В  | С  | 10    | 0    | О  | 1  | 0  | О  |
| 1  | 0    | В  | С  | 10    | 0    | О  | 1  | 0  | О  |
| 1  | 1    | В  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | А  | А  | 01    | 1    | О  | О  | 1  | 1  |
| О  | 1    | A  | А  | 01    | 1    | O  | O  | 1  | 1  |
| 1  | 0    | А  | В  | 01    | О    | 0  | 0  | 1  | О  |
| 1  | 1    | А  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | С  | D  | 10    | 1    | O  | 1  | 0  | 1  |
| О  | 1    | С  | D  | 10    | 1    | O  | 1  | 0  | 1  |
| 1  | 0    | С  | D  | 10    | 1    | O  | 1  | 0  | 1  |
| 1  | 1    | С  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | D  | D  | 10    | 1    | О  | 1  | О  | 1  |
| О  | 1    | D  | J  | 10    | О    | 1  | 1  | О  | 1  |
| 1  | 0    | D  | Е  | 10    | О    | 1  | 1  | О  | О  |
| 1  | 1    | D  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | F  | G  | 11    | 1    | О  | 1  | 1  | 1  |
| О  | 1    | F  | G  | 11    | 1    | O  | 1  | 1  | 1  |
| 1  | 0    | F  | G  | 11    | 1    | О  | 1  | 1  | 1  |
| 1  | 1    | F  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | G  | G  | 11    | 1    | 0  | 1  | 1  | 1  |
| О  | 1    | G  | Н  | 11    | О    | 1  | 1  | 1  | О  |
| 1  | 0    | G  | G  | 11    | 1    | О  | 1  | 1  | 1  |
| 1  | 1    | G  | X  | X     | X    | X  | X  | X  | X  |

| up | down | PS | NS | floor | door | D3 | D2 | D1 | Do |
|----|------|----|----|-------|------|----|----|----|----|
| О  | 0    | K  | А  | 01    | 1    | О  | О  | 1  | 1  |
| О  | 1    | K  | А  | 01    | 1    | О  | O  | 1  | 1  |
| 1  | 0    | K  | А  | 01    | 1    | О  | О  | 1  | 1  |
| 1  | 1    | K  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | Е  | F  | 11    | 0    | О  | 1  | 1  | О  |
| О  | 1    | Е  | F  | 11    | 0    | О  | 1  | 1  | О  |
| 1  | О    | Е  | F  | 11    | 0    | О  | 1  | 1  | О  |
| 1  | 1    | Е  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | J  | K  | 01    | 0    | 1  | О  | 1  | О  |
| О  | 1    | J  | K  | 01    | 0    | 1  | О  | 1  | О  |
| 1  | 0    | J  | K  | 01    | 0    | 1  | О  | 1  | О  |
| 1  | 1    | J  | X  | X     | X    | X  | X  | X  | X  |
| О  | 0    | Н  | С  | 10    | 0    | О  | 1  | О  | О  |
| О  | 1    | Н  | С  | 10    | 0    | О  | 1  | О  | 0  |
| 1  | 0    | Н  | С  | 10    | О    | О  | 1  | О  | О  |
| 1  | 1    | Н  | X  | X     | X    | X  | X  | X  | X  |

Figure 3 - State Assignments

| state | code |
|-------|------|
| A     | 0011 |
| В     | 0010 |
| С     | 0100 |
| D     | 0101 |
| E     | 1100 |
| F     | 0110 |

| state | code |
|-------|------|
| G     | 0111 |
| Н     | 1110 |
| J     | 1101 |
| K     | 1010 |

#### Figure 4 - K-Maps



Figure 5 - Logisim Sequential Circuit



Figure 6 - Logisim Combinational Circuit

