2.9 Translate the following C code to MIPS. Assume that the Variables f.g.h.i., and j are assigned to registers \$50.\$51.\$52,\$53 and \$54, respectively. Assume that the base address of the arrays A and B are in registers \$56 and \$57, respectively. Assume that the elements of the arrays A and B are 4-byte words:

B[8] = A[i] + A[i];

Explanation: [OP] [rs] [rt] [rd] [shamt] [funct]
6bits 5., 5., 5., 6.,
opcode first Second Destination the amout function
operand ... Register Shift code

the elements of the arrays A and B: 4-byte words (22)

=> variables i.i (Shift left logical, Sll) => Sll \$to,\$53.2

(\$53,\$54)

Sll \$t1.\$54.2

Variables i.i => base address of the array A(A[i].A[i]) => add \$to.\$to.\$56, add \$t1,\$t1.\$56

Add two arrays (A[i], A[i]) to array B (\$t2 -> \$51) => add \$t2, \$t0, \$t1

store word (\$t2) to B[8] => SW \$t2, 32(\$\$1)

\$ B's Index(8) x 4 = 32

Answer: SN \$to,\$53.2

add \$to,\$to.\$56

N \$to,0(\$to)

SN \$t1,\$54.2

add \$t1.\$t1.\$56

N \$t1,0(\$t1)

add \$t2,\$to,\$t1

SW \$t2,32(\$57)

2.14 Provide the type and assembly language instruction for the following binary Value: 0000 0010 0001 0000 1000 0000 0010 0000 two

R-formast

function value: 32 => add

rs, rt, rd value: 16 =>\$50 (reg)

opcode, shift amout value:0

Answer: R-format / add \$50, \$50, \$50

2.17 Provide the type, assembly language instruction, and binary representation of instruction described by the following MIPS Fields:

1-format

op rs rt Constant or address 66its 5...5.. 16...

Op=0x2 3 == 1000112 = 35 => lw

rs=1=000012 = \$at

1t=2=000102 = \$VO

(onst = 0x4hex = 0000 0000 0000 01002 = 4 = Memory value.

Answer: I-format / lw \$vo, 4(\$at)

op ts rt Constant ... address

2.16 Provide the type, assembly language instruction, and binary representation of instruction described by the following MIPS fields:

op=0. rs=3. rt=2, rd=3, Shamt=0, funct=34

R-format

op rs rt rd shant funct 6bits 5. 5. 5. 5. 6.

000000, 00011, 00010, 00011, 00000, 100010, op rs 1 rt rd sharet funct

function value: 34 => Sub

rs, rd value: 3 => \$VI

rt value : 2 => \$ vo

Shiff amount: 0

Answer: R-format / Sub \$11, \$11, \$10

2.23 Assume \$to holds the value 0x00101000. What is the value of \$t2 after the following instructions?

SIt \$t2.\$0,\$t0 bne \$t2,\$0,ELSE j DONE

ELSE: addi \$t2.\$t2,2 DONE:

Slt: See on less than  $\rightarrow$  if (\$0<\$to)  $\Rightarrow$ \$t2=1; else \$t2=0;

bre: branch on not equal -> if (\$t2 != \$0) => ELSE

i : jump -> DONE

addi : add immediate -> \$t2 = \$t2+2

\$to > \$0 (\$to holls the value 0x00101000 (=1052672)

slt \$t2,\$0.\$t0 => \$t2=1

bne \$+2,\$to, ELSE => go to ELSE

addi \$t2, \$t2, 2 => 1+2= 3=\$t2

i DONE => end!

answer: Value of \$t2 = 3

## 2.26 Consider the following MIPS loop:

Loop: slt \$t2.\$0, \$t1 # \$t2=1 if (\$o<\$t1) else \$t2=0
beg \$t2.\$0, DONE # go DONE if (\$t2==\$0)
Subi \$t1.\$t1, 1 # \$t1 = \$t1-1
addi \$52,\$52,2 # \$52 = \$52+2

DONE:

1. Assume that the register \$t1 is initialized to the value 10. What is the value in register \$52 assuming \$52 is initially Zero?

st1 = 10 st = 10

Answer: Value in register \$52=20

2. For each of the loops above, write the equivalent C code routine.
Assume that the registers \$51,\$52,\$t1, and \$t2 are integers A.B.i., and temp, respectively.

\$51: A , \$52: B , \$+1:1 , \$+2: temp

sot, beg are the conditions for the Loop exit.
Subi, addi are the expressions calculated in Loop.

Slt \$t2, \$0, \$t1 beg \$t2, \$0, DONE |=> While (1>0) { i = 1-1; B=B+2; DONE: }

Answer: While(1>0)

f

1-=1;

B+=2;

3. For the loops written in MIPs assembly above, assume that the register \$t1 is initialized to the Value N. How MIPs instructions are executed?

# of iterations of the MIPS instructions in the loop state

=> 5 × N | (\$t1) Sht. beg Subj. addi, i

# of instructions

Meds slt & beg to exit the Loop

=> 2

Answer: 5N+2 times

2.27 Translate the following C code to MIPS assembly Code. Use a minimum number of instructions. Assume that the Value of a.b., i and i are in registers \$50.\$51.\$to, and \$t1, respectively. Also, assume that register \$52 holds the base address of the array D.

for (i=0; i<a; i++) } => need 2 loop

for (i=0; i<a; i++) } => need 2 loop

D[4\*i] = i+i;

a:\$50 i:\$to b:\$51 j:\$t1 array D's base address:\$52

Answer: Move \$+0,\$0 #i=0Move \$t1.\$0 #i=0LCOP1: SIL \$t2,\$t0,\$50 #ii=0beq \$t2.\$0, EXIT1 #ii=0, iwho

EXIT2: addi \$to,\$to,1 #i++

j LOOP1 # outler Loop

EXIT1: # end.